1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * NCR 5380 defines
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 1993, Drew Eckhardt
6*4882a593Smuzhiyun * Visionary Computing
7*4882a593Smuzhiyun * (Unix consulting and custom programming)
8*4882a593Smuzhiyun * drew@colorado.edu
9*4882a593Smuzhiyun * +1 (303) 666-5836
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * For more information, please consult
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * NCR 5380 Family
14*4882a593Smuzhiyun * SCSI Protocol Controller
15*4882a593Smuzhiyun * Databook
16*4882a593Smuzhiyun * NCR Microelectronics
17*4882a593Smuzhiyun * 1635 Aeroplaza Drive
18*4882a593Smuzhiyun * Colorado Springs, CO 80916
19*4882a593Smuzhiyun * 1+ (719) 578-3400
20*4882a593Smuzhiyun * 1+ (800) 334-5454
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #ifndef NCR5380_H
24*4882a593Smuzhiyun #define NCR5380_H
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <linux/delay.h>
27*4882a593Smuzhiyun #include <linux/interrupt.h>
28*4882a593Smuzhiyun #include <linux/list.h>
29*4882a593Smuzhiyun #include <linux/workqueue.h>
30*4882a593Smuzhiyun #include <scsi/scsi_dbg.h>
31*4882a593Smuzhiyun #include <scsi/scsi_eh.h>
32*4882a593Smuzhiyun #include <scsi/scsi_transport_spi.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define NDEBUG_ARBITRATION 0x1
35*4882a593Smuzhiyun #define NDEBUG_AUTOSENSE 0x2
36*4882a593Smuzhiyun #define NDEBUG_DMA 0x4
37*4882a593Smuzhiyun #define NDEBUG_HANDSHAKE 0x8
38*4882a593Smuzhiyun #define NDEBUG_INFORMATION 0x10
39*4882a593Smuzhiyun #define NDEBUG_INIT 0x20
40*4882a593Smuzhiyun #define NDEBUG_INTR 0x40
41*4882a593Smuzhiyun #define NDEBUG_LINKED 0x80
42*4882a593Smuzhiyun #define NDEBUG_MAIN 0x100
43*4882a593Smuzhiyun #define NDEBUG_NO_DATAOUT 0x200
44*4882a593Smuzhiyun #define NDEBUG_NO_WRITE 0x400
45*4882a593Smuzhiyun #define NDEBUG_PIO 0x800
46*4882a593Smuzhiyun #define NDEBUG_PSEUDO_DMA 0x1000
47*4882a593Smuzhiyun #define NDEBUG_QUEUES 0x2000
48*4882a593Smuzhiyun #define NDEBUG_RESELECTION 0x4000
49*4882a593Smuzhiyun #define NDEBUG_SELECTION 0x8000
50*4882a593Smuzhiyun #define NDEBUG_USLEEP 0x10000
51*4882a593Smuzhiyun #define NDEBUG_LAST_BYTE_SENT 0x20000
52*4882a593Smuzhiyun #define NDEBUG_RESTART_SELECT 0x40000
53*4882a593Smuzhiyun #define NDEBUG_EXTENDED 0x80000
54*4882a593Smuzhiyun #define NDEBUG_C400_PREAD 0x100000
55*4882a593Smuzhiyun #define NDEBUG_C400_PWRITE 0x200000
56*4882a593Smuzhiyun #define NDEBUG_LISTS 0x400000
57*4882a593Smuzhiyun #define NDEBUG_ABORT 0x800000
58*4882a593Smuzhiyun #define NDEBUG_TAGS 0x1000000
59*4882a593Smuzhiyun #define NDEBUG_MERGING 0x2000000
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define NDEBUG_ANY 0xFFFFFFFFUL
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /*
64*4882a593Smuzhiyun * The contents of the OUTPUT DATA register are asserted on the bus when
65*4882a593Smuzhiyun * either arbitration is occurring or the phase-indicating signals (
66*4882a593Smuzhiyun * IO, CD, MSG) in the TARGET COMMAND register and the ASSERT DATA
67*4882a593Smuzhiyun * bit in the INITIATOR COMMAND register is set.
68*4882a593Smuzhiyun */
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define OUTPUT_DATA_REG 0 /* wo DATA lines on SCSI bus */
71*4882a593Smuzhiyun #define CURRENT_SCSI_DATA_REG 0 /* ro same */
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define INITIATOR_COMMAND_REG 1 /* rw */
74*4882a593Smuzhiyun #define ICR_ASSERT_RST 0x80 /* rw Set to assert RST */
75*4882a593Smuzhiyun #define ICR_ARBITRATION_PROGRESS 0x40 /* ro Indicates arbitration complete */
76*4882a593Smuzhiyun #define ICR_TRI_STATE 0x40 /* wo Set to tri-state drivers */
77*4882a593Smuzhiyun #define ICR_ARBITRATION_LOST 0x20 /* ro Indicates arbitration lost */
78*4882a593Smuzhiyun #define ICR_DIFF_ENABLE 0x20 /* wo Set to enable diff. drivers */
79*4882a593Smuzhiyun #define ICR_ASSERT_ACK 0x10 /* rw ini Set to assert ACK */
80*4882a593Smuzhiyun #define ICR_ASSERT_BSY 0x08 /* rw Set to assert BSY */
81*4882a593Smuzhiyun #define ICR_ASSERT_SEL 0x04 /* rw Set to assert SEL */
82*4882a593Smuzhiyun #define ICR_ASSERT_ATN 0x02 /* rw Set to assert ATN */
83*4882a593Smuzhiyun #define ICR_ASSERT_DATA 0x01 /* rw SCSI_DATA_REG is asserted */
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define ICR_BASE 0
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define MODE_REG 2
88*4882a593Smuzhiyun /*
89*4882a593Smuzhiyun * Note : BLOCK_DMA code will keep DRQ asserted for the duration of the
90*4882a593Smuzhiyun * transfer, causing the chip to hog the bus. You probably don't want
91*4882a593Smuzhiyun * this.
92*4882a593Smuzhiyun */
93*4882a593Smuzhiyun #define MR_BLOCK_DMA_MODE 0x80 /* rw block mode DMA */
94*4882a593Smuzhiyun #define MR_TARGET 0x40 /* rw target mode */
95*4882a593Smuzhiyun #define MR_ENABLE_PAR_CHECK 0x20 /* rw enable parity checking */
96*4882a593Smuzhiyun #define MR_ENABLE_PAR_INTR 0x10 /* rw enable bad parity interrupt */
97*4882a593Smuzhiyun #define MR_ENABLE_EOP_INTR 0x08 /* rw enable eop interrupt */
98*4882a593Smuzhiyun #define MR_MONITOR_BSY 0x04 /* rw enable int on unexpected bsy fail */
99*4882a593Smuzhiyun #define MR_DMA_MODE 0x02 /* rw DMA / pseudo DMA mode */
100*4882a593Smuzhiyun #define MR_ARBITRATE 0x01 /* rw start arbitration */
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define MR_BASE 0
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun #define TARGET_COMMAND_REG 3
105*4882a593Smuzhiyun #define TCR_LAST_BYTE_SENT 0x80 /* ro DMA done */
106*4882a593Smuzhiyun #define TCR_ASSERT_REQ 0x08 /* tgt rw assert REQ */
107*4882a593Smuzhiyun #define TCR_ASSERT_MSG 0x04 /* tgt rw assert MSG */
108*4882a593Smuzhiyun #define TCR_ASSERT_CD 0x02 /* tgt rw assert CD */
109*4882a593Smuzhiyun #define TCR_ASSERT_IO 0x01 /* tgt rw assert IO */
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define STATUS_REG 4 /* ro */
112*4882a593Smuzhiyun /*
113*4882a593Smuzhiyun * Note : a set bit indicates an active signal, driven by us or another
114*4882a593Smuzhiyun * device.
115*4882a593Smuzhiyun */
116*4882a593Smuzhiyun #define SR_RST 0x80
117*4882a593Smuzhiyun #define SR_BSY 0x40
118*4882a593Smuzhiyun #define SR_REQ 0x20
119*4882a593Smuzhiyun #define SR_MSG 0x10
120*4882a593Smuzhiyun #define SR_CD 0x08
121*4882a593Smuzhiyun #define SR_IO 0x04
122*4882a593Smuzhiyun #define SR_SEL 0x02
123*4882a593Smuzhiyun #define SR_DBP 0x01
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun * Setting a bit in this register will cause an interrupt to be generated when
127*4882a593Smuzhiyun * BSY is false and SEL true and this bit is asserted on the bus.
128*4882a593Smuzhiyun */
129*4882a593Smuzhiyun #define SELECT_ENABLE_REG 4 /* wo */
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #define BUS_AND_STATUS_REG 5 /* ro */
132*4882a593Smuzhiyun #define BASR_END_DMA_TRANSFER 0x80 /* ro set on end of transfer */
133*4882a593Smuzhiyun #define BASR_DRQ 0x40 /* ro mirror of DRQ pin */
134*4882a593Smuzhiyun #define BASR_PARITY_ERROR 0x20 /* ro parity error detected */
135*4882a593Smuzhiyun #define BASR_IRQ 0x10 /* ro mirror of IRQ pin */
136*4882a593Smuzhiyun #define BASR_PHASE_MATCH 0x08 /* ro Set when MSG CD IO match TCR */
137*4882a593Smuzhiyun #define BASR_BUSY_ERROR 0x04 /* ro Unexpected change to inactive state */
138*4882a593Smuzhiyun #define BASR_ATN 0x02 /* ro BUS status */
139*4882a593Smuzhiyun #define BASR_ACK 0x01 /* ro BUS status */
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* Write any value to this register to start a DMA send */
142*4882a593Smuzhiyun #define START_DMA_SEND_REG 5 /* wo */
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /*
145*4882a593Smuzhiyun * Used in DMA transfer mode, data is latched from the SCSI bus on
146*4882a593Smuzhiyun * the falling edge of REQ (ini) or ACK (tgt)
147*4882a593Smuzhiyun */
148*4882a593Smuzhiyun #define INPUT_DATA_REG 6 /* ro */
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* Write any value to this register to start a DMA receive */
151*4882a593Smuzhiyun #define START_DMA_TARGET_RECEIVE_REG 6 /* wo */
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* Read this register to clear interrupt conditions */
154*4882a593Smuzhiyun #define RESET_PARITY_INTERRUPT_REG 7 /* ro */
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* Write any value to this register to start an ini mode DMA receive */
157*4882a593Smuzhiyun #define START_DMA_INITIATOR_RECEIVE_REG 7 /* wo */
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* NCR 53C400(A) Control Status Register bits: */
160*4882a593Smuzhiyun #define CSR_RESET 0x80 /* wo Resets 53c400 */
161*4882a593Smuzhiyun #define CSR_53C80_REG 0x80 /* ro 5380 registers busy */
162*4882a593Smuzhiyun #define CSR_TRANS_DIR 0x40 /* rw Data transfer direction */
163*4882a593Smuzhiyun #define CSR_SCSI_BUFF_INTR 0x20 /* rw Enable int on transfer ready */
164*4882a593Smuzhiyun #define CSR_53C80_INTR 0x10 /* rw Enable 53c80 interrupts */
165*4882a593Smuzhiyun #define CSR_SHARED_INTR 0x08 /* rw Interrupt sharing */
166*4882a593Smuzhiyun #define CSR_HOST_BUF_NOT_RDY 0x04 /* ro Is Host buffer ready */
167*4882a593Smuzhiyun #define CSR_SCSI_BUF_RDY 0x02 /* ro SCSI buffer read */
168*4882a593Smuzhiyun #define CSR_GATED_53C80_IRQ 0x01 /* ro Last block xferred */
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun #define CSR_BASE CSR_53C80_INTR
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* Note : PHASE_* macros are based on the values of the STATUS register */
173*4882a593Smuzhiyun #define PHASE_MASK (SR_MSG | SR_CD | SR_IO)
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun #define PHASE_DATAOUT 0
176*4882a593Smuzhiyun #define PHASE_DATAIN SR_IO
177*4882a593Smuzhiyun #define PHASE_CMDOUT SR_CD
178*4882a593Smuzhiyun #define PHASE_STATIN (SR_CD | SR_IO)
179*4882a593Smuzhiyun #define PHASE_MSGOUT (SR_MSG | SR_CD)
180*4882a593Smuzhiyun #define PHASE_MSGIN (SR_MSG | SR_CD | SR_IO)
181*4882a593Smuzhiyun #define PHASE_UNKNOWN 0xff
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /*
184*4882a593Smuzhiyun * Convert status register phase to something we can use to set phase in
185*4882a593Smuzhiyun * the target register so we can get phase mismatch interrupts on DMA
186*4882a593Smuzhiyun * transfers.
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun #define PHASE_SR_TO_TCR(phase) ((phase) >> 2)
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun #ifndef NO_IRQ
192*4882a593Smuzhiyun #define NO_IRQ 0
193*4882a593Smuzhiyun #endif
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun #define FLAG_DMA_FIXUP 1 /* Use DMA errata workarounds */
196*4882a593Smuzhiyun #define FLAG_NO_PSEUDO_DMA 8 /* Inhibit DMA */
197*4882a593Smuzhiyun #define FLAG_LATE_DMA_SETUP 32 /* Setup NCR before DMA H/W */
198*4882a593Smuzhiyun #define FLAG_TOSHIBA_DELAY 128 /* Allow for borken CD-ROMs */
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun struct NCR5380_hostdata {
201*4882a593Smuzhiyun NCR5380_implementation_fields; /* Board-specific data */
202*4882a593Smuzhiyun u8 __iomem *io; /* Remapped 5380 address */
203*4882a593Smuzhiyun u8 __iomem *pdma_io; /* Remapped PDMA address */
204*4882a593Smuzhiyun unsigned long poll_loops; /* Register polling limit */
205*4882a593Smuzhiyun spinlock_t lock; /* Protects this struct */
206*4882a593Smuzhiyun struct scsi_cmnd *connected; /* Currently connected cmnd */
207*4882a593Smuzhiyun struct list_head disconnected; /* Waiting for reconnect */
208*4882a593Smuzhiyun struct Scsi_Host *host; /* SCSI host backpointer */
209*4882a593Smuzhiyun struct workqueue_struct *work_q; /* SCSI host work queue */
210*4882a593Smuzhiyun struct work_struct main_task; /* Work item for main loop */
211*4882a593Smuzhiyun int flags; /* Board-specific quirks */
212*4882a593Smuzhiyun int dma_len; /* Requested length of DMA */
213*4882a593Smuzhiyun int read_overruns; /* Transfer size reduction for DMA erratum */
214*4882a593Smuzhiyun unsigned long io_port; /* Device IO port */
215*4882a593Smuzhiyun unsigned long base; /* Device base address */
216*4882a593Smuzhiyun struct list_head unissued; /* Waiting to be issued */
217*4882a593Smuzhiyun struct scsi_cmnd *selecting; /* Cmnd to be connected */
218*4882a593Smuzhiyun struct list_head autosense; /* Priority cmnd queue */
219*4882a593Smuzhiyun struct scsi_cmnd *sensing; /* Cmnd needing autosense */
220*4882a593Smuzhiyun struct scsi_eh_save ses; /* Cmnd state saved for EH */
221*4882a593Smuzhiyun unsigned char busy[8]; /* Index = target, bit = lun */
222*4882a593Smuzhiyun unsigned char id_mask; /* 1 << Host ID */
223*4882a593Smuzhiyun unsigned char id_higher_mask; /* All bits above id_mask */
224*4882a593Smuzhiyun unsigned char last_message; /* Last Message Out */
225*4882a593Smuzhiyun unsigned long region_size; /* Size of address/port range */
226*4882a593Smuzhiyun char info[168]; /* Host banner message */
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun struct NCR5380_cmd {
230*4882a593Smuzhiyun struct list_head list;
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun #define NCR5380_CMD_SIZE (sizeof(struct NCR5380_cmd))
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun #define NCR5380_PIO_CHUNK_SIZE 256
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* Time limit (ms) to poll registers when IRQs are disabled, e.g. during PDMA */
238*4882a593Smuzhiyun #define NCR5380_REG_POLL_TIME 10
239*4882a593Smuzhiyun
NCR5380_to_scmd(struct NCR5380_cmd * ncmd_ptr)240*4882a593Smuzhiyun static inline struct scsi_cmnd *NCR5380_to_scmd(struct NCR5380_cmd *ncmd_ptr)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun return ((struct scsi_cmnd *)ncmd_ptr) - 1;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun #ifndef NDEBUG
246*4882a593Smuzhiyun #define NDEBUG (0)
247*4882a593Smuzhiyun #endif
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun #define dprintk(flg, fmt, ...) \
250*4882a593Smuzhiyun do { if ((NDEBUG) & (flg)) \
251*4882a593Smuzhiyun printk(KERN_DEBUG fmt, ## __VA_ARGS__); } while (0)
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun #define dsprintk(flg, host, fmt, ...) \
254*4882a593Smuzhiyun do { if ((NDEBUG) & (flg)) \
255*4882a593Smuzhiyun shost_printk(KERN_DEBUG, host, fmt, ## __VA_ARGS__); \
256*4882a593Smuzhiyun } while (0)
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun #if NDEBUG
259*4882a593Smuzhiyun #define NCR5380_dprint(flg, arg) \
260*4882a593Smuzhiyun do { if ((NDEBUG) & (flg)) NCR5380_print(arg); } while (0)
261*4882a593Smuzhiyun #define NCR5380_dprint_phase(flg, arg) \
262*4882a593Smuzhiyun do { if ((NDEBUG) & (flg)) NCR5380_print_phase(arg); } while (0)
263*4882a593Smuzhiyun static void NCR5380_print_phase(struct Scsi_Host *instance);
264*4882a593Smuzhiyun static void NCR5380_print(struct Scsi_Host *instance);
265*4882a593Smuzhiyun #else
266*4882a593Smuzhiyun #define NCR5380_dprint(flg, arg) do {} while (0)
267*4882a593Smuzhiyun #define NCR5380_dprint_phase(flg, arg) do {} while (0)
268*4882a593Smuzhiyun #endif
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static int NCR5380_init(struct Scsi_Host *instance, int flags);
271*4882a593Smuzhiyun static int NCR5380_maybe_reset_bus(struct Scsi_Host *);
272*4882a593Smuzhiyun static void NCR5380_exit(struct Scsi_Host *instance);
273*4882a593Smuzhiyun static void NCR5380_information_transfer(struct Scsi_Host *instance);
274*4882a593Smuzhiyun static irqreturn_t NCR5380_intr(int irq, void *dev_id);
275*4882a593Smuzhiyun static void NCR5380_main(struct work_struct *work);
276*4882a593Smuzhiyun static const char *NCR5380_info(struct Scsi_Host *instance);
277*4882a593Smuzhiyun static void NCR5380_reselect(struct Scsi_Host *instance);
278*4882a593Smuzhiyun static bool NCR5380_select(struct Scsi_Host *, struct scsi_cmnd *);
279*4882a593Smuzhiyun static int NCR5380_transfer_dma(struct Scsi_Host *instance, unsigned char *phase, int *count, unsigned char **data);
280*4882a593Smuzhiyun static int NCR5380_transfer_pio(struct Scsi_Host *instance, unsigned char *phase, int *count, unsigned char **data);
281*4882a593Smuzhiyun static int NCR5380_poll_politely2(struct NCR5380_hostdata *,
282*4882a593Smuzhiyun unsigned int, u8, u8,
283*4882a593Smuzhiyun unsigned int, u8, u8, unsigned long);
284*4882a593Smuzhiyun
NCR5380_poll_politely(struct NCR5380_hostdata * hostdata,unsigned int reg,u8 bit,u8 val,unsigned long wait)285*4882a593Smuzhiyun static inline int NCR5380_poll_politely(struct NCR5380_hostdata *hostdata,
286*4882a593Smuzhiyun unsigned int reg, u8 bit, u8 val,
287*4882a593Smuzhiyun unsigned long wait)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun if ((NCR5380_read(reg) & bit) == val)
290*4882a593Smuzhiyun return 0;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun return NCR5380_poll_politely2(hostdata, reg, bit, val,
293*4882a593Smuzhiyun reg, bit, val, wait);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun static int NCR5380_dma_xfer_len(struct NCR5380_hostdata *,
297*4882a593Smuzhiyun struct scsi_cmnd *);
298*4882a593Smuzhiyun static int NCR5380_dma_send_setup(struct NCR5380_hostdata *,
299*4882a593Smuzhiyun unsigned char *, int);
300*4882a593Smuzhiyun static int NCR5380_dma_recv_setup(struct NCR5380_hostdata *,
301*4882a593Smuzhiyun unsigned char *, int);
302*4882a593Smuzhiyun static int NCR5380_dma_residual(struct NCR5380_hostdata *);
303*4882a593Smuzhiyun
NCR5380_dma_xfer_none(struct NCR5380_hostdata * hostdata,struct scsi_cmnd * cmd)304*4882a593Smuzhiyun static inline int NCR5380_dma_xfer_none(struct NCR5380_hostdata *hostdata,
305*4882a593Smuzhiyun struct scsi_cmnd *cmd)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun return 0;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
NCR5380_dma_setup_none(struct NCR5380_hostdata * hostdata,unsigned char * data,int count)310*4882a593Smuzhiyun static inline int NCR5380_dma_setup_none(struct NCR5380_hostdata *hostdata,
311*4882a593Smuzhiyun unsigned char *data, int count)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun return 0;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
NCR5380_dma_residual_none(struct NCR5380_hostdata * hostdata)316*4882a593Smuzhiyun static inline int NCR5380_dma_residual_none(struct NCR5380_hostdata *hostdata)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun #endif /* NCR5380_H */
322