xref: /OK3568_Linux_fs/kernel/drivers/scsi/3w-xxxx.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun    3w-xxxx.h -- 3ware Storage Controller device driver for Linux.
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun    Written By: Adam Radford <aradford@gmail.com>
5*4882a593Smuzhiyun    Modifications By: Joel Jacobson <linux@3ware.com>
6*4882a593Smuzhiyun    		     Arnaldo Carvalho de Melo <acme@conectiva.com.br>
7*4882a593Smuzhiyun                      Brad Strand <linux@3ware.com>
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun    Copyright (C) 1999-2010 3ware Inc.
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun    Kernel compatibility By:	Andre Hedrick <andre@suse.com>
12*4882a593Smuzhiyun    Non-Copyright (C) 2000	Andre Hedrick <andre@suse.com>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun    This program is free software; you can redistribute it and/or modify
15*4882a593Smuzhiyun    it under the terms of the GNU General Public License as published by
16*4882a593Smuzhiyun    the Free Software Foundation; version 2 of the License.
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun    This program is distributed in the hope that it will be useful,
19*4882a593Smuzhiyun    but WITHOUT ANY WARRANTY; without even the implied warranty of
20*4882a593Smuzhiyun    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
21*4882a593Smuzhiyun    GNU General Public License for more details.
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun    NO WARRANTY
24*4882a593Smuzhiyun    THE PROGRAM IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OR
25*4882a593Smuzhiyun    CONDITIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED INCLUDING, WITHOUT
26*4882a593Smuzhiyun    LIMITATION, ANY WARRANTIES OR CONDITIONS OF TITLE, NON-INFRINGEMENT,
27*4882a593Smuzhiyun    MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. Each Recipient is
28*4882a593Smuzhiyun    solely responsible for determining the appropriateness of using and
29*4882a593Smuzhiyun    distributing the Program and assumes all risks associated with its
30*4882a593Smuzhiyun    exercise of rights under this Agreement, including but not limited to
31*4882a593Smuzhiyun    the risks and costs of program errors, damage to or loss of data,
32*4882a593Smuzhiyun    programs or equipment, and unavailability or interruption of operations.
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun    DISCLAIMER OF LIABILITY
35*4882a593Smuzhiyun    NEITHER RECIPIENT NOR ANY CONTRIBUTORS SHALL HAVE ANY LIABILITY FOR ANY
36*4882a593Smuzhiyun    DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
37*4882a593Smuzhiyun    DAMAGES (INCLUDING WITHOUT LIMITATION LOST PROFITS), HOWEVER CAUSED AND
38*4882a593Smuzhiyun    ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
39*4882a593Smuzhiyun    TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
40*4882a593Smuzhiyun    USE OR DISTRIBUTION OF THE PROGRAM OR THE EXERCISE OF ANY RIGHTS GRANTED
41*4882a593Smuzhiyun    HEREUNDER, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGES
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun    You should have received a copy of the GNU General Public License
44*4882a593Smuzhiyun    along with this program; if not, write to the Free Software
45*4882a593Smuzhiyun    Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun    Bugs/Comments/Suggestions should be mailed to:
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun    aradford@gmail.com
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun    For more information, goto:
52*4882a593Smuzhiyun    http://www.lsi.com
53*4882a593Smuzhiyun */
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #ifndef _3W_XXXX_H
56*4882a593Smuzhiyun #define _3W_XXXX_H
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #include <linux/types.h>
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* AEN strings */
61*4882a593Smuzhiyun static char *tw_aen_string[] = {
62*4882a593Smuzhiyun 	[0x000] = "INFO: AEN queue empty",
63*4882a593Smuzhiyun 	[0x001] = "INFO: Soft reset occurred",
64*4882a593Smuzhiyun 	[0x002] = "ERROR: Unit degraded: Unit #",
65*4882a593Smuzhiyun 	[0x003] = "ERROR: Controller error",
66*4882a593Smuzhiyun 	[0x004] = "ERROR: Rebuild failed: Unit #",
67*4882a593Smuzhiyun 	[0x005] = "INFO: Rebuild complete: Unit #",
68*4882a593Smuzhiyun 	[0x006] = "ERROR: Incomplete unit detected: Unit #",
69*4882a593Smuzhiyun 	[0x007] = "INFO: Initialization complete: Unit #",
70*4882a593Smuzhiyun 	[0x008] = "WARNING: Unclean shutdown detected: Unit #",
71*4882a593Smuzhiyun 	[0x009] = "WARNING: ATA port timeout: Port #",
72*4882a593Smuzhiyun 	[0x00A] = "ERROR: Drive error: Port #",
73*4882a593Smuzhiyun 	[0x00B] = "INFO: Rebuild started: Unit #",
74*4882a593Smuzhiyun 	[0x00C] = "INFO: Initialization started: Unit #",
75*4882a593Smuzhiyun 	[0x00D] = "ERROR: Logical unit deleted: Unit #",
76*4882a593Smuzhiyun 	[0x00F] = "WARNING: SMART threshold exceeded: Port #",
77*4882a593Smuzhiyun 	[0x021] = "WARNING: ATA UDMA downgrade: Port #",
78*4882a593Smuzhiyun 	[0x022] = "WARNING: ATA UDMA upgrade: Port #",
79*4882a593Smuzhiyun 	[0x023] = "WARNING: Sector repair occurred: Port #",
80*4882a593Smuzhiyun 	[0x024] = "ERROR: SBUF integrity check failure",
81*4882a593Smuzhiyun 	[0x025] = "ERROR: Lost cached write: Port #",
82*4882a593Smuzhiyun 	[0x026] = "ERROR: Drive ECC error detected: Port #",
83*4882a593Smuzhiyun 	[0x027] = "ERROR: DCB checksum error: Port #",
84*4882a593Smuzhiyun 	[0x028] = "ERROR: DCB unsupported version: Port #",
85*4882a593Smuzhiyun 	[0x029] = "INFO: Verify started: Unit #",
86*4882a593Smuzhiyun 	[0x02A] = "ERROR: Verify failed: Port #",
87*4882a593Smuzhiyun 	[0x02B] = "INFO: Verify complete: Unit #",
88*4882a593Smuzhiyun 	[0x02C] = "WARNING: Overwrote bad sector during rebuild: Port #",
89*4882a593Smuzhiyun 	[0x02D] = "ERROR: Encountered bad sector during rebuild: Port #",
90*4882a593Smuzhiyun 	[0x02E] = "ERROR: Replacement drive is too small: Port #",
91*4882a593Smuzhiyun 	[0x02F] = "WARNING: Verify error: Unit not previously initialized: Unit #",
92*4882a593Smuzhiyun 	[0x030] = "ERROR: Drive not supported: Port #"
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun    Sense key lookup table
97*4882a593Smuzhiyun    Format: ESDC/flags,SenseKey,AdditionalSenseCode,AdditionalSenseCodeQualifier
98*4882a593Smuzhiyun */
99*4882a593Smuzhiyun static unsigned char tw_sense_table[][4] =
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun   /* Codes for newer firmware */
102*4882a593Smuzhiyun                             // ATA Error                    SCSI Error
103*4882a593Smuzhiyun   {0x01, 0x03, 0x13, 0x00}, // Address mark not found       Address mark not found for data field
104*4882a593Smuzhiyun   {0x04, 0x0b, 0x00, 0x00}, // Aborted command              Aborted command
105*4882a593Smuzhiyun   {0x10, 0x0b, 0x14, 0x00}, // ID not found                 Recorded entity not found
106*4882a593Smuzhiyun   {0x40, 0x03, 0x11, 0x00}, // Uncorrectable ECC error      Unrecovered read error
107*4882a593Smuzhiyun   {0x61, 0x04, 0x00, 0x00}, // Device fault                 Hardware error
108*4882a593Smuzhiyun   {0x84, 0x0b, 0x47, 0x00}, // Data CRC error               SCSI parity error
109*4882a593Smuzhiyun   {0xd0, 0x0b, 0x00, 0x00}, // Device busy                  Aborted command
110*4882a593Smuzhiyun   {0xd1, 0x0b, 0x00, 0x00}, // Device busy                  Aborted command
111*4882a593Smuzhiyun   {0x37, 0x02, 0x04, 0x00}, // Unit offline                 Not ready
112*4882a593Smuzhiyun   {0x09, 0x02, 0x04, 0x00}, // Unrecovered disk error       Not ready
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun   /* Codes for older firmware */
115*4882a593Smuzhiyun                             // 3ware Error                  SCSI Error
116*4882a593Smuzhiyun   {0x51, 0x0b, 0x00, 0x00}  // Unspecified                  Aborted command
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /* Control register bit definitions */
120*4882a593Smuzhiyun #define TW_CONTROL_CLEAR_HOST_INTERRUPT	       0x00080000
121*4882a593Smuzhiyun #define TW_CONTROL_CLEAR_ATTENTION_INTERRUPT   0x00040000
122*4882a593Smuzhiyun #define TW_CONTROL_MASK_COMMAND_INTERRUPT      0x00020000
123*4882a593Smuzhiyun #define TW_CONTROL_MASK_RESPONSE_INTERRUPT     0x00010000
124*4882a593Smuzhiyun #define TW_CONTROL_UNMASK_COMMAND_INTERRUPT    0x00008000
125*4882a593Smuzhiyun #define TW_CONTROL_UNMASK_RESPONSE_INTERRUPT   0x00004000
126*4882a593Smuzhiyun #define TW_CONTROL_CLEAR_ERROR_STATUS	       0x00000200
127*4882a593Smuzhiyun #define TW_CONTROL_ISSUE_SOFT_RESET	       0x00000100
128*4882a593Smuzhiyun #define TW_CONTROL_ENABLE_INTERRUPTS	       0x00000080
129*4882a593Smuzhiyun #define TW_CONTROL_DISABLE_INTERRUPTS	       0x00000040
130*4882a593Smuzhiyun #define TW_CONTROL_ISSUE_HOST_INTERRUPT	       0x00000020
131*4882a593Smuzhiyun #define TW_CONTROL_CLEAR_PARITY_ERROR          0x00800000
132*4882a593Smuzhiyun #define TW_CONTROL_CLEAR_QUEUE_ERROR           0x00400000
133*4882a593Smuzhiyun #define TW_CONTROL_CLEAR_PCI_ABORT             0x00100000
134*4882a593Smuzhiyun #define TW_CONTROL_CLEAR_SBUF_WRITE_ERROR      0x00000008
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* Status register bit definitions */
137*4882a593Smuzhiyun #define TW_STATUS_MAJOR_VERSION_MASK	       0xF0000000
138*4882a593Smuzhiyun #define TW_STATUS_MINOR_VERSION_MASK	       0x0F000000
139*4882a593Smuzhiyun #define TW_STATUS_PCI_PARITY_ERROR	       0x00800000
140*4882a593Smuzhiyun #define TW_STATUS_QUEUE_ERROR		       0x00400000
141*4882a593Smuzhiyun #define TW_STATUS_MICROCONTROLLER_ERROR	       0x00200000
142*4882a593Smuzhiyun #define TW_STATUS_PCI_ABORT		       0x00100000
143*4882a593Smuzhiyun #define TW_STATUS_HOST_INTERRUPT	       0x00080000
144*4882a593Smuzhiyun #define TW_STATUS_ATTENTION_INTERRUPT	       0x00040000
145*4882a593Smuzhiyun #define TW_STATUS_COMMAND_INTERRUPT	       0x00020000
146*4882a593Smuzhiyun #define TW_STATUS_RESPONSE_INTERRUPT	       0x00010000
147*4882a593Smuzhiyun #define TW_STATUS_COMMAND_QUEUE_FULL	       0x00008000
148*4882a593Smuzhiyun #define TW_STATUS_RESPONSE_QUEUE_EMPTY	       0x00004000
149*4882a593Smuzhiyun #define TW_STATUS_MICROCONTROLLER_READY	       0x00002000
150*4882a593Smuzhiyun #define TW_STATUS_COMMAND_QUEUE_EMPTY	       0x00001000
151*4882a593Smuzhiyun #define TW_STATUS_ALL_INTERRUPTS	       0x000F0000
152*4882a593Smuzhiyun #define TW_STATUS_CLEARABLE_BITS	       0x00D00000
153*4882a593Smuzhiyun #define TW_STATUS_EXPECTED_BITS		       0x00002000
154*4882a593Smuzhiyun #define TW_STATUS_UNEXPECTED_BITS	       0x00F00008
155*4882a593Smuzhiyun #define TW_STATUS_SBUF_WRITE_ERROR             0x00000008
156*4882a593Smuzhiyun #define TW_STATUS_VALID_INTERRUPT              0x00DF0008
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /* RESPONSE QUEUE BIT DEFINITIONS */
159*4882a593Smuzhiyun #define TW_RESPONSE_ID_MASK		       0x00000FF0
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /* PCI related defines */
162*4882a593Smuzhiyun #define TW_IO_ADDRESS_RANGE		       0x10
163*4882a593Smuzhiyun #define TW_DEVICE_NAME			       "3ware Storage Controller"
164*4882a593Smuzhiyun #define TW_VENDOR_ID (0x13C1)	/* 3ware */
165*4882a593Smuzhiyun #define TW_DEVICE_ID (0x1000)	/* Storage Controller */
166*4882a593Smuzhiyun #define TW_DEVICE_ID2 (0x1001)  /* 7000 series controller */
167*4882a593Smuzhiyun #define TW_NUMDEVICES 2
168*4882a593Smuzhiyun #define TW_PCI_CLEAR_PARITY_ERRORS 0xc100
169*4882a593Smuzhiyun #define TW_PCI_CLEAR_PCI_ABORT     0x2000
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /* Command packet opcodes */
172*4882a593Smuzhiyun #define TW_OP_NOP	      0x0
173*4882a593Smuzhiyun #define TW_OP_INIT_CONNECTION 0x1
174*4882a593Smuzhiyun #define TW_OP_READ	      0x2
175*4882a593Smuzhiyun #define TW_OP_WRITE	      0x3
176*4882a593Smuzhiyun #define TW_OP_VERIFY	      0x4
177*4882a593Smuzhiyun #define TW_OP_GET_PARAM	      0x12
178*4882a593Smuzhiyun #define TW_OP_SET_PARAM	      0x13
179*4882a593Smuzhiyun #define TW_OP_SECTOR_INFO     0x1a
180*4882a593Smuzhiyun #define TW_OP_AEN_LISTEN      0x1c
181*4882a593Smuzhiyun #define TW_OP_FLUSH_CACHE     0x0e
182*4882a593Smuzhiyun #define TW_CMD_PACKET         0x1d
183*4882a593Smuzhiyun #define TW_CMD_PACKET_WITH_DATA 0x1f
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /* Asynchronous Event Notification (AEN) Codes */
186*4882a593Smuzhiyun #define TW_AEN_QUEUE_EMPTY       0x0000
187*4882a593Smuzhiyun #define TW_AEN_SOFT_RESET        0x0001
188*4882a593Smuzhiyun #define TW_AEN_DEGRADED_MIRROR   0x0002
189*4882a593Smuzhiyun #define TW_AEN_CONTROLLER_ERROR  0x0003
190*4882a593Smuzhiyun #define TW_AEN_REBUILD_FAIL      0x0004
191*4882a593Smuzhiyun #define TW_AEN_REBUILD_DONE      0x0005
192*4882a593Smuzhiyun #define TW_AEN_QUEUE_FULL        0x00ff
193*4882a593Smuzhiyun #define TW_AEN_TABLE_UNDEFINED   0x15
194*4882a593Smuzhiyun #define TW_AEN_APORT_TIMEOUT     0x0009
195*4882a593Smuzhiyun #define TW_AEN_DRIVE_ERROR       0x000A
196*4882a593Smuzhiyun #define TW_AEN_SMART_FAIL        0x000F
197*4882a593Smuzhiyun #define TW_AEN_SBUF_FAIL         0x0024
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /* Misc defines */
200*4882a593Smuzhiyun #define TW_ALIGNMENT_6000		      64 /* 64 bytes */
201*4882a593Smuzhiyun #define TW_ALIGNMENT_7000                     4  /* 4 bytes */
202*4882a593Smuzhiyun #define TW_MAX_UNITS			      16
203*4882a593Smuzhiyun #define TW_COMMAND_ALIGNMENT_MASK	      0x1ff
204*4882a593Smuzhiyun #define TW_INIT_MESSAGE_CREDITS		      0x100
205*4882a593Smuzhiyun #define TW_INIT_COMMAND_PACKET_SIZE	      0x3
206*4882a593Smuzhiyun #define TW_POLL_MAX_RETRIES        	      20000
207*4882a593Smuzhiyun #define TW_MAX_SGL_LENGTH		      62
208*4882a593Smuzhiyun #define TW_ATA_PASS_SGL_MAX                   60
209*4882a593Smuzhiyun #define TW_Q_LENGTH			      256
210*4882a593Smuzhiyun #define TW_Q_START			      0
211*4882a593Smuzhiyun #define TW_MAX_SLOT			      32
212*4882a593Smuzhiyun #define TW_MAX_PCI_BUSES		      255
213*4882a593Smuzhiyun #define TW_MAX_RESET_TRIES		      3
214*4882a593Smuzhiyun #define TW_UNIT_INFORMATION_TABLE_BASE	      0x300
215*4882a593Smuzhiyun #define TW_MAX_CMDS_PER_LUN		      254 /* 254 for io, 1 for
216*4882a593Smuzhiyun                                                      chrdev ioctl, one for
217*4882a593Smuzhiyun                                                      internal aen post */
218*4882a593Smuzhiyun #define TW_BLOCK_SIZE			      0x200 /* 512-byte blocks */
219*4882a593Smuzhiyun #define TW_IOCTL                              0x80
220*4882a593Smuzhiyun #define TW_UNIT_ONLINE                        1
221*4882a593Smuzhiyun #define TW_IN_INTR                            1
222*4882a593Smuzhiyun #define TW_IN_RESET                           2
223*4882a593Smuzhiyun #define TW_IN_CHRDEV_IOCTL                    3
224*4882a593Smuzhiyun #define TW_MAX_SECTORS                        256
225*4882a593Smuzhiyun #define TW_MAX_IOCTL_SECTORS		      512
226*4882a593Smuzhiyun #define TW_AEN_WAIT_TIME                      1000
227*4882a593Smuzhiyun #define TW_IOCTL_WAIT_TIME                    (1 * HZ) /* 1 second */
228*4882a593Smuzhiyun #define TW_ISR_DONT_COMPLETE                  2
229*4882a593Smuzhiyun #define TW_ISR_DONT_RESULT                    3
230*4882a593Smuzhiyun #define TW_IOCTL_TIMEOUT                      25 /* 25 seconds */
231*4882a593Smuzhiyun #define TW_IOCTL_CHRDEV_TIMEOUT               60 /* 60 seconds */
232*4882a593Smuzhiyun #define TW_IOCTL_CHRDEV_FREE                  -1
233*4882a593Smuzhiyun #define TW_MAX_CDB_LEN			      16
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun /* Bitmask macros to eliminate bitfields */
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /* opcode: 5, sgloffset: 3 */
238*4882a593Smuzhiyun #define TW_OPSGL_IN(x,y) ((x << 5) | (y & 0x1f))
239*4882a593Smuzhiyun #define TW_SGL_OUT(x) ((x >> 5) & 0x7)
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /* reserved_1: 4, response_id: 8, reserved_2: 20 */
242*4882a593Smuzhiyun #define TW_RESID_OUT(x) ((x >> 4) & 0xff)
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /* unit: 4, host_id: 4 */
245*4882a593Smuzhiyun #define TW_UNITHOST_IN(x,y) ((x << 4) | ( y & 0xf))
246*4882a593Smuzhiyun #define TW_UNIT_OUT(x) (x & 0xf)
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /* Macros */
249*4882a593Smuzhiyun #define TW_CONTROL_REG_ADDR(x) (x->base_addr)
250*4882a593Smuzhiyun #define TW_STATUS_REG_ADDR(x) (x->base_addr + 0x4)
251*4882a593Smuzhiyun #define TW_COMMAND_QUEUE_REG_ADDR(x) (x->base_addr + 0x8)
252*4882a593Smuzhiyun #define TW_RESPONSE_QUEUE_REG_ADDR(x) (x->base_addr + 0xC)
253*4882a593Smuzhiyun #define TW_CLEAR_ALL_INTERRUPTS(x) (outl(TW_STATUS_VALID_INTERRUPT, TW_CONTROL_REG_ADDR(x)))
254*4882a593Smuzhiyun #define TW_CLEAR_ATTENTION_INTERRUPT(x) (outl(TW_CONTROL_CLEAR_ATTENTION_INTERRUPT, TW_CONTROL_REG_ADDR(x)))
255*4882a593Smuzhiyun #define TW_CLEAR_HOST_INTERRUPT(x) (outl(TW_CONTROL_CLEAR_HOST_INTERRUPT, TW_CONTROL_REG_ADDR(x)))
256*4882a593Smuzhiyun #define TW_DISABLE_INTERRUPTS(x) (outl(TW_CONTROL_DISABLE_INTERRUPTS, TW_CONTROL_REG_ADDR(x)))
257*4882a593Smuzhiyun #define TW_ENABLE_AND_CLEAR_INTERRUPTS(x) (outl(TW_CONTROL_CLEAR_ATTENTION_INTERRUPT | TW_CONTROL_UNMASK_RESPONSE_INTERRUPT | TW_CONTROL_ENABLE_INTERRUPTS, TW_CONTROL_REG_ADDR(x)))
258*4882a593Smuzhiyun #define TW_MASK_COMMAND_INTERRUPT(x) (outl(TW_CONTROL_MASK_COMMAND_INTERRUPT, TW_CONTROL_REG_ADDR(x)))
259*4882a593Smuzhiyun #define TW_UNMASK_COMMAND_INTERRUPT(x) (outl(TW_CONTROL_UNMASK_COMMAND_INTERRUPT, TW_CONTROL_REG_ADDR(x)))
260*4882a593Smuzhiyun #define TW_SOFT_RESET(x) (outl(TW_CONTROL_ISSUE_SOFT_RESET | \
261*4882a593Smuzhiyun 			TW_CONTROL_CLEAR_HOST_INTERRUPT | \
262*4882a593Smuzhiyun 			TW_CONTROL_CLEAR_ATTENTION_INTERRUPT | \
263*4882a593Smuzhiyun 			TW_CONTROL_MASK_COMMAND_INTERRUPT | \
264*4882a593Smuzhiyun 			TW_CONTROL_MASK_RESPONSE_INTERRUPT | \
265*4882a593Smuzhiyun 			TW_CONTROL_CLEAR_ERROR_STATUS | \
266*4882a593Smuzhiyun 			TW_CONTROL_DISABLE_INTERRUPTS, TW_CONTROL_REG_ADDR(x)))
267*4882a593Smuzhiyun #define TW_STATUS_ERRORS(x) \
268*4882a593Smuzhiyun 	(((x & TW_STATUS_PCI_ABORT) || \
269*4882a593Smuzhiyun 	(x & TW_STATUS_PCI_PARITY_ERROR) || \
270*4882a593Smuzhiyun 	(x & TW_STATUS_QUEUE_ERROR) || \
271*4882a593Smuzhiyun 	(x & TW_STATUS_MICROCONTROLLER_ERROR)) && \
272*4882a593Smuzhiyun 	(x & TW_STATUS_MICROCONTROLLER_READY))
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun #ifdef TW_DEBUG
275*4882a593Smuzhiyun #define dprintk(msg...) printk(msg)
276*4882a593Smuzhiyun #else
277*4882a593Smuzhiyun #define dprintk(msg...) do { } while(0)
278*4882a593Smuzhiyun #endif
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun #pragma pack(1)
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun /* Scatter Gather List Entry */
283*4882a593Smuzhiyun typedef struct TAG_TW_SG_Entry {
284*4882a593Smuzhiyun 	u32 address;
285*4882a593Smuzhiyun 	u32 length;
286*4882a593Smuzhiyun } TW_SG_Entry;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun typedef unsigned char TW_Sector[512];
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun /* Command Packet */
291*4882a593Smuzhiyun typedef struct TW_Command {
292*4882a593Smuzhiyun 	unsigned char opcode__sgloffset;
293*4882a593Smuzhiyun 	unsigned char size;
294*4882a593Smuzhiyun 	unsigned char request_id;
295*4882a593Smuzhiyun 	unsigned char unit__hostid;
296*4882a593Smuzhiyun 	/* Second DWORD */
297*4882a593Smuzhiyun 	unsigned char status;
298*4882a593Smuzhiyun 	unsigned char flags;
299*4882a593Smuzhiyun 	union {
300*4882a593Smuzhiyun 		unsigned short block_count;
301*4882a593Smuzhiyun 		unsigned short parameter_count;
302*4882a593Smuzhiyun 		unsigned short message_credits;
303*4882a593Smuzhiyun 	} byte6;
304*4882a593Smuzhiyun 	union {
305*4882a593Smuzhiyun 		struct {
306*4882a593Smuzhiyun 			u32 lba;
307*4882a593Smuzhiyun 			TW_SG_Entry sgl[TW_MAX_SGL_LENGTH];
308*4882a593Smuzhiyun 			u32 padding;	/* pad to 512 bytes */
309*4882a593Smuzhiyun 		} io;
310*4882a593Smuzhiyun 		struct {
311*4882a593Smuzhiyun 			TW_SG_Entry sgl[TW_MAX_SGL_LENGTH];
312*4882a593Smuzhiyun 			u32 padding[2];
313*4882a593Smuzhiyun 		} param;
314*4882a593Smuzhiyun 		struct {
315*4882a593Smuzhiyun 			u32 response_queue_pointer;
316*4882a593Smuzhiyun 			u32 padding[125];
317*4882a593Smuzhiyun 		} init_connection;
318*4882a593Smuzhiyun 		struct {
319*4882a593Smuzhiyun 			char version[504];
320*4882a593Smuzhiyun 		} ioctl_miniport_version;
321*4882a593Smuzhiyun 	} byte8;
322*4882a593Smuzhiyun } TW_Command;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun #pragma pack()
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun typedef struct TAG_TW_Ioctl {
327*4882a593Smuzhiyun 	unsigned char opcode;
328*4882a593Smuzhiyun 	unsigned short table_id;
329*4882a593Smuzhiyun 	unsigned char parameter_id;
330*4882a593Smuzhiyun 	unsigned char parameter_size_bytes;
331*4882a593Smuzhiyun 	unsigned char unit_index;
332*4882a593Smuzhiyun 	unsigned char data[1];
333*4882a593Smuzhiyun } TW_Ioctl;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun #pragma pack(1)
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun /* Structure for new chardev ioctls */
338*4882a593Smuzhiyun typedef struct TAG_TW_New_Ioctl {
339*4882a593Smuzhiyun 	unsigned int data_buffer_length;
340*4882a593Smuzhiyun 	unsigned char padding [508];
341*4882a593Smuzhiyun 	TW_Command firmware_command;
342*4882a593Smuzhiyun 	char data_buffer[1];
343*4882a593Smuzhiyun } TW_New_Ioctl;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun /* GetParam descriptor */
346*4882a593Smuzhiyun typedef struct {
347*4882a593Smuzhiyun 	unsigned short	table_id;
348*4882a593Smuzhiyun 	unsigned char	parameter_id;
349*4882a593Smuzhiyun 	unsigned char	parameter_size_bytes;
350*4882a593Smuzhiyun 	unsigned char	data[1];
351*4882a593Smuzhiyun } TW_Param, *PTW_Param;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun /* Response queue */
354*4882a593Smuzhiyun typedef union TAG_TW_Response_Queue {
355*4882a593Smuzhiyun 	u32 response_id;
356*4882a593Smuzhiyun 	u32 value;
357*4882a593Smuzhiyun } TW_Response_Queue;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun typedef int TW_Cmd_State;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun #define TW_S_INITIAL   0x1  /* Initial state */
362*4882a593Smuzhiyun #define TW_S_STARTED   0x2  /* Id in use */
363*4882a593Smuzhiyun #define TW_S_POSTED    0x4  /* Posted to the controller */
364*4882a593Smuzhiyun #define TW_S_PENDING   0x8  /* Waiting to be posted in isr */
365*4882a593Smuzhiyun #define TW_S_COMPLETED 0x10 /* Completed by isr */
366*4882a593Smuzhiyun #define TW_S_FINISHED  0x20 /* I/O completely done */
367*4882a593Smuzhiyun #define TW_START_MASK (TW_S_STARTED | TW_S_POSTED | TW_S_PENDING | TW_S_COMPLETED)
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun /* Command header for ATA pass-thru */
370*4882a593Smuzhiyun typedef struct TAG_TW_Passthru
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	unsigned char opcode__sgloffset;
373*4882a593Smuzhiyun 	unsigned char size;
374*4882a593Smuzhiyun 	unsigned char request_id;
375*4882a593Smuzhiyun 	unsigned char aport__hostid;
376*4882a593Smuzhiyun 	unsigned char status;
377*4882a593Smuzhiyun 	unsigned char flags;
378*4882a593Smuzhiyun 	unsigned short param;
379*4882a593Smuzhiyun 	unsigned short features;
380*4882a593Smuzhiyun 	unsigned short sector_count;
381*4882a593Smuzhiyun 	unsigned short sector_num;
382*4882a593Smuzhiyun 	unsigned short cylinder_lo;
383*4882a593Smuzhiyun 	unsigned short cylinder_hi;
384*4882a593Smuzhiyun 	unsigned char drive_head;
385*4882a593Smuzhiyun 	unsigned char command;
386*4882a593Smuzhiyun 	TW_SG_Entry sg_list[TW_ATA_PASS_SGL_MAX];
387*4882a593Smuzhiyun 	unsigned char padding[12];
388*4882a593Smuzhiyun } TW_Passthru;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun #pragma pack()
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun typedef struct TAG_TW_Device_Extension {
393*4882a593Smuzhiyun 	u32			base_addr;
394*4882a593Smuzhiyun 	unsigned long		*alignment_virtual_address[TW_Q_LENGTH];
395*4882a593Smuzhiyun 	unsigned long		alignment_physical_address[TW_Q_LENGTH];
396*4882a593Smuzhiyun 	int			is_unit_present[TW_MAX_UNITS];
397*4882a593Smuzhiyun 	unsigned long		*command_packet_virtual_address[TW_Q_LENGTH];
398*4882a593Smuzhiyun 	unsigned long		command_packet_physical_address[TW_Q_LENGTH];
399*4882a593Smuzhiyun 	struct pci_dev		*tw_pci_dev;
400*4882a593Smuzhiyun 	struct scsi_cmnd	*srb[TW_Q_LENGTH];
401*4882a593Smuzhiyun 	unsigned char		free_queue[TW_Q_LENGTH];
402*4882a593Smuzhiyun 	unsigned char		free_head;
403*4882a593Smuzhiyun 	unsigned char		free_tail;
404*4882a593Smuzhiyun 	unsigned char		pending_queue[TW_Q_LENGTH];
405*4882a593Smuzhiyun 	unsigned char		pending_head;
406*4882a593Smuzhiyun 	unsigned char		pending_tail;
407*4882a593Smuzhiyun 	TW_Cmd_State		state[TW_Q_LENGTH];
408*4882a593Smuzhiyun 	u32			posted_request_count;
409*4882a593Smuzhiyun 	u32			max_posted_request_count;
410*4882a593Smuzhiyun 	u32			request_count_marked_pending;
411*4882a593Smuzhiyun 	u32			pending_request_count;
412*4882a593Smuzhiyun 	u32			max_pending_request_count;
413*4882a593Smuzhiyun 	u32			max_sgl_entries;
414*4882a593Smuzhiyun 	u32			sgl_entries;
415*4882a593Smuzhiyun 	u32			num_resets;
416*4882a593Smuzhiyun 	u32			sector_count;
417*4882a593Smuzhiyun 	u32			max_sector_count;
418*4882a593Smuzhiyun 	u32			aen_count;
419*4882a593Smuzhiyun 	struct Scsi_Host	*host;
420*4882a593Smuzhiyun 	struct mutex		ioctl_lock;
421*4882a593Smuzhiyun 	unsigned short		aen_queue[TW_Q_LENGTH];
422*4882a593Smuzhiyun 	unsigned char		aen_head;
423*4882a593Smuzhiyun 	unsigned char		aen_tail;
424*4882a593Smuzhiyun 	volatile long		flags; /* long req'd for set_bit --RR */
425*4882a593Smuzhiyun 	int			reset_print;
426*4882a593Smuzhiyun 	volatile int		chrdev_request_id;
427*4882a593Smuzhiyun 	wait_queue_head_t	ioctl_wqueue;
428*4882a593Smuzhiyun } TW_Device_Extension;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun #endif /* _3W_XXXX_H */
431