xref: /OK3568_Linux_fs/kernel/drivers/rtc/rtc-x1205.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * An i2c driver for the Xicor/Intersil X1205 RTC
4*4882a593Smuzhiyun  * Copyright 2004 Karen Spearel
5*4882a593Smuzhiyun  * Copyright 2005 Alessandro Zummo
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * please send all reports to:
8*4882a593Smuzhiyun  *	Karen Spearel <kas111 at gmail dot com>
9*4882a593Smuzhiyun  *	Alessandro Zummo <a.zummo@towertech.it>
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * based on a lot of other RTC drivers.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * Information and datasheet:
14*4882a593Smuzhiyun  * http://www.intersil.com/cda/deviceinfo/0,1477,X1205,00.html
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/bcd.h>
19*4882a593Smuzhiyun #include <linux/rtc.h>
20*4882a593Smuzhiyun #include <linux/delay.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/bitops.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* offsets into CCR area */
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define CCR_SEC			0
27*4882a593Smuzhiyun #define CCR_MIN			1
28*4882a593Smuzhiyun #define CCR_HOUR		2
29*4882a593Smuzhiyun #define CCR_MDAY		3
30*4882a593Smuzhiyun #define CCR_MONTH		4
31*4882a593Smuzhiyun #define CCR_YEAR		5
32*4882a593Smuzhiyun #define CCR_WDAY		6
33*4882a593Smuzhiyun #define CCR_Y2K			7
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define X1205_REG_SR		0x3F	/* status register */
36*4882a593Smuzhiyun #define X1205_REG_Y2K		0x37
37*4882a593Smuzhiyun #define X1205_REG_DW		0x36
38*4882a593Smuzhiyun #define X1205_REG_YR		0x35
39*4882a593Smuzhiyun #define X1205_REG_MO		0x34
40*4882a593Smuzhiyun #define X1205_REG_DT		0x33
41*4882a593Smuzhiyun #define X1205_REG_HR		0x32
42*4882a593Smuzhiyun #define X1205_REG_MN		0x31
43*4882a593Smuzhiyun #define X1205_REG_SC		0x30
44*4882a593Smuzhiyun #define X1205_REG_DTR		0x13
45*4882a593Smuzhiyun #define X1205_REG_ATR		0x12
46*4882a593Smuzhiyun #define X1205_REG_INT		0x11
47*4882a593Smuzhiyun #define X1205_REG_0		0x10
48*4882a593Smuzhiyun #define X1205_REG_Y2K1		0x0F
49*4882a593Smuzhiyun #define X1205_REG_DWA1		0x0E
50*4882a593Smuzhiyun #define X1205_REG_YRA1		0x0D
51*4882a593Smuzhiyun #define X1205_REG_MOA1		0x0C
52*4882a593Smuzhiyun #define X1205_REG_DTA1		0x0B
53*4882a593Smuzhiyun #define X1205_REG_HRA1		0x0A
54*4882a593Smuzhiyun #define X1205_REG_MNA1		0x09
55*4882a593Smuzhiyun #define X1205_REG_SCA1		0x08
56*4882a593Smuzhiyun #define X1205_REG_Y2K0		0x07
57*4882a593Smuzhiyun #define X1205_REG_DWA0		0x06
58*4882a593Smuzhiyun #define X1205_REG_YRA0		0x05
59*4882a593Smuzhiyun #define X1205_REG_MOA0		0x04
60*4882a593Smuzhiyun #define X1205_REG_DTA0		0x03
61*4882a593Smuzhiyun #define X1205_REG_HRA0		0x02
62*4882a593Smuzhiyun #define X1205_REG_MNA0		0x01
63*4882a593Smuzhiyun #define X1205_REG_SCA0		0x00
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define X1205_CCR_BASE		0x30	/* Base address of CCR */
66*4882a593Smuzhiyun #define X1205_ALM0_BASE		0x00	/* Base address of ALARM0 */
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define X1205_SR_RTCF		0x01	/* Clock failure */
69*4882a593Smuzhiyun #define X1205_SR_WEL		0x02	/* Write Enable Latch */
70*4882a593Smuzhiyun #define X1205_SR_RWEL		0x04	/* Register Write Enable */
71*4882a593Smuzhiyun #define X1205_SR_AL0		0x20	/* Alarm 0 match */
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define X1205_DTR_DTR0		0x01
74*4882a593Smuzhiyun #define X1205_DTR_DTR1		0x02
75*4882a593Smuzhiyun #define X1205_DTR_DTR2		0x04
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define X1205_HR_MIL		0x80	/* Set in ccr.hour for 24 hr mode */
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define X1205_INT_AL0E		0x20	/* Alarm 0 enable */
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static struct i2c_driver x1205_driver;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun  * In the routines that deal directly with the x1205 hardware, we use
85*4882a593Smuzhiyun  * rtc_time -- month 0-11, hour 0-23, yr = calendar year-epoch
86*4882a593Smuzhiyun  * Epoch is initialized as 2000. Time is set to UTC.
87*4882a593Smuzhiyun  */
x1205_get_datetime(struct i2c_client * client,struct rtc_time * tm,unsigned char reg_base)88*4882a593Smuzhiyun static int x1205_get_datetime(struct i2c_client *client, struct rtc_time *tm,
89*4882a593Smuzhiyun 				unsigned char reg_base)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	unsigned char dt_addr[2] = { 0, reg_base };
92*4882a593Smuzhiyun 	unsigned char buf[8];
93*4882a593Smuzhiyun 	int i;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	struct i2c_msg msgs[] = {
96*4882a593Smuzhiyun 		{/* setup read ptr */
97*4882a593Smuzhiyun 			.addr = client->addr,
98*4882a593Smuzhiyun 			.len = 2,
99*4882a593Smuzhiyun 			.buf = dt_addr
100*4882a593Smuzhiyun 		},
101*4882a593Smuzhiyun 		{/* read date */
102*4882a593Smuzhiyun 			.addr = client->addr,
103*4882a593Smuzhiyun 			.flags = I2C_M_RD,
104*4882a593Smuzhiyun 			.len = 8,
105*4882a593Smuzhiyun 			.buf = buf
106*4882a593Smuzhiyun 		},
107*4882a593Smuzhiyun 	};
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	/* read date registers */
110*4882a593Smuzhiyun 	if (i2c_transfer(client->adapter, &msgs[0], 2) != 2) {
111*4882a593Smuzhiyun 		dev_err(&client->dev, "%s: read error\n", __func__);
112*4882a593Smuzhiyun 		return -EIO;
113*4882a593Smuzhiyun 	}
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	dev_dbg(&client->dev,
116*4882a593Smuzhiyun 		"%s: raw read data - sec=%02x, min=%02x, hr=%02x, "
117*4882a593Smuzhiyun 		"mday=%02x, mon=%02x, year=%02x, wday=%02x, y2k=%02x\n",
118*4882a593Smuzhiyun 		__func__,
119*4882a593Smuzhiyun 		buf[0], buf[1], buf[2], buf[3],
120*4882a593Smuzhiyun 		buf[4], buf[5], buf[6], buf[7]);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/* Mask out the enable bits if these are alarm registers */
123*4882a593Smuzhiyun 	if (reg_base < X1205_CCR_BASE)
124*4882a593Smuzhiyun 		for (i = 0; i <= 4; i++)
125*4882a593Smuzhiyun 			buf[i] &= 0x7F;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	tm->tm_sec = bcd2bin(buf[CCR_SEC]);
128*4882a593Smuzhiyun 	tm->tm_min = bcd2bin(buf[CCR_MIN]);
129*4882a593Smuzhiyun 	tm->tm_hour = bcd2bin(buf[CCR_HOUR] & 0x3F); /* hr is 0-23 */
130*4882a593Smuzhiyun 	tm->tm_mday = bcd2bin(buf[CCR_MDAY]);
131*4882a593Smuzhiyun 	tm->tm_mon = bcd2bin(buf[CCR_MONTH]) - 1; /* mon is 0-11 */
132*4882a593Smuzhiyun 	tm->tm_year = bcd2bin(buf[CCR_YEAR])
133*4882a593Smuzhiyun 			+ (bcd2bin(buf[CCR_Y2K]) * 100) - 1900;
134*4882a593Smuzhiyun 	tm->tm_wday = buf[CCR_WDAY];
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	dev_dbg(&client->dev, "%s: tm is secs=%d, mins=%d, hours=%d, "
137*4882a593Smuzhiyun 		"mday=%d, mon=%d, year=%d, wday=%d\n",
138*4882a593Smuzhiyun 		__func__,
139*4882a593Smuzhiyun 		tm->tm_sec, tm->tm_min, tm->tm_hour,
140*4882a593Smuzhiyun 		tm->tm_mday, tm->tm_mon, tm->tm_year, tm->tm_wday);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	return 0;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
x1205_get_status(struct i2c_client * client,unsigned char * sr)145*4882a593Smuzhiyun static int x1205_get_status(struct i2c_client *client, unsigned char *sr)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	static unsigned char sr_addr[2] = { 0, X1205_REG_SR };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	struct i2c_msg msgs[] = {
150*4882a593Smuzhiyun 		{     /* setup read ptr */
151*4882a593Smuzhiyun 			.addr = client->addr,
152*4882a593Smuzhiyun 			.len = 2,
153*4882a593Smuzhiyun 			.buf = sr_addr
154*4882a593Smuzhiyun 		},
155*4882a593Smuzhiyun 		{    /* read status */
156*4882a593Smuzhiyun 			.addr = client->addr,
157*4882a593Smuzhiyun 			.flags = I2C_M_RD,
158*4882a593Smuzhiyun 			.len = 1,
159*4882a593Smuzhiyun 			.buf = sr
160*4882a593Smuzhiyun 		},
161*4882a593Smuzhiyun 	};
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/* read status register */
164*4882a593Smuzhiyun 	if (i2c_transfer(client->adapter, &msgs[0], 2) != 2) {
165*4882a593Smuzhiyun 		dev_err(&client->dev, "%s: read error\n", __func__);
166*4882a593Smuzhiyun 		return -EIO;
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
x1205_set_datetime(struct i2c_client * client,struct rtc_time * tm,u8 reg_base,unsigned char alm_enable)172*4882a593Smuzhiyun static int x1205_set_datetime(struct i2c_client *client, struct rtc_time *tm,
173*4882a593Smuzhiyun 			u8 reg_base, unsigned char alm_enable)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	int i, xfer;
176*4882a593Smuzhiyun 	unsigned char rdata[10] = { 0, reg_base };
177*4882a593Smuzhiyun 	unsigned char *buf = rdata + 2;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	static const unsigned char wel[3] = { 0, X1205_REG_SR,
180*4882a593Smuzhiyun 						X1205_SR_WEL };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	static const unsigned char rwel[3] = { 0, X1205_REG_SR,
183*4882a593Smuzhiyun 						X1205_SR_WEL | X1205_SR_RWEL };
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	static const unsigned char diswe[3] = { 0, X1205_REG_SR, 0 };
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	dev_dbg(&client->dev,
188*4882a593Smuzhiyun 		"%s: sec=%d min=%d hour=%d mday=%d mon=%d year=%d wday=%d\n",
189*4882a593Smuzhiyun 		__func__, tm->tm_sec, tm->tm_min, tm->tm_hour, tm->tm_mday,
190*4882a593Smuzhiyun 		tm->tm_mon, tm->tm_year, tm->tm_wday);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	buf[CCR_SEC] = bin2bcd(tm->tm_sec);
193*4882a593Smuzhiyun 	buf[CCR_MIN] = bin2bcd(tm->tm_min);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* set hour and 24hr bit */
196*4882a593Smuzhiyun 	buf[CCR_HOUR] = bin2bcd(tm->tm_hour) | X1205_HR_MIL;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	buf[CCR_MDAY] = bin2bcd(tm->tm_mday);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	/* month, 1 - 12 */
201*4882a593Smuzhiyun 	buf[CCR_MONTH] = bin2bcd(tm->tm_mon + 1);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/* year, since the rtc epoch*/
204*4882a593Smuzhiyun 	buf[CCR_YEAR] = bin2bcd(tm->tm_year % 100);
205*4882a593Smuzhiyun 	buf[CCR_WDAY] = tm->tm_wday & 0x07;
206*4882a593Smuzhiyun 	buf[CCR_Y2K] = bin2bcd((tm->tm_year + 1900) / 100);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* If writing alarm registers, set compare bits on registers 0-4 */
209*4882a593Smuzhiyun 	if (reg_base < X1205_CCR_BASE)
210*4882a593Smuzhiyun 		for (i = 0; i <= 4; i++)
211*4882a593Smuzhiyun 			buf[i] |= 0x80;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/* this sequence is required to unlock the chip */
214*4882a593Smuzhiyun 	xfer = i2c_master_send(client, wel, 3);
215*4882a593Smuzhiyun 	if (xfer != 3) {
216*4882a593Smuzhiyun 		dev_err(&client->dev, "%s: wel - %d\n", __func__, xfer);
217*4882a593Smuzhiyun 		return -EIO;
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	xfer = i2c_master_send(client, rwel, 3);
221*4882a593Smuzhiyun 	if (xfer != 3) {
222*4882a593Smuzhiyun 		dev_err(&client->dev, "%s: rwel - %d\n", __func__, xfer);
223*4882a593Smuzhiyun 		return -EIO;
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	xfer = i2c_master_send(client, rdata, sizeof(rdata));
227*4882a593Smuzhiyun 	if (xfer != sizeof(rdata)) {
228*4882a593Smuzhiyun 		dev_err(&client->dev,
229*4882a593Smuzhiyun 			"%s: result=%d addr=%02x, data=%02x\n",
230*4882a593Smuzhiyun 			__func__,
231*4882a593Smuzhiyun 			 xfer, rdata[1], rdata[2]);
232*4882a593Smuzhiyun 		return -EIO;
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	/* If we wrote to the nonvolatile region, wait 10msec for write cycle*/
236*4882a593Smuzhiyun 	if (reg_base < X1205_CCR_BASE) {
237*4882a593Smuzhiyun 		unsigned char al0e[3] = { 0, X1205_REG_INT, 0 };
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 		msleep(10);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 		/* ...and set or clear the AL0E bit in the INT register */
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 		/* Need to set RWEL again as the write has cleared it */
244*4882a593Smuzhiyun 		xfer = i2c_master_send(client, rwel, 3);
245*4882a593Smuzhiyun 		if (xfer != 3) {
246*4882a593Smuzhiyun 			dev_err(&client->dev,
247*4882a593Smuzhiyun 				"%s: aloe rwel - %d\n",
248*4882a593Smuzhiyun 				__func__,
249*4882a593Smuzhiyun 				xfer);
250*4882a593Smuzhiyun 			return -EIO;
251*4882a593Smuzhiyun 		}
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 		if (alm_enable)
254*4882a593Smuzhiyun 			al0e[2] = X1205_INT_AL0E;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 		xfer = i2c_master_send(client, al0e, 3);
257*4882a593Smuzhiyun 		if (xfer != 3) {
258*4882a593Smuzhiyun 			dev_err(&client->dev,
259*4882a593Smuzhiyun 				"%s: al0e - %d\n",
260*4882a593Smuzhiyun 				__func__,
261*4882a593Smuzhiyun 				xfer);
262*4882a593Smuzhiyun 			return -EIO;
263*4882a593Smuzhiyun 		}
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 		/* and wait 10msec again for this write to complete */
266*4882a593Smuzhiyun 		msleep(10);
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/* disable further writes */
270*4882a593Smuzhiyun 	xfer = i2c_master_send(client, diswe, 3);
271*4882a593Smuzhiyun 	if (xfer != 3) {
272*4882a593Smuzhiyun 		dev_err(&client->dev, "%s: diswe - %d\n", __func__, xfer);
273*4882a593Smuzhiyun 		return -EIO;
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
x1205_fix_osc(struct i2c_client * client)279*4882a593Smuzhiyun static int x1205_fix_osc(struct i2c_client *client)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	int err;
282*4882a593Smuzhiyun 	struct rtc_time tm;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	memset(&tm, 0, sizeof(tm));
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	err = x1205_set_datetime(client, &tm, X1205_CCR_BASE, 0);
287*4882a593Smuzhiyun 	if (err < 0)
288*4882a593Smuzhiyun 		dev_err(&client->dev, "unable to restart the oscillator\n");
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	return err;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
x1205_get_dtrim(struct i2c_client * client,int * trim)293*4882a593Smuzhiyun static int x1205_get_dtrim(struct i2c_client *client, int *trim)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	unsigned char dtr;
296*4882a593Smuzhiyun 	static unsigned char dtr_addr[2] = { 0, X1205_REG_DTR };
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	struct i2c_msg msgs[] = {
299*4882a593Smuzhiyun 		{	/* setup read ptr */
300*4882a593Smuzhiyun 			.addr = client->addr,
301*4882a593Smuzhiyun 			.len = 2,
302*4882a593Smuzhiyun 			.buf = dtr_addr
303*4882a593Smuzhiyun 		},
304*4882a593Smuzhiyun 		{      /* read dtr */
305*4882a593Smuzhiyun 			.addr = client->addr,
306*4882a593Smuzhiyun 			.flags = I2C_M_RD,
307*4882a593Smuzhiyun 			.len = 1,
308*4882a593Smuzhiyun 			.buf = &dtr
309*4882a593Smuzhiyun 		},
310*4882a593Smuzhiyun 	};
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/* read dtr register */
313*4882a593Smuzhiyun 	if (i2c_transfer(client->adapter, &msgs[0], 2) != 2) {
314*4882a593Smuzhiyun 		dev_err(&client->dev, "%s: read error\n", __func__);
315*4882a593Smuzhiyun 		return -EIO;
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	dev_dbg(&client->dev, "%s: raw dtr=%x\n", __func__, dtr);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	*trim = 0;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	if (dtr & X1205_DTR_DTR0)
323*4882a593Smuzhiyun 		*trim += 20;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	if (dtr & X1205_DTR_DTR1)
326*4882a593Smuzhiyun 		*trim += 10;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	if (dtr & X1205_DTR_DTR2)
329*4882a593Smuzhiyun 		*trim = -*trim;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	return 0;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
x1205_get_atrim(struct i2c_client * client,int * trim)334*4882a593Smuzhiyun static int x1205_get_atrim(struct i2c_client *client, int *trim)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	s8 atr;
337*4882a593Smuzhiyun 	static unsigned char atr_addr[2] = { 0, X1205_REG_ATR };
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	struct i2c_msg msgs[] = {
340*4882a593Smuzhiyun 		{/* setup read ptr */
341*4882a593Smuzhiyun 			.addr = client->addr,
342*4882a593Smuzhiyun 			.len = 2,
343*4882a593Smuzhiyun 			.buf = atr_addr
344*4882a593Smuzhiyun 		},
345*4882a593Smuzhiyun 		{/* read atr */
346*4882a593Smuzhiyun 			.addr = client->addr,
347*4882a593Smuzhiyun 			.flags = I2C_M_RD,
348*4882a593Smuzhiyun 			.len = 1,
349*4882a593Smuzhiyun 			.buf = &atr
350*4882a593Smuzhiyun 		},
351*4882a593Smuzhiyun 	};
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	/* read atr register */
354*4882a593Smuzhiyun 	if (i2c_transfer(client->adapter, &msgs[0], 2) != 2) {
355*4882a593Smuzhiyun 		dev_err(&client->dev, "%s: read error\n", __func__);
356*4882a593Smuzhiyun 		return -EIO;
357*4882a593Smuzhiyun 	}
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	dev_dbg(&client->dev, "%s: raw atr=%x\n", __func__, atr);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	/* atr is a two's complement value on 6 bits,
362*4882a593Smuzhiyun 	 * perform sign extension. The formula is
363*4882a593Smuzhiyun 	 * Catr = (atr * 0.25pF) + 11.00pF.
364*4882a593Smuzhiyun 	 */
365*4882a593Smuzhiyun 	atr = sign_extend32(atr, 5);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	dev_dbg(&client->dev, "%s: raw atr=%x (%d)\n", __func__, atr, atr);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	*trim = (atr * 250) + 11000;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	dev_dbg(&client->dev, "%s: real=%d\n", __func__, *trim);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	return 0;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun struct x1205_limit {
377*4882a593Smuzhiyun 	unsigned char reg, mask, min, max;
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun 
x1205_validate_client(struct i2c_client * client)380*4882a593Smuzhiyun static int x1205_validate_client(struct i2c_client *client)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	int i, xfer;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	/* Probe array. We will read the register at the specified
385*4882a593Smuzhiyun 	 * address and check if the given bits are zero.
386*4882a593Smuzhiyun 	 */
387*4882a593Smuzhiyun 	static const unsigned char probe_zero_pattern[] = {
388*4882a593Smuzhiyun 		/* register, mask */
389*4882a593Smuzhiyun 		X1205_REG_SR,	0x18,
390*4882a593Smuzhiyun 		X1205_REG_DTR,	0xF8,
391*4882a593Smuzhiyun 		X1205_REG_ATR,	0xC0,
392*4882a593Smuzhiyun 		X1205_REG_INT,	0x18,
393*4882a593Smuzhiyun 		X1205_REG_0,	0xFF,
394*4882a593Smuzhiyun 	};
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	static const struct x1205_limit probe_limits_pattern[] = {
397*4882a593Smuzhiyun 		/* register, mask, min, max */
398*4882a593Smuzhiyun 		{ X1205_REG_Y2K,	0xFF,	19,	20	},
399*4882a593Smuzhiyun 		{ X1205_REG_DW,		0xFF,	0,	6	},
400*4882a593Smuzhiyun 		{ X1205_REG_YR,		0xFF,	0,	99	},
401*4882a593Smuzhiyun 		{ X1205_REG_MO,		0xFF,	0,	12	},
402*4882a593Smuzhiyun 		{ X1205_REG_DT,		0xFF,	0,	31	},
403*4882a593Smuzhiyun 		{ X1205_REG_HR,		0x7F,	0,	23	},
404*4882a593Smuzhiyun 		{ X1205_REG_MN,		0xFF,	0,	59	},
405*4882a593Smuzhiyun 		{ X1205_REG_SC,		0xFF,	0,	59	},
406*4882a593Smuzhiyun 		{ X1205_REG_Y2K1,	0xFF,	19,	20	},
407*4882a593Smuzhiyun 		{ X1205_REG_Y2K0,	0xFF,	19,	20	},
408*4882a593Smuzhiyun 	};
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	/* check that registers have bits a 0 where expected */
411*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(probe_zero_pattern); i += 2) {
412*4882a593Smuzhiyun 		unsigned char buf;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 		unsigned char addr[2] = { 0, probe_zero_pattern[i] };
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 		struct i2c_msg msgs[2] = {
417*4882a593Smuzhiyun 			{
418*4882a593Smuzhiyun 				.addr = client->addr,
419*4882a593Smuzhiyun 				.len = 2,
420*4882a593Smuzhiyun 				.buf = addr
421*4882a593Smuzhiyun 			},
422*4882a593Smuzhiyun 			{
423*4882a593Smuzhiyun 				.addr = client->addr,
424*4882a593Smuzhiyun 				.flags = I2C_M_RD,
425*4882a593Smuzhiyun 				.len = 1,
426*4882a593Smuzhiyun 				.buf = &buf
427*4882a593Smuzhiyun 			},
428*4882a593Smuzhiyun 		};
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 		xfer = i2c_transfer(client->adapter, msgs, 2);
431*4882a593Smuzhiyun 		if (xfer != 2) {
432*4882a593Smuzhiyun 			dev_err(&client->dev,
433*4882a593Smuzhiyun 				"%s: could not read register %x\n",
434*4882a593Smuzhiyun 				__func__, probe_zero_pattern[i]);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 			return -EIO;
437*4882a593Smuzhiyun 		}
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 		if ((buf & probe_zero_pattern[i+1]) != 0) {
440*4882a593Smuzhiyun 			dev_err(&client->dev,
441*4882a593Smuzhiyun 				"%s: register=%02x, zero pattern=%d, value=%x\n",
442*4882a593Smuzhiyun 				__func__, probe_zero_pattern[i], i, buf);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 			return -ENODEV;
445*4882a593Smuzhiyun 		}
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	/* check limits (only registers with bcd values) */
449*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(probe_limits_pattern); i++) {
450*4882a593Smuzhiyun 		unsigned char reg, value;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 		unsigned char addr[2] = { 0, probe_limits_pattern[i].reg };
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 		struct i2c_msg msgs[2] = {
455*4882a593Smuzhiyun 			{
456*4882a593Smuzhiyun 				.addr = client->addr,
457*4882a593Smuzhiyun 				.len = 2,
458*4882a593Smuzhiyun 				.buf = addr
459*4882a593Smuzhiyun 			},
460*4882a593Smuzhiyun 			{
461*4882a593Smuzhiyun 				.addr = client->addr,
462*4882a593Smuzhiyun 				.flags = I2C_M_RD,
463*4882a593Smuzhiyun 				.len = 1,
464*4882a593Smuzhiyun 				.buf = &reg
465*4882a593Smuzhiyun 			},
466*4882a593Smuzhiyun 		};
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 		xfer = i2c_transfer(client->adapter, msgs, 2);
469*4882a593Smuzhiyun 		if (xfer != 2) {
470*4882a593Smuzhiyun 			dev_err(&client->dev,
471*4882a593Smuzhiyun 				"%s: could not read register %x\n",
472*4882a593Smuzhiyun 				__func__, probe_limits_pattern[i].reg);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 			return -EIO;
475*4882a593Smuzhiyun 		}
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 		value = bcd2bin(reg & probe_limits_pattern[i].mask);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 		if (value > probe_limits_pattern[i].max ||
480*4882a593Smuzhiyun 			value < probe_limits_pattern[i].min) {
481*4882a593Smuzhiyun 			dev_dbg(&client->dev,
482*4882a593Smuzhiyun 				"%s: register=%x, lim pattern=%d, value=%d\n",
483*4882a593Smuzhiyun 				__func__, probe_limits_pattern[i].reg,
484*4882a593Smuzhiyun 				i, value);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 			return -ENODEV;
487*4882a593Smuzhiyun 		}
488*4882a593Smuzhiyun 	}
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	return 0;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun 
x1205_rtc_read_alarm(struct device * dev,struct rtc_wkalrm * alrm)493*4882a593Smuzhiyun static int x1205_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	int err;
496*4882a593Smuzhiyun 	unsigned char intreg, status;
497*4882a593Smuzhiyun 	static unsigned char int_addr[2] = { 0, X1205_REG_INT };
498*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
499*4882a593Smuzhiyun 	struct i2c_msg msgs[] = {
500*4882a593Smuzhiyun 		{ /* setup read ptr */
501*4882a593Smuzhiyun 			.addr = client->addr,
502*4882a593Smuzhiyun 			.len = 2,
503*4882a593Smuzhiyun 			.buf = int_addr
504*4882a593Smuzhiyun 		},
505*4882a593Smuzhiyun 		{/* read INT register */
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 			.addr = client->addr,
508*4882a593Smuzhiyun 			.flags = I2C_M_RD,
509*4882a593Smuzhiyun 			.len = 1,
510*4882a593Smuzhiyun 			.buf = &intreg
511*4882a593Smuzhiyun 		},
512*4882a593Smuzhiyun 	};
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	/* read interrupt register and status register */
515*4882a593Smuzhiyun 	if (i2c_transfer(client->adapter, &msgs[0], 2) != 2) {
516*4882a593Smuzhiyun 		dev_err(&client->dev, "%s: read error\n", __func__);
517*4882a593Smuzhiyun 		return -EIO;
518*4882a593Smuzhiyun 	}
519*4882a593Smuzhiyun 	err = x1205_get_status(client, &status);
520*4882a593Smuzhiyun 	if (err == 0) {
521*4882a593Smuzhiyun 		alrm->pending = (status & X1205_SR_AL0) ? 1 : 0;
522*4882a593Smuzhiyun 		alrm->enabled = (intreg & X1205_INT_AL0E) ? 1 : 0;
523*4882a593Smuzhiyun 		err = x1205_get_datetime(client, &alrm->time, X1205_ALM0_BASE);
524*4882a593Smuzhiyun 	}
525*4882a593Smuzhiyun 	return err;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
x1205_rtc_set_alarm(struct device * dev,struct rtc_wkalrm * alrm)528*4882a593Smuzhiyun static int x1205_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	return x1205_set_datetime(to_i2c_client(dev),
531*4882a593Smuzhiyun 		&alrm->time, X1205_ALM0_BASE, alrm->enabled);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
x1205_rtc_read_time(struct device * dev,struct rtc_time * tm)534*4882a593Smuzhiyun static int x1205_rtc_read_time(struct device *dev, struct rtc_time *tm)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	return x1205_get_datetime(to_i2c_client(dev),
537*4882a593Smuzhiyun 		tm, X1205_CCR_BASE);
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun 
x1205_rtc_set_time(struct device * dev,struct rtc_time * tm)540*4882a593Smuzhiyun static int x1205_rtc_set_time(struct device *dev, struct rtc_time *tm)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun 	return x1205_set_datetime(to_i2c_client(dev),
543*4882a593Smuzhiyun 		tm, X1205_CCR_BASE, 0);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun 
x1205_rtc_proc(struct device * dev,struct seq_file * seq)546*4882a593Smuzhiyun static int x1205_rtc_proc(struct device *dev, struct seq_file *seq)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun 	int err, dtrim, atrim;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	err = x1205_get_dtrim(to_i2c_client(dev), &dtrim);
551*4882a593Smuzhiyun 	if (!err)
552*4882a593Smuzhiyun 		seq_printf(seq, "digital_trim\t: %d ppm\n", dtrim);
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	err = x1205_get_atrim(to_i2c_client(dev), &atrim);
555*4882a593Smuzhiyun 	if (!err)
556*4882a593Smuzhiyun 		seq_printf(seq, "analog_trim\t: %d.%02d pF\n",
557*4882a593Smuzhiyun 			atrim / 1000, atrim % 1000);
558*4882a593Smuzhiyun 	return 0;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun static const struct rtc_class_ops x1205_rtc_ops = {
562*4882a593Smuzhiyun 	.proc		= x1205_rtc_proc,
563*4882a593Smuzhiyun 	.read_time	= x1205_rtc_read_time,
564*4882a593Smuzhiyun 	.set_time	= x1205_rtc_set_time,
565*4882a593Smuzhiyun 	.read_alarm	= x1205_rtc_read_alarm,
566*4882a593Smuzhiyun 	.set_alarm	= x1205_rtc_set_alarm,
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun 
x1205_sysfs_show_atrim(struct device * dev,struct device_attribute * attr,char * buf)569*4882a593Smuzhiyun static ssize_t x1205_sysfs_show_atrim(struct device *dev,
570*4882a593Smuzhiyun 				struct device_attribute *attr, char *buf)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun 	int err, atrim;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	err = x1205_get_atrim(to_i2c_client(dev), &atrim);
575*4882a593Smuzhiyun 	if (err)
576*4882a593Smuzhiyun 		return err;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	return sprintf(buf, "%d.%02d pF\n", atrim / 1000, atrim % 1000);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun static DEVICE_ATTR(atrim, S_IRUGO, x1205_sysfs_show_atrim, NULL);
581*4882a593Smuzhiyun 
x1205_sysfs_show_dtrim(struct device * dev,struct device_attribute * attr,char * buf)582*4882a593Smuzhiyun static ssize_t x1205_sysfs_show_dtrim(struct device *dev,
583*4882a593Smuzhiyun 				struct device_attribute *attr, char *buf)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	int err, dtrim;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	err = x1205_get_dtrim(to_i2c_client(dev), &dtrim);
588*4882a593Smuzhiyun 	if (err)
589*4882a593Smuzhiyun 		return err;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	return sprintf(buf, "%d ppm\n", dtrim);
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun static DEVICE_ATTR(dtrim, S_IRUGO, x1205_sysfs_show_dtrim, NULL);
594*4882a593Smuzhiyun 
x1205_sysfs_register(struct device * dev)595*4882a593Smuzhiyun static int x1205_sysfs_register(struct device *dev)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	int err;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	err = device_create_file(dev, &dev_attr_atrim);
600*4882a593Smuzhiyun 	if (err)
601*4882a593Smuzhiyun 		return err;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	err = device_create_file(dev, &dev_attr_dtrim);
604*4882a593Smuzhiyun 	if (err)
605*4882a593Smuzhiyun 		device_remove_file(dev, &dev_attr_atrim);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	return err;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
x1205_sysfs_unregister(struct device * dev)610*4882a593Smuzhiyun static void x1205_sysfs_unregister(struct device *dev)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	device_remove_file(dev, &dev_attr_atrim);
613*4882a593Smuzhiyun 	device_remove_file(dev, &dev_attr_dtrim);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 
x1205_probe(struct i2c_client * client,const struct i2c_device_id * id)617*4882a593Smuzhiyun static int x1205_probe(struct i2c_client *client,
618*4882a593Smuzhiyun 			const struct i2c_device_id *id)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun 	int err = 0;
621*4882a593Smuzhiyun 	unsigned char sr;
622*4882a593Smuzhiyun 	struct rtc_device *rtc;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	dev_dbg(&client->dev, "%s\n", __func__);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	if (!i2c_check_functionality(client->adapter, I2C_FUNC_I2C))
627*4882a593Smuzhiyun 		return -ENODEV;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	if (x1205_validate_client(client) < 0)
630*4882a593Smuzhiyun 		return -ENODEV;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	rtc = devm_rtc_device_register(&client->dev, x1205_driver.driver.name,
633*4882a593Smuzhiyun 					&x1205_rtc_ops, THIS_MODULE);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	if (IS_ERR(rtc))
636*4882a593Smuzhiyun 		return PTR_ERR(rtc);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	i2c_set_clientdata(client, rtc);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	/* Check for power failures and eventually enable the osc */
641*4882a593Smuzhiyun 	err = x1205_get_status(client, &sr);
642*4882a593Smuzhiyun 	if (!err) {
643*4882a593Smuzhiyun 		if (sr & X1205_SR_RTCF) {
644*4882a593Smuzhiyun 			dev_err(&client->dev,
645*4882a593Smuzhiyun 				"power failure detected, "
646*4882a593Smuzhiyun 				"please set the clock\n");
647*4882a593Smuzhiyun 			udelay(50);
648*4882a593Smuzhiyun 			x1205_fix_osc(client);
649*4882a593Smuzhiyun 		}
650*4882a593Smuzhiyun 	} else {
651*4882a593Smuzhiyun 		dev_err(&client->dev, "couldn't read status\n");
652*4882a593Smuzhiyun 	}
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	err = x1205_sysfs_register(&client->dev);
655*4882a593Smuzhiyun 	if (err)
656*4882a593Smuzhiyun 		dev_err(&client->dev, "Unable to create sysfs entries\n");
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	return 0;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun 
x1205_remove(struct i2c_client * client)661*4882a593Smuzhiyun static int x1205_remove(struct i2c_client *client)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	x1205_sysfs_unregister(&client->dev);
664*4882a593Smuzhiyun 	return 0;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun static const struct i2c_device_id x1205_id[] = {
668*4882a593Smuzhiyun 	{ "x1205", 0 },
669*4882a593Smuzhiyun 	{ }
670*4882a593Smuzhiyun };
671*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, x1205_id);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun static const struct of_device_id x1205_dt_ids[] = {
674*4882a593Smuzhiyun 	{ .compatible = "xircom,x1205", },
675*4882a593Smuzhiyun 	{},
676*4882a593Smuzhiyun };
677*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, x1205_dt_ids);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun static struct i2c_driver x1205_driver = {
680*4882a593Smuzhiyun 	.driver		= {
681*4882a593Smuzhiyun 		.name	= "rtc-x1205",
682*4882a593Smuzhiyun 		.of_match_table = x1205_dt_ids,
683*4882a593Smuzhiyun 	},
684*4882a593Smuzhiyun 	.probe		= x1205_probe,
685*4882a593Smuzhiyun 	.remove		= x1205_remove,
686*4882a593Smuzhiyun 	.id_table	= x1205_id,
687*4882a593Smuzhiyun };
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun module_i2c_driver(x1205_driver);
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun MODULE_AUTHOR(
692*4882a593Smuzhiyun 	"Karen Spearel <kas111 at gmail dot com>, "
693*4882a593Smuzhiyun 	"Alessandro Zummo <a.zummo@towertech.it>");
694*4882a593Smuzhiyun MODULE_DESCRIPTION("Xicor/Intersil X1205 RTC driver");
695*4882a593Smuzhiyun MODULE_LICENSE("GPL");
696