1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Freescale STMP37XX/STMP378X Real Time Clock driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2007 Sigmatel, Inc.
6*4882a593Smuzhiyun * Peter Hartley, <peter.hartley@sigmatel.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright 2008 Freescale Semiconductor, Inc. All Rights Reserved.
9*4882a593Smuzhiyun * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
10*4882a593Smuzhiyun * Copyright 2011 Wolfram Sang, Pengutronix e.K.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/rtc.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/of_device.h>
22*4882a593Smuzhiyun #include <linux/of.h>
23*4882a593Smuzhiyun #include <linux/stmp_device.h>
24*4882a593Smuzhiyun #include <linux/stmp3xxx_rtc_wdt.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define STMP3XXX_RTC_CTRL 0x0
27*4882a593Smuzhiyun #define STMP3XXX_RTC_CTRL_ALARM_IRQ_EN 0x00000001
28*4882a593Smuzhiyun #define STMP3XXX_RTC_CTRL_ONEMSEC_IRQ_EN 0x00000002
29*4882a593Smuzhiyun #define STMP3XXX_RTC_CTRL_ALARM_IRQ 0x00000004
30*4882a593Smuzhiyun #define STMP3XXX_RTC_CTRL_WATCHDOGEN 0x00000010
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define STMP3XXX_RTC_STAT 0x10
33*4882a593Smuzhiyun #define STMP3XXX_RTC_STAT_STALE_SHIFT 16
34*4882a593Smuzhiyun #define STMP3XXX_RTC_STAT_RTC_PRESENT 0x80000000
35*4882a593Smuzhiyun #define STMP3XXX_RTC_STAT_XTAL32000_PRESENT 0x10000000
36*4882a593Smuzhiyun #define STMP3XXX_RTC_STAT_XTAL32768_PRESENT 0x08000000
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define STMP3XXX_RTC_SECONDS 0x30
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define STMP3XXX_RTC_ALARM 0x40
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define STMP3XXX_RTC_WATCHDOG 0x50
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define STMP3XXX_RTC_PERSISTENT0 0x60
45*4882a593Smuzhiyun #define STMP3XXX_RTC_PERSISTENT0_CLOCKSOURCE (1 << 0)
46*4882a593Smuzhiyun #define STMP3XXX_RTC_PERSISTENT0_ALARM_WAKE_EN (1 << 1)
47*4882a593Smuzhiyun #define STMP3XXX_RTC_PERSISTENT0_ALARM_EN (1 << 2)
48*4882a593Smuzhiyun #define STMP3XXX_RTC_PERSISTENT0_XTAL24MHZ_PWRUP (1 << 4)
49*4882a593Smuzhiyun #define STMP3XXX_RTC_PERSISTENT0_XTAL32KHZ_PWRUP (1 << 5)
50*4882a593Smuzhiyun #define STMP3XXX_RTC_PERSISTENT0_XTAL32_FREQ (1 << 6)
51*4882a593Smuzhiyun #define STMP3XXX_RTC_PERSISTENT0_ALARM_WAKE (1 << 7)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define STMP3XXX_RTC_PERSISTENT1 0x70
54*4882a593Smuzhiyun /* missing bitmask in headers */
55*4882a593Smuzhiyun #define STMP3XXX_RTC_PERSISTENT1_FORCE_UPDATER 0x80000000
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun struct stmp3xxx_rtc_data {
58*4882a593Smuzhiyun struct rtc_device *rtc;
59*4882a593Smuzhiyun void __iomem *io;
60*4882a593Smuzhiyun int irq_alarm;
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_STMP3XXX_RTC_WATCHDOG)
64*4882a593Smuzhiyun /**
65*4882a593Smuzhiyun * stmp3xxx_wdt_set_timeout - configure the watchdog inside the STMP3xxx RTC
66*4882a593Smuzhiyun * @dev: the parent device of the watchdog (= the RTC)
67*4882a593Smuzhiyun * @timeout: the desired value for the timeout register of the watchdog.
68*4882a593Smuzhiyun * 0 disables the watchdog
69*4882a593Smuzhiyun *
70*4882a593Smuzhiyun * The watchdog needs one register and two bits which are in the RTC domain.
71*4882a593Smuzhiyun * To handle the resource conflict, the RTC driver will create another
72*4882a593Smuzhiyun * platform_device for the watchdog driver as a child of the RTC device.
73*4882a593Smuzhiyun * The watchdog driver is passed the below accessor function via platform_data
74*4882a593Smuzhiyun * to configure the watchdog. Locking is not needed because accessing SET/CLR
75*4882a593Smuzhiyun * registers is atomic.
76*4882a593Smuzhiyun */
77*4882a593Smuzhiyun
stmp3xxx_wdt_set_timeout(struct device * dev,u32 timeout)78*4882a593Smuzhiyun static void stmp3xxx_wdt_set_timeout(struct device *dev, u32 timeout)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun struct stmp3xxx_rtc_data *rtc_data = dev_get_drvdata(dev);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun if (timeout) {
83*4882a593Smuzhiyun writel(timeout, rtc_data->io + STMP3XXX_RTC_WATCHDOG);
84*4882a593Smuzhiyun writel(STMP3XXX_RTC_CTRL_WATCHDOGEN,
85*4882a593Smuzhiyun rtc_data->io + STMP3XXX_RTC_CTRL + STMP_OFFSET_REG_SET);
86*4882a593Smuzhiyun writel(STMP3XXX_RTC_PERSISTENT1_FORCE_UPDATER,
87*4882a593Smuzhiyun rtc_data->io + STMP3XXX_RTC_PERSISTENT1 + STMP_OFFSET_REG_SET);
88*4882a593Smuzhiyun } else {
89*4882a593Smuzhiyun writel(STMP3XXX_RTC_CTRL_WATCHDOGEN,
90*4882a593Smuzhiyun rtc_data->io + STMP3XXX_RTC_CTRL + STMP_OFFSET_REG_CLR);
91*4882a593Smuzhiyun writel(STMP3XXX_RTC_PERSISTENT1_FORCE_UPDATER,
92*4882a593Smuzhiyun rtc_data->io + STMP3XXX_RTC_PERSISTENT1 + STMP_OFFSET_REG_CLR);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun static struct stmp3xxx_wdt_pdata wdt_pdata = {
97*4882a593Smuzhiyun .wdt_set_timeout = stmp3xxx_wdt_set_timeout,
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
stmp3xxx_wdt_register(struct platform_device * rtc_pdev)100*4882a593Smuzhiyun static void stmp3xxx_wdt_register(struct platform_device *rtc_pdev)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun int rc = -1;
103*4882a593Smuzhiyun struct platform_device *wdt_pdev =
104*4882a593Smuzhiyun platform_device_alloc("stmp3xxx_rtc_wdt", rtc_pdev->id);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun if (wdt_pdev) {
107*4882a593Smuzhiyun wdt_pdev->dev.parent = &rtc_pdev->dev;
108*4882a593Smuzhiyun wdt_pdev->dev.platform_data = &wdt_pdata;
109*4882a593Smuzhiyun rc = platform_device_add(wdt_pdev);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (rc)
113*4882a593Smuzhiyun dev_err(&rtc_pdev->dev,
114*4882a593Smuzhiyun "failed to register stmp3xxx_rtc_wdt\n");
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun #else
stmp3xxx_wdt_register(struct platform_device * rtc_pdev)117*4882a593Smuzhiyun static void stmp3xxx_wdt_register(struct platform_device *rtc_pdev)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun #endif /* CONFIG_STMP3XXX_RTC_WATCHDOG */
121*4882a593Smuzhiyun
stmp3xxx_wait_time(struct stmp3xxx_rtc_data * rtc_data)122*4882a593Smuzhiyun static int stmp3xxx_wait_time(struct stmp3xxx_rtc_data *rtc_data)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun int timeout = 5000; /* 3ms according to i.MX28 Ref Manual */
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun * The i.MX28 Applications Processor Reference Manual, Rev. 1, 2010
127*4882a593Smuzhiyun * states:
128*4882a593Smuzhiyun * | The order in which registers are updated is
129*4882a593Smuzhiyun * | Persistent 0, 1, 2, 3, 4, 5, Alarm, Seconds.
130*4882a593Smuzhiyun * | (This list is in bitfield order, from LSB to MSB, as they would
131*4882a593Smuzhiyun * | appear in the STALE_REGS and NEW_REGS bitfields of the HW_RTC_STAT
132*4882a593Smuzhiyun * | register. For example, the Seconds register corresponds to
133*4882a593Smuzhiyun * | STALE_REGS or NEW_REGS containing 0x80.)
134*4882a593Smuzhiyun */
135*4882a593Smuzhiyun do {
136*4882a593Smuzhiyun if (!(readl(rtc_data->io + STMP3XXX_RTC_STAT) &
137*4882a593Smuzhiyun (0x80 << STMP3XXX_RTC_STAT_STALE_SHIFT)))
138*4882a593Smuzhiyun return 0;
139*4882a593Smuzhiyun udelay(1);
140*4882a593Smuzhiyun } while (--timeout > 0);
141*4882a593Smuzhiyun return (readl(rtc_data->io + STMP3XXX_RTC_STAT) &
142*4882a593Smuzhiyun (0x80 << STMP3XXX_RTC_STAT_STALE_SHIFT)) ? -ETIME : 0;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* Time read/write */
stmp3xxx_rtc_gettime(struct device * dev,struct rtc_time * rtc_tm)146*4882a593Smuzhiyun static int stmp3xxx_rtc_gettime(struct device *dev, struct rtc_time *rtc_tm)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun int ret;
149*4882a593Smuzhiyun struct stmp3xxx_rtc_data *rtc_data = dev_get_drvdata(dev);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun ret = stmp3xxx_wait_time(rtc_data);
152*4882a593Smuzhiyun if (ret)
153*4882a593Smuzhiyun return ret;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun rtc_time64_to_tm(readl(rtc_data->io + STMP3XXX_RTC_SECONDS), rtc_tm);
156*4882a593Smuzhiyun return 0;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
stmp3xxx_rtc_settime(struct device * dev,struct rtc_time * rtc_tm)159*4882a593Smuzhiyun static int stmp3xxx_rtc_settime(struct device *dev, struct rtc_time *rtc_tm)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct stmp3xxx_rtc_data *rtc_data = dev_get_drvdata(dev);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun writel(rtc_tm_to_time64(rtc_tm), rtc_data->io + STMP3XXX_RTC_SECONDS);
164*4882a593Smuzhiyun return stmp3xxx_wait_time(rtc_data);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* interrupt(s) handler */
stmp3xxx_rtc_interrupt(int irq,void * dev_id)168*4882a593Smuzhiyun static irqreturn_t stmp3xxx_rtc_interrupt(int irq, void *dev_id)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun struct stmp3xxx_rtc_data *rtc_data = dev_get_drvdata(dev_id);
171*4882a593Smuzhiyun u32 status = readl(rtc_data->io + STMP3XXX_RTC_CTRL);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (status & STMP3XXX_RTC_CTRL_ALARM_IRQ) {
174*4882a593Smuzhiyun writel(STMP3XXX_RTC_CTRL_ALARM_IRQ,
175*4882a593Smuzhiyun rtc_data->io + STMP3XXX_RTC_CTRL + STMP_OFFSET_REG_CLR);
176*4882a593Smuzhiyun rtc_update_irq(rtc_data->rtc, 1, RTC_AF | RTC_IRQF);
177*4882a593Smuzhiyun return IRQ_HANDLED;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return IRQ_NONE;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
stmp3xxx_alarm_irq_enable(struct device * dev,unsigned int enabled)183*4882a593Smuzhiyun static int stmp3xxx_alarm_irq_enable(struct device *dev, unsigned int enabled)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun struct stmp3xxx_rtc_data *rtc_data = dev_get_drvdata(dev);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun if (enabled) {
188*4882a593Smuzhiyun writel(STMP3XXX_RTC_PERSISTENT0_ALARM_EN |
189*4882a593Smuzhiyun STMP3XXX_RTC_PERSISTENT0_ALARM_WAKE_EN,
190*4882a593Smuzhiyun rtc_data->io + STMP3XXX_RTC_PERSISTENT0 +
191*4882a593Smuzhiyun STMP_OFFSET_REG_SET);
192*4882a593Smuzhiyun writel(STMP3XXX_RTC_CTRL_ALARM_IRQ_EN,
193*4882a593Smuzhiyun rtc_data->io + STMP3XXX_RTC_CTRL + STMP_OFFSET_REG_SET);
194*4882a593Smuzhiyun } else {
195*4882a593Smuzhiyun writel(STMP3XXX_RTC_PERSISTENT0_ALARM_EN |
196*4882a593Smuzhiyun STMP3XXX_RTC_PERSISTENT0_ALARM_WAKE_EN,
197*4882a593Smuzhiyun rtc_data->io + STMP3XXX_RTC_PERSISTENT0 +
198*4882a593Smuzhiyun STMP_OFFSET_REG_CLR);
199*4882a593Smuzhiyun writel(STMP3XXX_RTC_CTRL_ALARM_IRQ_EN,
200*4882a593Smuzhiyun rtc_data->io + STMP3XXX_RTC_CTRL + STMP_OFFSET_REG_CLR);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun return 0;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
stmp3xxx_rtc_read_alarm(struct device * dev,struct rtc_wkalrm * alm)205*4882a593Smuzhiyun static int stmp3xxx_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alm)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun struct stmp3xxx_rtc_data *rtc_data = dev_get_drvdata(dev);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun rtc_time64_to_tm(readl(rtc_data->io + STMP3XXX_RTC_ALARM), &alm->time);
210*4882a593Smuzhiyun return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
stmp3xxx_rtc_set_alarm(struct device * dev,struct rtc_wkalrm * alm)213*4882a593Smuzhiyun static int stmp3xxx_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alm)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun struct stmp3xxx_rtc_data *rtc_data = dev_get_drvdata(dev);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun writel(rtc_tm_to_time64(&alm->time), rtc_data->io + STMP3XXX_RTC_ALARM);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun stmp3xxx_alarm_irq_enable(dev, alm->enabled);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun return 0;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun static const struct rtc_class_ops stmp3xxx_rtc_ops = {
225*4882a593Smuzhiyun .alarm_irq_enable =
226*4882a593Smuzhiyun stmp3xxx_alarm_irq_enable,
227*4882a593Smuzhiyun .read_time = stmp3xxx_rtc_gettime,
228*4882a593Smuzhiyun .set_time = stmp3xxx_rtc_settime,
229*4882a593Smuzhiyun .read_alarm = stmp3xxx_rtc_read_alarm,
230*4882a593Smuzhiyun .set_alarm = stmp3xxx_rtc_set_alarm,
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun
stmp3xxx_rtc_remove(struct platform_device * pdev)233*4882a593Smuzhiyun static int stmp3xxx_rtc_remove(struct platform_device *pdev)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun struct stmp3xxx_rtc_data *rtc_data = platform_get_drvdata(pdev);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun if (!rtc_data)
238*4882a593Smuzhiyun return 0;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun writel(STMP3XXX_RTC_CTRL_ALARM_IRQ_EN,
241*4882a593Smuzhiyun rtc_data->io + STMP3XXX_RTC_CTRL + STMP_OFFSET_REG_CLR);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
stmp3xxx_rtc_probe(struct platform_device * pdev)246*4882a593Smuzhiyun static int stmp3xxx_rtc_probe(struct platform_device *pdev)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun struct stmp3xxx_rtc_data *rtc_data;
249*4882a593Smuzhiyun struct resource *r;
250*4882a593Smuzhiyun u32 rtc_stat;
251*4882a593Smuzhiyun u32 pers0_set, pers0_clr;
252*4882a593Smuzhiyun u32 crystalfreq = 0;
253*4882a593Smuzhiyun int err;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun rtc_data = devm_kzalloc(&pdev->dev, sizeof(*rtc_data), GFP_KERNEL);
256*4882a593Smuzhiyun if (!rtc_data)
257*4882a593Smuzhiyun return -ENOMEM;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
260*4882a593Smuzhiyun if (!r) {
261*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get resource\n");
262*4882a593Smuzhiyun return -ENXIO;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun rtc_data->io = devm_ioremap(&pdev->dev, r->start, resource_size(r));
266*4882a593Smuzhiyun if (!rtc_data->io) {
267*4882a593Smuzhiyun dev_err(&pdev->dev, "ioremap failed\n");
268*4882a593Smuzhiyun return -EIO;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun rtc_data->irq_alarm = platform_get_irq(pdev, 0);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun rtc_stat = readl(rtc_data->io + STMP3XXX_RTC_STAT);
274*4882a593Smuzhiyun if (!(rtc_stat & STMP3XXX_RTC_STAT_RTC_PRESENT)) {
275*4882a593Smuzhiyun dev_err(&pdev->dev, "no device onboard\n");
276*4882a593Smuzhiyun return -ENODEV;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun platform_set_drvdata(pdev, rtc_data);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /*
282*4882a593Smuzhiyun * Resetting the rtc stops the watchdog timer that is potentially
283*4882a593Smuzhiyun * running. So (assuming it is running on purpose) don't reset if the
284*4882a593Smuzhiyun * watchdog is enabled.
285*4882a593Smuzhiyun */
286*4882a593Smuzhiyun if (readl(rtc_data->io + STMP3XXX_RTC_CTRL) &
287*4882a593Smuzhiyun STMP3XXX_RTC_CTRL_WATCHDOGEN) {
288*4882a593Smuzhiyun dev_info(&pdev->dev,
289*4882a593Smuzhiyun "Watchdog is running, skip resetting rtc\n");
290*4882a593Smuzhiyun } else {
291*4882a593Smuzhiyun err = stmp_reset_block(rtc_data->io);
292*4882a593Smuzhiyun if (err) {
293*4882a593Smuzhiyun dev_err(&pdev->dev, "stmp_reset_block failed: %d\n",
294*4882a593Smuzhiyun err);
295*4882a593Smuzhiyun return err;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /*
300*4882a593Smuzhiyun * Obviously the rtc needs a clock input to be able to run.
301*4882a593Smuzhiyun * This clock can be provided by an external 32k crystal. If that one is
302*4882a593Smuzhiyun * missing XTAL must not be disabled in suspend which consumes a
303*4882a593Smuzhiyun * lot of power. Normally the presence and exact frequency (supported
304*4882a593Smuzhiyun * are 32000 Hz and 32768 Hz) is detectable from fuses, but as reality
305*4882a593Smuzhiyun * proves these fuses are not blown correctly on all machines, so the
306*4882a593Smuzhiyun * frequency can be overridden in the device tree.
307*4882a593Smuzhiyun */
308*4882a593Smuzhiyun if (rtc_stat & STMP3XXX_RTC_STAT_XTAL32000_PRESENT)
309*4882a593Smuzhiyun crystalfreq = 32000;
310*4882a593Smuzhiyun else if (rtc_stat & STMP3XXX_RTC_STAT_XTAL32768_PRESENT)
311*4882a593Smuzhiyun crystalfreq = 32768;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun of_property_read_u32(pdev->dev.of_node, "stmp,crystal-freq",
314*4882a593Smuzhiyun &crystalfreq);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun switch (crystalfreq) {
317*4882a593Smuzhiyun case 32000:
318*4882a593Smuzhiyun /* keep 32kHz crystal running in low-power mode */
319*4882a593Smuzhiyun pers0_set = STMP3XXX_RTC_PERSISTENT0_XTAL32_FREQ |
320*4882a593Smuzhiyun STMP3XXX_RTC_PERSISTENT0_XTAL32KHZ_PWRUP |
321*4882a593Smuzhiyun STMP3XXX_RTC_PERSISTENT0_CLOCKSOURCE;
322*4882a593Smuzhiyun pers0_clr = STMP3XXX_RTC_PERSISTENT0_XTAL24MHZ_PWRUP;
323*4882a593Smuzhiyun break;
324*4882a593Smuzhiyun case 32768:
325*4882a593Smuzhiyun /* keep 32.768kHz crystal running in low-power mode */
326*4882a593Smuzhiyun pers0_set = STMP3XXX_RTC_PERSISTENT0_XTAL32KHZ_PWRUP |
327*4882a593Smuzhiyun STMP3XXX_RTC_PERSISTENT0_CLOCKSOURCE;
328*4882a593Smuzhiyun pers0_clr = STMP3XXX_RTC_PERSISTENT0_XTAL24MHZ_PWRUP |
329*4882a593Smuzhiyun STMP3XXX_RTC_PERSISTENT0_XTAL32_FREQ;
330*4882a593Smuzhiyun break;
331*4882a593Smuzhiyun default:
332*4882a593Smuzhiyun dev_warn(&pdev->dev,
333*4882a593Smuzhiyun "invalid crystal-freq specified in device-tree. Assuming no crystal\n");
334*4882a593Smuzhiyun fallthrough;
335*4882a593Smuzhiyun case 0:
336*4882a593Smuzhiyun /* keep XTAL on in low-power mode */
337*4882a593Smuzhiyun pers0_set = STMP3XXX_RTC_PERSISTENT0_XTAL24MHZ_PWRUP;
338*4882a593Smuzhiyun pers0_clr = STMP3XXX_RTC_PERSISTENT0_XTAL32KHZ_PWRUP |
339*4882a593Smuzhiyun STMP3XXX_RTC_PERSISTENT0_CLOCKSOURCE;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun writel(pers0_set, rtc_data->io + STMP3XXX_RTC_PERSISTENT0 +
343*4882a593Smuzhiyun STMP_OFFSET_REG_SET);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun writel(STMP3XXX_RTC_PERSISTENT0_ALARM_EN |
346*4882a593Smuzhiyun STMP3XXX_RTC_PERSISTENT0_ALARM_WAKE_EN |
347*4882a593Smuzhiyun STMP3XXX_RTC_PERSISTENT0_ALARM_WAKE | pers0_clr,
348*4882a593Smuzhiyun rtc_data->io + STMP3XXX_RTC_PERSISTENT0 + STMP_OFFSET_REG_CLR);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun writel(STMP3XXX_RTC_CTRL_ONEMSEC_IRQ_EN |
351*4882a593Smuzhiyun STMP3XXX_RTC_CTRL_ALARM_IRQ_EN,
352*4882a593Smuzhiyun rtc_data->io + STMP3XXX_RTC_CTRL + STMP_OFFSET_REG_CLR);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun rtc_data->rtc = devm_rtc_allocate_device(&pdev->dev);
355*4882a593Smuzhiyun if (IS_ERR(rtc_data->rtc))
356*4882a593Smuzhiyun return PTR_ERR(rtc_data->rtc);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun err = devm_request_irq(&pdev->dev, rtc_data->irq_alarm,
359*4882a593Smuzhiyun stmp3xxx_rtc_interrupt, 0, "RTC alarm", &pdev->dev);
360*4882a593Smuzhiyun if (err) {
361*4882a593Smuzhiyun dev_err(&pdev->dev, "Cannot claim IRQ%d\n",
362*4882a593Smuzhiyun rtc_data->irq_alarm);
363*4882a593Smuzhiyun return err;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun rtc_data->rtc->ops = &stmp3xxx_rtc_ops;
367*4882a593Smuzhiyun rtc_data->rtc->range_max = U32_MAX;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun err = rtc_register_device(rtc_data->rtc);
370*4882a593Smuzhiyun if (err)
371*4882a593Smuzhiyun return err;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun stmp3xxx_wdt_register(pdev);
374*4882a593Smuzhiyun return 0;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
stmp3xxx_rtc_suspend(struct device * dev)378*4882a593Smuzhiyun static int stmp3xxx_rtc_suspend(struct device *dev)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun return 0;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
stmp3xxx_rtc_resume(struct device * dev)383*4882a593Smuzhiyun static int stmp3xxx_rtc_resume(struct device *dev)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun struct stmp3xxx_rtc_data *rtc_data = dev_get_drvdata(dev);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun stmp_reset_block(rtc_data->io);
388*4882a593Smuzhiyun writel(STMP3XXX_RTC_PERSISTENT0_ALARM_EN |
389*4882a593Smuzhiyun STMP3XXX_RTC_PERSISTENT0_ALARM_WAKE_EN |
390*4882a593Smuzhiyun STMP3XXX_RTC_PERSISTENT0_ALARM_WAKE,
391*4882a593Smuzhiyun rtc_data->io + STMP3XXX_RTC_PERSISTENT0 + STMP_OFFSET_REG_CLR);
392*4882a593Smuzhiyun return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun #endif
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(stmp3xxx_rtc_pm_ops, stmp3xxx_rtc_suspend,
397*4882a593Smuzhiyun stmp3xxx_rtc_resume);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun static const struct of_device_id rtc_dt_ids[] = {
400*4882a593Smuzhiyun { .compatible = "fsl,stmp3xxx-rtc", },
401*4882a593Smuzhiyun { /* sentinel */ }
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rtc_dt_ids);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun static struct platform_driver stmp3xxx_rtcdrv = {
406*4882a593Smuzhiyun .probe = stmp3xxx_rtc_probe,
407*4882a593Smuzhiyun .remove = stmp3xxx_rtc_remove,
408*4882a593Smuzhiyun .driver = {
409*4882a593Smuzhiyun .name = "stmp3xxx-rtc",
410*4882a593Smuzhiyun .pm = &stmp3xxx_rtc_pm_ops,
411*4882a593Smuzhiyun .of_match_table = rtc_dt_ids,
412*4882a593Smuzhiyun },
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun module_platform_driver(stmp3xxx_rtcdrv);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun MODULE_DESCRIPTION("STMP3xxx RTC Driver");
418*4882a593Smuzhiyun MODULE_AUTHOR("dmitry pervushin <dpervushin@embeddedalley.com> and "
419*4882a593Smuzhiyun "Wolfram Sang <kernel@pengutronix.de>");
420*4882a593Smuzhiyun MODULE_LICENSE("GPL");
421