xref: /OK3568_Linux_fs/kernel/drivers/rtc/rtc-stm32.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) STMicroelectronics 2017
4*4882a593Smuzhiyun  * Author:  Amelie Delaunay <amelie.delaunay@st.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/bcd.h>
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/iopoll.h>
10*4882a593Smuzhiyun #include <linux/ioport.h>
11*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/pm_wakeirq.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/rtc.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define DRIVER_NAME "stm32_rtc"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* STM32_RTC_TR bit fields  */
21*4882a593Smuzhiyun #define STM32_RTC_TR_SEC_SHIFT		0
22*4882a593Smuzhiyun #define STM32_RTC_TR_SEC		GENMASK(6, 0)
23*4882a593Smuzhiyun #define STM32_RTC_TR_MIN_SHIFT		8
24*4882a593Smuzhiyun #define STM32_RTC_TR_MIN		GENMASK(14, 8)
25*4882a593Smuzhiyun #define STM32_RTC_TR_HOUR_SHIFT		16
26*4882a593Smuzhiyun #define STM32_RTC_TR_HOUR		GENMASK(21, 16)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* STM32_RTC_DR bit fields */
29*4882a593Smuzhiyun #define STM32_RTC_DR_DATE_SHIFT		0
30*4882a593Smuzhiyun #define STM32_RTC_DR_DATE		GENMASK(5, 0)
31*4882a593Smuzhiyun #define STM32_RTC_DR_MONTH_SHIFT	8
32*4882a593Smuzhiyun #define STM32_RTC_DR_MONTH		GENMASK(12, 8)
33*4882a593Smuzhiyun #define STM32_RTC_DR_WDAY_SHIFT		13
34*4882a593Smuzhiyun #define STM32_RTC_DR_WDAY		GENMASK(15, 13)
35*4882a593Smuzhiyun #define STM32_RTC_DR_YEAR_SHIFT		16
36*4882a593Smuzhiyun #define STM32_RTC_DR_YEAR		GENMASK(23, 16)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* STM32_RTC_CR bit fields */
39*4882a593Smuzhiyun #define STM32_RTC_CR_FMT		BIT(6)
40*4882a593Smuzhiyun #define STM32_RTC_CR_ALRAE		BIT(8)
41*4882a593Smuzhiyun #define STM32_RTC_CR_ALRAIE		BIT(12)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* STM32_RTC_ISR/STM32_RTC_ICSR bit fields */
44*4882a593Smuzhiyun #define STM32_RTC_ISR_ALRAWF		BIT(0)
45*4882a593Smuzhiyun #define STM32_RTC_ISR_INITS		BIT(4)
46*4882a593Smuzhiyun #define STM32_RTC_ISR_RSF		BIT(5)
47*4882a593Smuzhiyun #define STM32_RTC_ISR_INITF		BIT(6)
48*4882a593Smuzhiyun #define STM32_RTC_ISR_INIT		BIT(7)
49*4882a593Smuzhiyun #define STM32_RTC_ISR_ALRAF		BIT(8)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /* STM32_RTC_PRER bit fields */
52*4882a593Smuzhiyun #define STM32_RTC_PRER_PRED_S_SHIFT	0
53*4882a593Smuzhiyun #define STM32_RTC_PRER_PRED_S		GENMASK(14, 0)
54*4882a593Smuzhiyun #define STM32_RTC_PRER_PRED_A_SHIFT	16
55*4882a593Smuzhiyun #define STM32_RTC_PRER_PRED_A		GENMASK(22, 16)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* STM32_RTC_ALRMAR and STM32_RTC_ALRMBR bit fields */
58*4882a593Smuzhiyun #define STM32_RTC_ALRMXR_SEC_SHIFT	0
59*4882a593Smuzhiyun #define STM32_RTC_ALRMXR_SEC		GENMASK(6, 0)
60*4882a593Smuzhiyun #define STM32_RTC_ALRMXR_SEC_MASK	BIT(7)
61*4882a593Smuzhiyun #define STM32_RTC_ALRMXR_MIN_SHIFT	8
62*4882a593Smuzhiyun #define STM32_RTC_ALRMXR_MIN		GENMASK(14, 8)
63*4882a593Smuzhiyun #define STM32_RTC_ALRMXR_MIN_MASK	BIT(15)
64*4882a593Smuzhiyun #define STM32_RTC_ALRMXR_HOUR_SHIFT	16
65*4882a593Smuzhiyun #define STM32_RTC_ALRMXR_HOUR		GENMASK(21, 16)
66*4882a593Smuzhiyun #define STM32_RTC_ALRMXR_PM		BIT(22)
67*4882a593Smuzhiyun #define STM32_RTC_ALRMXR_HOUR_MASK	BIT(23)
68*4882a593Smuzhiyun #define STM32_RTC_ALRMXR_DATE_SHIFT	24
69*4882a593Smuzhiyun #define STM32_RTC_ALRMXR_DATE		GENMASK(29, 24)
70*4882a593Smuzhiyun #define STM32_RTC_ALRMXR_WDSEL		BIT(30)
71*4882a593Smuzhiyun #define STM32_RTC_ALRMXR_WDAY_SHIFT	24
72*4882a593Smuzhiyun #define STM32_RTC_ALRMXR_WDAY		GENMASK(27, 24)
73*4882a593Smuzhiyun #define STM32_RTC_ALRMXR_DATE_MASK	BIT(31)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* STM32_RTC_SR/_SCR bit fields */
76*4882a593Smuzhiyun #define STM32_RTC_SR_ALRA		BIT(0)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* STM32_RTC_VERR bit fields */
79*4882a593Smuzhiyun #define STM32_RTC_VERR_MINREV_SHIFT	0
80*4882a593Smuzhiyun #define STM32_RTC_VERR_MINREV		GENMASK(3, 0)
81*4882a593Smuzhiyun #define STM32_RTC_VERR_MAJREV_SHIFT	4
82*4882a593Smuzhiyun #define STM32_RTC_VERR_MAJREV		GENMASK(7, 4)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* STM32_RTC_WPR key constants */
85*4882a593Smuzhiyun #define RTC_WPR_1ST_KEY			0xCA
86*4882a593Smuzhiyun #define RTC_WPR_2ND_KEY			0x53
87*4882a593Smuzhiyun #define RTC_WPR_WRONG_KEY		0xFF
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* Max STM32 RTC register offset is 0x3FC */
90*4882a593Smuzhiyun #define UNDEF_REG			0xFFFF
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun struct stm32_rtc;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun struct stm32_rtc_registers {
95*4882a593Smuzhiyun 	u16 tr;
96*4882a593Smuzhiyun 	u16 dr;
97*4882a593Smuzhiyun 	u16 cr;
98*4882a593Smuzhiyun 	u16 isr;
99*4882a593Smuzhiyun 	u16 prer;
100*4882a593Smuzhiyun 	u16 alrmar;
101*4882a593Smuzhiyun 	u16 wpr;
102*4882a593Smuzhiyun 	u16 sr;
103*4882a593Smuzhiyun 	u16 scr;
104*4882a593Smuzhiyun 	u16 verr;
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun struct stm32_rtc_events {
108*4882a593Smuzhiyun 	u32 alra;
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun struct stm32_rtc_data {
112*4882a593Smuzhiyun 	const struct stm32_rtc_registers regs;
113*4882a593Smuzhiyun 	const struct stm32_rtc_events events;
114*4882a593Smuzhiyun 	void (*clear_events)(struct stm32_rtc *rtc, unsigned int flags);
115*4882a593Smuzhiyun 	bool has_pclk;
116*4882a593Smuzhiyun 	bool need_dbp;
117*4882a593Smuzhiyun 	bool has_wakeirq;
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun struct stm32_rtc {
121*4882a593Smuzhiyun 	struct rtc_device *rtc_dev;
122*4882a593Smuzhiyun 	void __iomem *base;
123*4882a593Smuzhiyun 	struct regmap *dbp;
124*4882a593Smuzhiyun 	unsigned int dbp_reg;
125*4882a593Smuzhiyun 	unsigned int dbp_mask;
126*4882a593Smuzhiyun 	struct clk *pclk;
127*4882a593Smuzhiyun 	struct clk *rtc_ck;
128*4882a593Smuzhiyun 	const struct stm32_rtc_data *data;
129*4882a593Smuzhiyun 	int irq_alarm;
130*4882a593Smuzhiyun 	int wakeirq_alarm;
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
stm32_rtc_wpr_unlock(struct stm32_rtc * rtc)133*4882a593Smuzhiyun static void stm32_rtc_wpr_unlock(struct stm32_rtc *rtc)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	const struct stm32_rtc_registers *regs = &rtc->data->regs;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	writel_relaxed(RTC_WPR_1ST_KEY, rtc->base + regs->wpr);
138*4882a593Smuzhiyun 	writel_relaxed(RTC_WPR_2ND_KEY, rtc->base + regs->wpr);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
stm32_rtc_wpr_lock(struct stm32_rtc * rtc)141*4882a593Smuzhiyun static void stm32_rtc_wpr_lock(struct stm32_rtc *rtc)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	const struct stm32_rtc_registers *regs = &rtc->data->regs;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	writel_relaxed(RTC_WPR_WRONG_KEY, rtc->base + regs->wpr);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
stm32_rtc_enter_init_mode(struct stm32_rtc * rtc)148*4882a593Smuzhiyun static int stm32_rtc_enter_init_mode(struct stm32_rtc *rtc)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	const struct stm32_rtc_registers *regs = &rtc->data->regs;
151*4882a593Smuzhiyun 	unsigned int isr = readl_relaxed(rtc->base + regs->isr);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	if (!(isr & STM32_RTC_ISR_INITF)) {
154*4882a593Smuzhiyun 		isr |= STM32_RTC_ISR_INIT;
155*4882a593Smuzhiyun 		writel_relaxed(isr, rtc->base + regs->isr);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 		/*
158*4882a593Smuzhiyun 		 * It takes around 2 rtc_ck clock cycles to enter in
159*4882a593Smuzhiyun 		 * initialization phase mode (and have INITF flag set). As
160*4882a593Smuzhiyun 		 * slowest rtc_ck frequency may be 32kHz and highest should be
161*4882a593Smuzhiyun 		 * 1MHz, we poll every 10 us with a timeout of 100ms.
162*4882a593Smuzhiyun 		 */
163*4882a593Smuzhiyun 		return readl_relaxed_poll_timeout_atomic(
164*4882a593Smuzhiyun 					rtc->base + regs->isr,
165*4882a593Smuzhiyun 					isr, (isr & STM32_RTC_ISR_INITF),
166*4882a593Smuzhiyun 					10, 100000);
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
stm32_rtc_exit_init_mode(struct stm32_rtc * rtc)172*4882a593Smuzhiyun static void stm32_rtc_exit_init_mode(struct stm32_rtc *rtc)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	const struct stm32_rtc_registers *regs = &rtc->data->regs;
175*4882a593Smuzhiyun 	unsigned int isr = readl_relaxed(rtc->base + regs->isr);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	isr &= ~STM32_RTC_ISR_INIT;
178*4882a593Smuzhiyun 	writel_relaxed(isr, rtc->base + regs->isr);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
stm32_rtc_wait_sync(struct stm32_rtc * rtc)181*4882a593Smuzhiyun static int stm32_rtc_wait_sync(struct stm32_rtc *rtc)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	const struct stm32_rtc_registers *regs = &rtc->data->regs;
184*4882a593Smuzhiyun 	unsigned int isr = readl_relaxed(rtc->base + regs->isr);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	isr &= ~STM32_RTC_ISR_RSF;
187*4882a593Smuzhiyun 	writel_relaxed(isr, rtc->base + regs->isr);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/*
190*4882a593Smuzhiyun 	 * Wait for RSF to be set to ensure the calendar registers are
191*4882a593Smuzhiyun 	 * synchronised, it takes around 2 rtc_ck clock cycles
192*4882a593Smuzhiyun 	 */
193*4882a593Smuzhiyun 	return readl_relaxed_poll_timeout_atomic(rtc->base + regs->isr,
194*4882a593Smuzhiyun 						 isr,
195*4882a593Smuzhiyun 						 (isr & STM32_RTC_ISR_RSF),
196*4882a593Smuzhiyun 						 10, 100000);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
stm32_rtc_clear_event_flags(struct stm32_rtc * rtc,unsigned int flags)199*4882a593Smuzhiyun static void stm32_rtc_clear_event_flags(struct stm32_rtc *rtc,
200*4882a593Smuzhiyun 					unsigned int flags)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	rtc->data->clear_events(rtc, flags);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
stm32_rtc_alarm_irq(int irq,void * dev_id)205*4882a593Smuzhiyun static irqreturn_t stm32_rtc_alarm_irq(int irq, void *dev_id)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	struct stm32_rtc *rtc = (struct stm32_rtc *)dev_id;
208*4882a593Smuzhiyun 	const struct stm32_rtc_registers *regs = &rtc->data->regs;
209*4882a593Smuzhiyun 	const struct stm32_rtc_events *evts = &rtc->data->events;
210*4882a593Smuzhiyun 	unsigned int status, cr;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	mutex_lock(&rtc->rtc_dev->ops_lock);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	status = readl_relaxed(rtc->base + regs->sr);
215*4882a593Smuzhiyun 	cr = readl_relaxed(rtc->base + regs->cr);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	if ((status & evts->alra) &&
218*4882a593Smuzhiyun 	    (cr & STM32_RTC_CR_ALRAIE)) {
219*4882a593Smuzhiyun 		/* Alarm A flag - Alarm interrupt */
220*4882a593Smuzhiyun 		dev_dbg(&rtc->rtc_dev->dev, "Alarm occurred\n");
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		/* Pass event to the kernel */
223*4882a593Smuzhiyun 		rtc_update_irq(rtc->rtc_dev, 1, RTC_IRQF | RTC_AF);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 		/* Clear event flags, otherwise new events won't be received */
226*4882a593Smuzhiyun 		stm32_rtc_clear_event_flags(rtc, evts->alra);
227*4882a593Smuzhiyun 	}
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	mutex_unlock(&rtc->rtc_dev->ops_lock);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	return IRQ_HANDLED;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /* Convert rtc_time structure from bin to bcd format */
tm2bcd(struct rtc_time * tm)235*4882a593Smuzhiyun static void tm2bcd(struct rtc_time *tm)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	tm->tm_sec = bin2bcd(tm->tm_sec);
238*4882a593Smuzhiyun 	tm->tm_min = bin2bcd(tm->tm_min);
239*4882a593Smuzhiyun 	tm->tm_hour = bin2bcd(tm->tm_hour);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	tm->tm_mday = bin2bcd(tm->tm_mday);
242*4882a593Smuzhiyun 	tm->tm_mon = bin2bcd(tm->tm_mon + 1);
243*4882a593Smuzhiyun 	tm->tm_year = bin2bcd(tm->tm_year - 100);
244*4882a593Smuzhiyun 	/*
245*4882a593Smuzhiyun 	 * Number of days since Sunday
246*4882a593Smuzhiyun 	 * - on kernel side, 0=Sunday...6=Saturday
247*4882a593Smuzhiyun 	 * - on rtc side, 0=invalid,1=Monday...7=Sunday
248*4882a593Smuzhiyun 	 */
249*4882a593Smuzhiyun 	tm->tm_wday = (!tm->tm_wday) ? 7 : tm->tm_wday;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /* Convert rtc_time structure from bcd to bin format */
bcd2tm(struct rtc_time * tm)253*4882a593Smuzhiyun static void bcd2tm(struct rtc_time *tm)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	tm->tm_sec = bcd2bin(tm->tm_sec);
256*4882a593Smuzhiyun 	tm->tm_min = bcd2bin(tm->tm_min);
257*4882a593Smuzhiyun 	tm->tm_hour = bcd2bin(tm->tm_hour);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	tm->tm_mday = bcd2bin(tm->tm_mday);
260*4882a593Smuzhiyun 	tm->tm_mon = bcd2bin(tm->tm_mon) - 1;
261*4882a593Smuzhiyun 	tm->tm_year = bcd2bin(tm->tm_year) + 100;
262*4882a593Smuzhiyun 	/*
263*4882a593Smuzhiyun 	 * Number of days since Sunday
264*4882a593Smuzhiyun 	 * - on kernel side, 0=Sunday...6=Saturday
265*4882a593Smuzhiyun 	 * - on rtc side, 0=invalid,1=Monday...7=Sunday
266*4882a593Smuzhiyun 	 */
267*4882a593Smuzhiyun 	tm->tm_wday %= 7;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
stm32_rtc_read_time(struct device * dev,struct rtc_time * tm)270*4882a593Smuzhiyun static int stm32_rtc_read_time(struct device *dev, struct rtc_time *tm)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	struct stm32_rtc *rtc = dev_get_drvdata(dev);
273*4882a593Smuzhiyun 	const struct stm32_rtc_registers *regs = &rtc->data->regs;
274*4882a593Smuzhiyun 	unsigned int tr, dr;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	/* Time and Date in BCD format */
277*4882a593Smuzhiyun 	tr = readl_relaxed(rtc->base + regs->tr);
278*4882a593Smuzhiyun 	dr = readl_relaxed(rtc->base + regs->dr);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	tm->tm_sec = (tr & STM32_RTC_TR_SEC) >> STM32_RTC_TR_SEC_SHIFT;
281*4882a593Smuzhiyun 	tm->tm_min = (tr & STM32_RTC_TR_MIN) >> STM32_RTC_TR_MIN_SHIFT;
282*4882a593Smuzhiyun 	tm->tm_hour = (tr & STM32_RTC_TR_HOUR) >> STM32_RTC_TR_HOUR_SHIFT;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	tm->tm_mday = (dr & STM32_RTC_DR_DATE) >> STM32_RTC_DR_DATE_SHIFT;
285*4882a593Smuzhiyun 	tm->tm_mon = (dr & STM32_RTC_DR_MONTH) >> STM32_RTC_DR_MONTH_SHIFT;
286*4882a593Smuzhiyun 	tm->tm_year = (dr & STM32_RTC_DR_YEAR) >> STM32_RTC_DR_YEAR_SHIFT;
287*4882a593Smuzhiyun 	tm->tm_wday = (dr & STM32_RTC_DR_WDAY) >> STM32_RTC_DR_WDAY_SHIFT;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/* We don't report tm_yday and tm_isdst */
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	bcd2tm(tm);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	return 0;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
stm32_rtc_set_time(struct device * dev,struct rtc_time * tm)296*4882a593Smuzhiyun static int stm32_rtc_set_time(struct device *dev, struct rtc_time *tm)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	struct stm32_rtc *rtc = dev_get_drvdata(dev);
299*4882a593Smuzhiyun 	const struct stm32_rtc_registers *regs = &rtc->data->regs;
300*4882a593Smuzhiyun 	unsigned int tr, dr;
301*4882a593Smuzhiyun 	int ret = 0;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	tm2bcd(tm);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	/* Time in BCD format */
306*4882a593Smuzhiyun 	tr = ((tm->tm_sec << STM32_RTC_TR_SEC_SHIFT) & STM32_RTC_TR_SEC) |
307*4882a593Smuzhiyun 	     ((tm->tm_min << STM32_RTC_TR_MIN_SHIFT) & STM32_RTC_TR_MIN) |
308*4882a593Smuzhiyun 	     ((tm->tm_hour << STM32_RTC_TR_HOUR_SHIFT) & STM32_RTC_TR_HOUR);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/* Date in BCD format */
311*4882a593Smuzhiyun 	dr = ((tm->tm_mday << STM32_RTC_DR_DATE_SHIFT) & STM32_RTC_DR_DATE) |
312*4882a593Smuzhiyun 	     ((tm->tm_mon << STM32_RTC_DR_MONTH_SHIFT) & STM32_RTC_DR_MONTH) |
313*4882a593Smuzhiyun 	     ((tm->tm_year << STM32_RTC_DR_YEAR_SHIFT) & STM32_RTC_DR_YEAR) |
314*4882a593Smuzhiyun 	     ((tm->tm_wday << STM32_RTC_DR_WDAY_SHIFT) & STM32_RTC_DR_WDAY);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	stm32_rtc_wpr_unlock(rtc);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	ret = stm32_rtc_enter_init_mode(rtc);
319*4882a593Smuzhiyun 	if (ret) {
320*4882a593Smuzhiyun 		dev_err(dev, "Can't enter in init mode. Set time aborted.\n");
321*4882a593Smuzhiyun 		goto end;
322*4882a593Smuzhiyun 	}
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	writel_relaxed(tr, rtc->base + regs->tr);
325*4882a593Smuzhiyun 	writel_relaxed(dr, rtc->base + regs->dr);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	stm32_rtc_exit_init_mode(rtc);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	ret = stm32_rtc_wait_sync(rtc);
330*4882a593Smuzhiyun end:
331*4882a593Smuzhiyun 	stm32_rtc_wpr_lock(rtc);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	return ret;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
stm32_rtc_read_alarm(struct device * dev,struct rtc_wkalrm * alrm)336*4882a593Smuzhiyun static int stm32_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	struct stm32_rtc *rtc = dev_get_drvdata(dev);
339*4882a593Smuzhiyun 	const struct stm32_rtc_registers *regs = &rtc->data->regs;
340*4882a593Smuzhiyun 	const struct stm32_rtc_events *evts = &rtc->data->events;
341*4882a593Smuzhiyun 	struct rtc_time *tm = &alrm->time;
342*4882a593Smuzhiyun 	unsigned int alrmar, cr, status;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	alrmar = readl_relaxed(rtc->base + regs->alrmar);
345*4882a593Smuzhiyun 	cr = readl_relaxed(rtc->base + regs->cr);
346*4882a593Smuzhiyun 	status = readl_relaxed(rtc->base + regs->sr);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	if (alrmar & STM32_RTC_ALRMXR_DATE_MASK) {
349*4882a593Smuzhiyun 		/*
350*4882a593Smuzhiyun 		 * Date/day doesn't matter in Alarm comparison so alarm
351*4882a593Smuzhiyun 		 * triggers every day
352*4882a593Smuzhiyun 		 */
353*4882a593Smuzhiyun 		tm->tm_mday = -1;
354*4882a593Smuzhiyun 		tm->tm_wday = -1;
355*4882a593Smuzhiyun 	} else {
356*4882a593Smuzhiyun 		if (alrmar & STM32_RTC_ALRMXR_WDSEL) {
357*4882a593Smuzhiyun 			/* Alarm is set to a day of week */
358*4882a593Smuzhiyun 			tm->tm_mday = -1;
359*4882a593Smuzhiyun 			tm->tm_wday = (alrmar & STM32_RTC_ALRMXR_WDAY) >>
360*4882a593Smuzhiyun 				      STM32_RTC_ALRMXR_WDAY_SHIFT;
361*4882a593Smuzhiyun 			tm->tm_wday %= 7;
362*4882a593Smuzhiyun 		} else {
363*4882a593Smuzhiyun 			/* Alarm is set to a day of month */
364*4882a593Smuzhiyun 			tm->tm_wday = -1;
365*4882a593Smuzhiyun 			tm->tm_mday = (alrmar & STM32_RTC_ALRMXR_DATE) >>
366*4882a593Smuzhiyun 				       STM32_RTC_ALRMXR_DATE_SHIFT;
367*4882a593Smuzhiyun 		}
368*4882a593Smuzhiyun 	}
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	if (alrmar & STM32_RTC_ALRMXR_HOUR_MASK) {
371*4882a593Smuzhiyun 		/* Hours don't matter in Alarm comparison */
372*4882a593Smuzhiyun 		tm->tm_hour = -1;
373*4882a593Smuzhiyun 	} else {
374*4882a593Smuzhiyun 		tm->tm_hour = (alrmar & STM32_RTC_ALRMXR_HOUR) >>
375*4882a593Smuzhiyun 			       STM32_RTC_ALRMXR_HOUR_SHIFT;
376*4882a593Smuzhiyun 		if (alrmar & STM32_RTC_ALRMXR_PM)
377*4882a593Smuzhiyun 			tm->tm_hour += 12;
378*4882a593Smuzhiyun 	}
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	if (alrmar & STM32_RTC_ALRMXR_MIN_MASK) {
381*4882a593Smuzhiyun 		/* Minutes don't matter in Alarm comparison */
382*4882a593Smuzhiyun 		tm->tm_min = -1;
383*4882a593Smuzhiyun 	} else {
384*4882a593Smuzhiyun 		tm->tm_min = (alrmar & STM32_RTC_ALRMXR_MIN) >>
385*4882a593Smuzhiyun 			      STM32_RTC_ALRMXR_MIN_SHIFT;
386*4882a593Smuzhiyun 	}
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	if (alrmar & STM32_RTC_ALRMXR_SEC_MASK) {
389*4882a593Smuzhiyun 		/* Seconds don't matter in Alarm comparison */
390*4882a593Smuzhiyun 		tm->tm_sec = -1;
391*4882a593Smuzhiyun 	} else {
392*4882a593Smuzhiyun 		tm->tm_sec = (alrmar & STM32_RTC_ALRMXR_SEC) >>
393*4882a593Smuzhiyun 			      STM32_RTC_ALRMXR_SEC_SHIFT;
394*4882a593Smuzhiyun 	}
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	bcd2tm(tm);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	alrm->enabled = (cr & STM32_RTC_CR_ALRAE) ? 1 : 0;
399*4882a593Smuzhiyun 	alrm->pending = (status & evts->alra) ? 1 : 0;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	return 0;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
stm32_rtc_alarm_irq_enable(struct device * dev,unsigned int enabled)404*4882a593Smuzhiyun static int stm32_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	struct stm32_rtc *rtc = dev_get_drvdata(dev);
407*4882a593Smuzhiyun 	const struct stm32_rtc_registers *regs = &rtc->data->regs;
408*4882a593Smuzhiyun 	const struct stm32_rtc_events *evts = &rtc->data->events;
409*4882a593Smuzhiyun 	unsigned int cr;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	cr = readl_relaxed(rtc->base + regs->cr);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	stm32_rtc_wpr_unlock(rtc);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	/* We expose Alarm A to the kernel */
416*4882a593Smuzhiyun 	if (enabled)
417*4882a593Smuzhiyun 		cr |= (STM32_RTC_CR_ALRAIE | STM32_RTC_CR_ALRAE);
418*4882a593Smuzhiyun 	else
419*4882a593Smuzhiyun 		cr &= ~(STM32_RTC_CR_ALRAIE | STM32_RTC_CR_ALRAE);
420*4882a593Smuzhiyun 	writel_relaxed(cr, rtc->base + regs->cr);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	/* Clear event flags, otherwise new events won't be received */
423*4882a593Smuzhiyun 	stm32_rtc_clear_event_flags(rtc, evts->alra);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	stm32_rtc_wpr_lock(rtc);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	return 0;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun 
stm32_rtc_valid_alrm(struct stm32_rtc * rtc,struct rtc_time * tm)430*4882a593Smuzhiyun static int stm32_rtc_valid_alrm(struct stm32_rtc *rtc, struct rtc_time *tm)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	const struct stm32_rtc_registers *regs = &rtc->data->regs;
433*4882a593Smuzhiyun 	int cur_day, cur_mon, cur_year, cur_hour, cur_min, cur_sec;
434*4882a593Smuzhiyun 	unsigned int dr = readl_relaxed(rtc->base + regs->dr);
435*4882a593Smuzhiyun 	unsigned int tr = readl_relaxed(rtc->base + regs->tr);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	cur_day = (dr & STM32_RTC_DR_DATE) >> STM32_RTC_DR_DATE_SHIFT;
438*4882a593Smuzhiyun 	cur_mon = (dr & STM32_RTC_DR_MONTH) >> STM32_RTC_DR_MONTH_SHIFT;
439*4882a593Smuzhiyun 	cur_year = (dr & STM32_RTC_DR_YEAR) >> STM32_RTC_DR_YEAR_SHIFT;
440*4882a593Smuzhiyun 	cur_sec = (tr & STM32_RTC_TR_SEC) >> STM32_RTC_TR_SEC_SHIFT;
441*4882a593Smuzhiyun 	cur_min = (tr & STM32_RTC_TR_MIN) >> STM32_RTC_TR_MIN_SHIFT;
442*4882a593Smuzhiyun 	cur_hour = (tr & STM32_RTC_TR_HOUR) >> STM32_RTC_TR_HOUR_SHIFT;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	/*
445*4882a593Smuzhiyun 	 * Assuming current date is M-D-Y H:M:S.
446*4882a593Smuzhiyun 	 * RTC alarm can't be set on a specific month and year.
447*4882a593Smuzhiyun 	 * So the valid alarm range is:
448*4882a593Smuzhiyun 	 *	M-D-Y H:M:S < alarm <= (M+1)-D-Y H:M:S
449*4882a593Smuzhiyun 	 * with a specific case for December...
450*4882a593Smuzhiyun 	 */
451*4882a593Smuzhiyun 	if ((((tm->tm_year > cur_year) &&
452*4882a593Smuzhiyun 	      (tm->tm_mon == 0x1) && (cur_mon == 0x12)) ||
453*4882a593Smuzhiyun 	     ((tm->tm_year == cur_year) &&
454*4882a593Smuzhiyun 	      (tm->tm_mon <= cur_mon + 1))) &&
455*4882a593Smuzhiyun 	    ((tm->tm_mday > cur_day) ||
456*4882a593Smuzhiyun 	     ((tm->tm_mday == cur_day) &&
457*4882a593Smuzhiyun 	     ((tm->tm_hour > cur_hour) ||
458*4882a593Smuzhiyun 	      ((tm->tm_hour == cur_hour) && (tm->tm_min > cur_min)) ||
459*4882a593Smuzhiyun 	      ((tm->tm_hour == cur_hour) && (tm->tm_min == cur_min) &&
460*4882a593Smuzhiyun 	       (tm->tm_sec >= cur_sec))))))
461*4882a593Smuzhiyun 		return 0;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	return -EINVAL;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun 
stm32_rtc_set_alarm(struct device * dev,struct rtc_wkalrm * alrm)466*4882a593Smuzhiyun static int stm32_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun 	struct stm32_rtc *rtc = dev_get_drvdata(dev);
469*4882a593Smuzhiyun 	const struct stm32_rtc_registers *regs = &rtc->data->regs;
470*4882a593Smuzhiyun 	struct rtc_time *tm = &alrm->time;
471*4882a593Smuzhiyun 	unsigned int cr, isr, alrmar;
472*4882a593Smuzhiyun 	int ret = 0;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	tm2bcd(tm);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	/*
477*4882a593Smuzhiyun 	 * RTC alarm can't be set on a specific date, unless this date is
478*4882a593Smuzhiyun 	 * up to the same day of month next month.
479*4882a593Smuzhiyun 	 */
480*4882a593Smuzhiyun 	if (stm32_rtc_valid_alrm(rtc, tm) < 0) {
481*4882a593Smuzhiyun 		dev_err(dev, "Alarm can be set only on upcoming month.\n");
482*4882a593Smuzhiyun 		return -EINVAL;
483*4882a593Smuzhiyun 	}
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	alrmar = 0;
486*4882a593Smuzhiyun 	/* tm_year and tm_mon are not used because not supported by RTC */
487*4882a593Smuzhiyun 	alrmar |= (tm->tm_mday << STM32_RTC_ALRMXR_DATE_SHIFT) &
488*4882a593Smuzhiyun 		  STM32_RTC_ALRMXR_DATE;
489*4882a593Smuzhiyun 	/* 24-hour format */
490*4882a593Smuzhiyun 	alrmar &= ~STM32_RTC_ALRMXR_PM;
491*4882a593Smuzhiyun 	alrmar |= (tm->tm_hour << STM32_RTC_ALRMXR_HOUR_SHIFT) &
492*4882a593Smuzhiyun 		  STM32_RTC_ALRMXR_HOUR;
493*4882a593Smuzhiyun 	alrmar |= (tm->tm_min << STM32_RTC_ALRMXR_MIN_SHIFT) &
494*4882a593Smuzhiyun 		  STM32_RTC_ALRMXR_MIN;
495*4882a593Smuzhiyun 	alrmar |= (tm->tm_sec << STM32_RTC_ALRMXR_SEC_SHIFT) &
496*4882a593Smuzhiyun 		  STM32_RTC_ALRMXR_SEC;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	stm32_rtc_wpr_unlock(rtc);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	/* Disable Alarm */
501*4882a593Smuzhiyun 	cr = readl_relaxed(rtc->base + regs->cr);
502*4882a593Smuzhiyun 	cr &= ~STM32_RTC_CR_ALRAE;
503*4882a593Smuzhiyun 	writel_relaxed(cr, rtc->base + regs->cr);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	/*
506*4882a593Smuzhiyun 	 * Poll Alarm write flag to be sure that Alarm update is allowed: it
507*4882a593Smuzhiyun 	 * takes around 2 rtc_ck clock cycles
508*4882a593Smuzhiyun 	 */
509*4882a593Smuzhiyun 	ret = readl_relaxed_poll_timeout_atomic(rtc->base + regs->isr,
510*4882a593Smuzhiyun 						isr,
511*4882a593Smuzhiyun 						(isr & STM32_RTC_ISR_ALRAWF),
512*4882a593Smuzhiyun 						10, 100000);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	if (ret) {
515*4882a593Smuzhiyun 		dev_err(dev, "Alarm update not allowed\n");
516*4882a593Smuzhiyun 		goto end;
517*4882a593Smuzhiyun 	}
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	/* Write to Alarm register */
520*4882a593Smuzhiyun 	writel_relaxed(alrmar, rtc->base + regs->alrmar);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	stm32_rtc_alarm_irq_enable(dev, alrm->enabled);
523*4882a593Smuzhiyun end:
524*4882a593Smuzhiyun 	stm32_rtc_wpr_lock(rtc);
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	return ret;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun static const struct rtc_class_ops stm32_rtc_ops = {
530*4882a593Smuzhiyun 	.read_time	= stm32_rtc_read_time,
531*4882a593Smuzhiyun 	.set_time	= stm32_rtc_set_time,
532*4882a593Smuzhiyun 	.read_alarm	= stm32_rtc_read_alarm,
533*4882a593Smuzhiyun 	.set_alarm	= stm32_rtc_set_alarm,
534*4882a593Smuzhiyun 	.alarm_irq_enable = stm32_rtc_alarm_irq_enable,
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun 
stm32_rtc_clear_events(struct stm32_rtc * rtc,unsigned int flags)537*4882a593Smuzhiyun static void stm32_rtc_clear_events(struct stm32_rtc *rtc,
538*4882a593Smuzhiyun 				   unsigned int flags)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun 	const struct stm32_rtc_registers *regs = &rtc->data->regs;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	/* Flags are cleared by writing 0 in RTC_ISR */
543*4882a593Smuzhiyun 	writel_relaxed(readl_relaxed(rtc->base + regs->isr) & ~flags,
544*4882a593Smuzhiyun 		       rtc->base + regs->isr);
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun static const struct stm32_rtc_data stm32_rtc_data = {
548*4882a593Smuzhiyun 	.has_pclk = false,
549*4882a593Smuzhiyun 	.need_dbp = true,
550*4882a593Smuzhiyun 	.has_wakeirq = false,
551*4882a593Smuzhiyun 	.regs = {
552*4882a593Smuzhiyun 		.tr = 0x00,
553*4882a593Smuzhiyun 		.dr = 0x04,
554*4882a593Smuzhiyun 		.cr = 0x08,
555*4882a593Smuzhiyun 		.isr = 0x0C,
556*4882a593Smuzhiyun 		.prer = 0x10,
557*4882a593Smuzhiyun 		.alrmar = 0x1C,
558*4882a593Smuzhiyun 		.wpr = 0x24,
559*4882a593Smuzhiyun 		.sr = 0x0C, /* set to ISR offset to ease alarm management */
560*4882a593Smuzhiyun 		.scr = UNDEF_REG,
561*4882a593Smuzhiyun 		.verr = UNDEF_REG,
562*4882a593Smuzhiyun 	},
563*4882a593Smuzhiyun 	.events = {
564*4882a593Smuzhiyun 		.alra = STM32_RTC_ISR_ALRAF,
565*4882a593Smuzhiyun 	},
566*4882a593Smuzhiyun 	.clear_events = stm32_rtc_clear_events,
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun static const struct stm32_rtc_data stm32h7_rtc_data = {
570*4882a593Smuzhiyun 	.has_pclk = true,
571*4882a593Smuzhiyun 	.need_dbp = true,
572*4882a593Smuzhiyun 	.has_wakeirq = false,
573*4882a593Smuzhiyun 	.regs = {
574*4882a593Smuzhiyun 		.tr = 0x00,
575*4882a593Smuzhiyun 		.dr = 0x04,
576*4882a593Smuzhiyun 		.cr = 0x08,
577*4882a593Smuzhiyun 		.isr = 0x0C,
578*4882a593Smuzhiyun 		.prer = 0x10,
579*4882a593Smuzhiyun 		.alrmar = 0x1C,
580*4882a593Smuzhiyun 		.wpr = 0x24,
581*4882a593Smuzhiyun 		.sr = 0x0C, /* set to ISR offset to ease alarm management */
582*4882a593Smuzhiyun 		.scr = UNDEF_REG,
583*4882a593Smuzhiyun 		.verr = UNDEF_REG,
584*4882a593Smuzhiyun 	},
585*4882a593Smuzhiyun 	.events = {
586*4882a593Smuzhiyun 		.alra = STM32_RTC_ISR_ALRAF,
587*4882a593Smuzhiyun 	},
588*4882a593Smuzhiyun 	.clear_events = stm32_rtc_clear_events,
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun 
stm32mp1_rtc_clear_events(struct stm32_rtc * rtc,unsigned int flags)591*4882a593Smuzhiyun static void stm32mp1_rtc_clear_events(struct stm32_rtc *rtc,
592*4882a593Smuzhiyun 				      unsigned int flags)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun 	struct stm32_rtc_registers regs = rtc->data->regs;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	/* Flags are cleared by writing 1 in RTC_SCR */
597*4882a593Smuzhiyun 	writel_relaxed(flags, rtc->base + regs.scr);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun static const struct stm32_rtc_data stm32mp1_data = {
601*4882a593Smuzhiyun 	.has_pclk = true,
602*4882a593Smuzhiyun 	.need_dbp = false,
603*4882a593Smuzhiyun 	.has_wakeirq = true,
604*4882a593Smuzhiyun 	.regs = {
605*4882a593Smuzhiyun 		.tr = 0x00,
606*4882a593Smuzhiyun 		.dr = 0x04,
607*4882a593Smuzhiyun 		.cr = 0x18,
608*4882a593Smuzhiyun 		.isr = 0x0C, /* named RTC_ICSR on stm32mp1 */
609*4882a593Smuzhiyun 		.prer = 0x10,
610*4882a593Smuzhiyun 		.alrmar = 0x40,
611*4882a593Smuzhiyun 		.wpr = 0x24,
612*4882a593Smuzhiyun 		.sr = 0x50,
613*4882a593Smuzhiyun 		.scr = 0x5C,
614*4882a593Smuzhiyun 		.verr = 0x3F4,
615*4882a593Smuzhiyun 	},
616*4882a593Smuzhiyun 	.events = {
617*4882a593Smuzhiyun 		.alra = STM32_RTC_SR_ALRA,
618*4882a593Smuzhiyun 	},
619*4882a593Smuzhiyun 	.clear_events = stm32mp1_rtc_clear_events,
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun static const struct of_device_id stm32_rtc_of_match[] = {
623*4882a593Smuzhiyun 	{ .compatible = "st,stm32-rtc", .data = &stm32_rtc_data },
624*4882a593Smuzhiyun 	{ .compatible = "st,stm32h7-rtc", .data = &stm32h7_rtc_data },
625*4882a593Smuzhiyun 	{ .compatible = "st,stm32mp1-rtc", .data = &stm32mp1_data },
626*4882a593Smuzhiyun 	{}
627*4882a593Smuzhiyun };
628*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, stm32_rtc_of_match);
629*4882a593Smuzhiyun 
stm32_rtc_init(struct platform_device * pdev,struct stm32_rtc * rtc)630*4882a593Smuzhiyun static int stm32_rtc_init(struct platform_device *pdev,
631*4882a593Smuzhiyun 			  struct stm32_rtc *rtc)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun 	const struct stm32_rtc_registers *regs = &rtc->data->regs;
634*4882a593Smuzhiyun 	unsigned int prer, pred_a, pred_s, pred_a_max, pred_s_max, cr;
635*4882a593Smuzhiyun 	unsigned int rate;
636*4882a593Smuzhiyun 	int ret = 0;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	rate = clk_get_rate(rtc->rtc_ck);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	/* Find prediv_a and prediv_s to obtain the 1Hz calendar clock */
641*4882a593Smuzhiyun 	pred_a_max = STM32_RTC_PRER_PRED_A >> STM32_RTC_PRER_PRED_A_SHIFT;
642*4882a593Smuzhiyun 	pred_s_max = STM32_RTC_PRER_PRED_S >> STM32_RTC_PRER_PRED_S_SHIFT;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	for (pred_a = pred_a_max; pred_a + 1 > 0; pred_a--) {
645*4882a593Smuzhiyun 		pred_s = (rate / (pred_a + 1)) - 1;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 		if (((pred_s + 1) * (pred_a + 1)) == rate)
648*4882a593Smuzhiyun 			break;
649*4882a593Smuzhiyun 	}
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	/*
652*4882a593Smuzhiyun 	 * Can't find a 1Hz, so give priority to RTC power consumption
653*4882a593Smuzhiyun 	 * by choosing the higher possible value for prediv_a
654*4882a593Smuzhiyun 	 */
655*4882a593Smuzhiyun 	if ((pred_s > pred_s_max) || (pred_a > pred_a_max)) {
656*4882a593Smuzhiyun 		pred_a = pred_a_max;
657*4882a593Smuzhiyun 		pred_s = (rate / (pred_a + 1)) - 1;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "rtc_ck is %s\n",
660*4882a593Smuzhiyun 			 (rate < ((pred_a + 1) * (pred_s + 1))) ?
661*4882a593Smuzhiyun 			 "fast" : "slow");
662*4882a593Smuzhiyun 	}
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	stm32_rtc_wpr_unlock(rtc);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	ret = stm32_rtc_enter_init_mode(rtc);
667*4882a593Smuzhiyun 	if (ret) {
668*4882a593Smuzhiyun 		dev_err(&pdev->dev,
669*4882a593Smuzhiyun 			"Can't enter in init mode. Prescaler config failed.\n");
670*4882a593Smuzhiyun 		goto end;
671*4882a593Smuzhiyun 	}
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	prer = (pred_s << STM32_RTC_PRER_PRED_S_SHIFT) & STM32_RTC_PRER_PRED_S;
674*4882a593Smuzhiyun 	writel_relaxed(prer, rtc->base + regs->prer);
675*4882a593Smuzhiyun 	prer |= (pred_a << STM32_RTC_PRER_PRED_A_SHIFT) & STM32_RTC_PRER_PRED_A;
676*4882a593Smuzhiyun 	writel_relaxed(prer, rtc->base + regs->prer);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	/* Force 24h time format */
679*4882a593Smuzhiyun 	cr = readl_relaxed(rtc->base + regs->cr);
680*4882a593Smuzhiyun 	cr &= ~STM32_RTC_CR_FMT;
681*4882a593Smuzhiyun 	writel_relaxed(cr, rtc->base + regs->cr);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	stm32_rtc_exit_init_mode(rtc);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	ret = stm32_rtc_wait_sync(rtc);
686*4882a593Smuzhiyun end:
687*4882a593Smuzhiyun 	stm32_rtc_wpr_lock(rtc);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	return ret;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun 
stm32_rtc_probe(struct platform_device * pdev)692*4882a593Smuzhiyun static int stm32_rtc_probe(struct platform_device *pdev)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun 	struct stm32_rtc *rtc;
695*4882a593Smuzhiyun 	const struct stm32_rtc_registers *regs;
696*4882a593Smuzhiyun 	int ret;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	rtc = devm_kzalloc(&pdev->dev, sizeof(*rtc), GFP_KERNEL);
699*4882a593Smuzhiyun 	if (!rtc)
700*4882a593Smuzhiyun 		return -ENOMEM;
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	rtc->base = devm_platform_ioremap_resource(pdev, 0);
703*4882a593Smuzhiyun 	if (IS_ERR(rtc->base))
704*4882a593Smuzhiyun 		return PTR_ERR(rtc->base);
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	rtc->data = (struct stm32_rtc_data *)
707*4882a593Smuzhiyun 		    of_device_get_match_data(&pdev->dev);
708*4882a593Smuzhiyun 	regs = &rtc->data->regs;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	if (rtc->data->need_dbp) {
711*4882a593Smuzhiyun 		rtc->dbp = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
712*4882a593Smuzhiyun 							   "st,syscfg");
713*4882a593Smuzhiyun 		if (IS_ERR(rtc->dbp)) {
714*4882a593Smuzhiyun 			dev_err(&pdev->dev, "no st,syscfg\n");
715*4882a593Smuzhiyun 			return PTR_ERR(rtc->dbp);
716*4882a593Smuzhiyun 		}
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 		ret = of_property_read_u32_index(pdev->dev.of_node, "st,syscfg",
719*4882a593Smuzhiyun 						 1, &rtc->dbp_reg);
720*4882a593Smuzhiyun 		if (ret) {
721*4882a593Smuzhiyun 			dev_err(&pdev->dev, "can't read DBP register offset\n");
722*4882a593Smuzhiyun 			return ret;
723*4882a593Smuzhiyun 		}
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 		ret = of_property_read_u32_index(pdev->dev.of_node, "st,syscfg",
726*4882a593Smuzhiyun 						 2, &rtc->dbp_mask);
727*4882a593Smuzhiyun 		if (ret) {
728*4882a593Smuzhiyun 			dev_err(&pdev->dev, "can't read DBP register mask\n");
729*4882a593Smuzhiyun 			return ret;
730*4882a593Smuzhiyun 		}
731*4882a593Smuzhiyun 	}
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	if (!rtc->data->has_pclk) {
734*4882a593Smuzhiyun 		rtc->pclk = NULL;
735*4882a593Smuzhiyun 		rtc->rtc_ck = devm_clk_get(&pdev->dev, NULL);
736*4882a593Smuzhiyun 	} else {
737*4882a593Smuzhiyun 		rtc->pclk = devm_clk_get(&pdev->dev, "pclk");
738*4882a593Smuzhiyun 		if (IS_ERR(rtc->pclk)) {
739*4882a593Smuzhiyun 			dev_err(&pdev->dev, "no pclk clock");
740*4882a593Smuzhiyun 			return PTR_ERR(rtc->pclk);
741*4882a593Smuzhiyun 		}
742*4882a593Smuzhiyun 		rtc->rtc_ck = devm_clk_get(&pdev->dev, "rtc_ck");
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 	if (IS_ERR(rtc->rtc_ck)) {
745*4882a593Smuzhiyun 		dev_err(&pdev->dev, "no rtc_ck clock");
746*4882a593Smuzhiyun 		return PTR_ERR(rtc->rtc_ck);
747*4882a593Smuzhiyun 	}
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	if (rtc->data->has_pclk) {
750*4882a593Smuzhiyun 		ret = clk_prepare_enable(rtc->pclk);
751*4882a593Smuzhiyun 		if (ret)
752*4882a593Smuzhiyun 			return ret;
753*4882a593Smuzhiyun 	}
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	ret = clk_prepare_enable(rtc->rtc_ck);
756*4882a593Smuzhiyun 	if (ret)
757*4882a593Smuzhiyun 		goto err_no_rtc_ck;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	if (rtc->data->need_dbp)
760*4882a593Smuzhiyun 		regmap_update_bits(rtc->dbp, rtc->dbp_reg,
761*4882a593Smuzhiyun 				   rtc->dbp_mask, rtc->dbp_mask);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	/*
764*4882a593Smuzhiyun 	 * After a system reset, RTC_ISR.INITS flag can be read to check if
765*4882a593Smuzhiyun 	 * the calendar has been initialized or not. INITS flag is reset by a
766*4882a593Smuzhiyun 	 * power-on reset (no vbat, no power-supply). It is not reset if
767*4882a593Smuzhiyun 	 * rtc_ck parent clock has changed (so RTC prescalers need to be
768*4882a593Smuzhiyun 	 * changed). That's why we cannot rely on this flag to know if RTC
769*4882a593Smuzhiyun 	 * init has to be done.
770*4882a593Smuzhiyun 	 */
771*4882a593Smuzhiyun 	ret = stm32_rtc_init(pdev, rtc);
772*4882a593Smuzhiyun 	if (ret)
773*4882a593Smuzhiyun 		goto err;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	rtc->irq_alarm = platform_get_irq(pdev, 0);
776*4882a593Smuzhiyun 	if (rtc->irq_alarm <= 0) {
777*4882a593Smuzhiyun 		ret = rtc->irq_alarm;
778*4882a593Smuzhiyun 		goto err;
779*4882a593Smuzhiyun 	}
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	ret = device_init_wakeup(&pdev->dev, true);
782*4882a593Smuzhiyun 	if (rtc->data->has_wakeirq) {
783*4882a593Smuzhiyun 		rtc->wakeirq_alarm = platform_get_irq(pdev, 1);
784*4882a593Smuzhiyun 		if (rtc->wakeirq_alarm > 0) {
785*4882a593Smuzhiyun 			ret = dev_pm_set_dedicated_wake_irq(&pdev->dev,
786*4882a593Smuzhiyun 							    rtc->wakeirq_alarm);
787*4882a593Smuzhiyun 		} else {
788*4882a593Smuzhiyun 			ret = rtc->wakeirq_alarm;
789*4882a593Smuzhiyun 			if (rtc->wakeirq_alarm == -EPROBE_DEFER)
790*4882a593Smuzhiyun 				goto err;
791*4882a593Smuzhiyun 		}
792*4882a593Smuzhiyun 	}
793*4882a593Smuzhiyun 	if (ret)
794*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "alarm can't wake up the system: %d", ret);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	platform_set_drvdata(pdev, rtc);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	rtc->rtc_dev = devm_rtc_device_register(&pdev->dev, pdev->name,
799*4882a593Smuzhiyun 						&stm32_rtc_ops, THIS_MODULE);
800*4882a593Smuzhiyun 	if (IS_ERR(rtc->rtc_dev)) {
801*4882a593Smuzhiyun 		ret = PTR_ERR(rtc->rtc_dev);
802*4882a593Smuzhiyun 		dev_err(&pdev->dev, "rtc device registration failed, err=%d\n",
803*4882a593Smuzhiyun 			ret);
804*4882a593Smuzhiyun 		goto err;
805*4882a593Smuzhiyun 	}
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	/* Handle RTC alarm interrupts */
808*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(&pdev->dev, rtc->irq_alarm, NULL,
809*4882a593Smuzhiyun 					stm32_rtc_alarm_irq, IRQF_ONESHOT,
810*4882a593Smuzhiyun 					pdev->name, rtc);
811*4882a593Smuzhiyun 	if (ret) {
812*4882a593Smuzhiyun 		dev_err(&pdev->dev, "IRQ%d (alarm interrupt) already claimed\n",
813*4882a593Smuzhiyun 			rtc->irq_alarm);
814*4882a593Smuzhiyun 		goto err;
815*4882a593Smuzhiyun 	}
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	/*
818*4882a593Smuzhiyun 	 * If INITS flag is reset (calendar year field set to 0x00), calendar
819*4882a593Smuzhiyun 	 * must be initialized
820*4882a593Smuzhiyun 	 */
821*4882a593Smuzhiyun 	if (!(readl_relaxed(rtc->base + regs->isr) & STM32_RTC_ISR_INITS))
822*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "Date/Time must be initialized\n");
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	if (regs->verr != UNDEF_REG) {
825*4882a593Smuzhiyun 		u32 ver = readl_relaxed(rtc->base + regs->verr);
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 		dev_info(&pdev->dev, "registered rev:%d.%d\n",
828*4882a593Smuzhiyun 			 (ver >> STM32_RTC_VERR_MAJREV_SHIFT) & 0xF,
829*4882a593Smuzhiyun 			 (ver >> STM32_RTC_VERR_MINREV_SHIFT) & 0xF);
830*4882a593Smuzhiyun 	}
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	return 0;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun err:
835*4882a593Smuzhiyun 	clk_disable_unprepare(rtc->rtc_ck);
836*4882a593Smuzhiyun err_no_rtc_ck:
837*4882a593Smuzhiyun 	if (rtc->data->has_pclk)
838*4882a593Smuzhiyun 		clk_disable_unprepare(rtc->pclk);
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	if (rtc->data->need_dbp)
841*4882a593Smuzhiyun 		regmap_update_bits(rtc->dbp, rtc->dbp_reg, rtc->dbp_mask, 0);
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	dev_pm_clear_wake_irq(&pdev->dev);
844*4882a593Smuzhiyun 	device_init_wakeup(&pdev->dev, false);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	return ret;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun 
stm32_rtc_remove(struct platform_device * pdev)849*4882a593Smuzhiyun static int stm32_rtc_remove(struct platform_device *pdev)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun 	struct stm32_rtc *rtc = platform_get_drvdata(pdev);
852*4882a593Smuzhiyun 	const struct stm32_rtc_registers *regs = &rtc->data->regs;
853*4882a593Smuzhiyun 	unsigned int cr;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	/* Disable interrupts */
856*4882a593Smuzhiyun 	stm32_rtc_wpr_unlock(rtc);
857*4882a593Smuzhiyun 	cr = readl_relaxed(rtc->base + regs->cr);
858*4882a593Smuzhiyun 	cr &= ~STM32_RTC_CR_ALRAIE;
859*4882a593Smuzhiyun 	writel_relaxed(cr, rtc->base + regs->cr);
860*4882a593Smuzhiyun 	stm32_rtc_wpr_lock(rtc);
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	clk_disable_unprepare(rtc->rtc_ck);
863*4882a593Smuzhiyun 	if (rtc->data->has_pclk)
864*4882a593Smuzhiyun 		clk_disable_unprepare(rtc->pclk);
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	/* Enable backup domain write protection if needed */
867*4882a593Smuzhiyun 	if (rtc->data->need_dbp)
868*4882a593Smuzhiyun 		regmap_update_bits(rtc->dbp, rtc->dbp_reg, rtc->dbp_mask, 0);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	dev_pm_clear_wake_irq(&pdev->dev);
871*4882a593Smuzhiyun 	device_init_wakeup(&pdev->dev, false);
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	return 0;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
stm32_rtc_suspend(struct device * dev)877*4882a593Smuzhiyun static int stm32_rtc_suspend(struct device *dev)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun 	struct stm32_rtc *rtc = dev_get_drvdata(dev);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	if (rtc->data->has_pclk)
882*4882a593Smuzhiyun 		clk_disable_unprepare(rtc->pclk);
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	if (device_may_wakeup(dev))
885*4882a593Smuzhiyun 		return enable_irq_wake(rtc->irq_alarm);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	return 0;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun 
stm32_rtc_resume(struct device * dev)890*4882a593Smuzhiyun static int stm32_rtc_resume(struct device *dev)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	struct stm32_rtc *rtc = dev_get_drvdata(dev);
893*4882a593Smuzhiyun 	int ret = 0;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	if (rtc->data->has_pclk) {
896*4882a593Smuzhiyun 		ret = clk_prepare_enable(rtc->pclk);
897*4882a593Smuzhiyun 		if (ret)
898*4882a593Smuzhiyun 			return ret;
899*4882a593Smuzhiyun 	}
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	ret = stm32_rtc_wait_sync(rtc);
902*4882a593Smuzhiyun 	if (ret < 0) {
903*4882a593Smuzhiyun 		if (rtc->data->has_pclk)
904*4882a593Smuzhiyun 			clk_disable_unprepare(rtc->pclk);
905*4882a593Smuzhiyun 		return ret;
906*4882a593Smuzhiyun 	}
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	if (device_may_wakeup(dev))
909*4882a593Smuzhiyun 		return disable_irq_wake(rtc->irq_alarm);
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	return ret;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun #endif
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(stm32_rtc_pm_ops,
916*4882a593Smuzhiyun 			 stm32_rtc_suspend, stm32_rtc_resume);
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun static struct platform_driver stm32_rtc_driver = {
919*4882a593Smuzhiyun 	.probe		= stm32_rtc_probe,
920*4882a593Smuzhiyun 	.remove		= stm32_rtc_remove,
921*4882a593Smuzhiyun 	.driver		= {
922*4882a593Smuzhiyun 		.name	= DRIVER_NAME,
923*4882a593Smuzhiyun 		.pm	= &stm32_rtc_pm_ops,
924*4882a593Smuzhiyun 		.of_match_table = stm32_rtc_of_match,
925*4882a593Smuzhiyun 	},
926*4882a593Smuzhiyun };
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun module_platform_driver(stm32_rtc_driver);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRIVER_NAME);
931*4882a593Smuzhiyun MODULE_AUTHOR("Amelie Delaunay <amelie.delaunay@st.com>");
932*4882a593Smuzhiyun MODULE_DESCRIPTION("STMicroelectronics STM32 Real Time Clock driver");
933*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
934