xref: /OK3568_Linux_fs/kernel/drivers/rtc/rtc-snvs.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (C) 2011-2012 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <linux/init.h>
6*4882a593Smuzhiyun #include <linux/io.h>
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/pm_wakeirq.h>
12*4882a593Smuzhiyun #include <linux/rtc.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define SNVS_LPREGISTER_OFFSET	0x34
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* These register offsets are relative to LP (Low Power) range */
20*4882a593Smuzhiyun #define SNVS_LPCR		0x04
21*4882a593Smuzhiyun #define SNVS_LPSR		0x18
22*4882a593Smuzhiyun #define SNVS_LPSRTCMR		0x1c
23*4882a593Smuzhiyun #define SNVS_LPSRTCLR		0x20
24*4882a593Smuzhiyun #define SNVS_LPTAR		0x24
25*4882a593Smuzhiyun #define SNVS_LPPGDR		0x30
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define SNVS_LPCR_SRTC_ENV	(1 << 0)
28*4882a593Smuzhiyun #define SNVS_LPCR_LPTA_EN	(1 << 1)
29*4882a593Smuzhiyun #define SNVS_LPCR_LPWUI_EN	(1 << 3)
30*4882a593Smuzhiyun #define SNVS_LPSR_LPTA		(1 << 0)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define SNVS_LPPGDR_INIT	0x41736166
33*4882a593Smuzhiyun #define CNTR_TO_SECS_SH		15
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun struct snvs_rtc_data {
36*4882a593Smuzhiyun 	struct rtc_device *rtc;
37*4882a593Smuzhiyun 	struct regmap *regmap;
38*4882a593Smuzhiyun 	int offset;
39*4882a593Smuzhiyun 	int irq;
40*4882a593Smuzhiyun 	struct clk *clk;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* Read 64 bit timer register, which could be in inconsistent state */
rtc_read_lpsrt(struct snvs_rtc_data * data)44*4882a593Smuzhiyun static u64 rtc_read_lpsrt(struct snvs_rtc_data *data)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	u32 msb, lsb;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	regmap_read(data->regmap, data->offset + SNVS_LPSRTCMR, &msb);
49*4882a593Smuzhiyun 	regmap_read(data->regmap, data->offset + SNVS_LPSRTCLR, &lsb);
50*4882a593Smuzhiyun 	return (u64)msb << 32 | lsb;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* Read the secure real time counter, taking care to deal with the cases of the
54*4882a593Smuzhiyun  * counter updating while being read.
55*4882a593Smuzhiyun  */
rtc_read_lp_counter(struct snvs_rtc_data * data)56*4882a593Smuzhiyun static u32 rtc_read_lp_counter(struct snvs_rtc_data *data)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	u64 read1, read2;
59*4882a593Smuzhiyun 	unsigned int timeout = 100;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	/* As expected, the registers might update between the read of the LSB
62*4882a593Smuzhiyun 	 * reg and the MSB reg.  It's also possible that one register might be
63*4882a593Smuzhiyun 	 * in partially modified state as well.
64*4882a593Smuzhiyun 	 */
65*4882a593Smuzhiyun 	read1 = rtc_read_lpsrt(data);
66*4882a593Smuzhiyun 	do {
67*4882a593Smuzhiyun 		read2 = read1;
68*4882a593Smuzhiyun 		read1 = rtc_read_lpsrt(data);
69*4882a593Smuzhiyun 	} while (read1 != read2 && --timeout);
70*4882a593Smuzhiyun 	if (!timeout)
71*4882a593Smuzhiyun 		dev_err(&data->rtc->dev, "Timeout trying to get valid LPSRT Counter read\n");
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	/* Convert 47-bit counter to 32-bit raw second count */
74*4882a593Smuzhiyun 	return (u32) (read1 >> CNTR_TO_SECS_SH);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* Just read the lsb from the counter, dealing with inconsistent state */
rtc_read_lp_counter_lsb(struct snvs_rtc_data * data,u32 * lsb)78*4882a593Smuzhiyun static int rtc_read_lp_counter_lsb(struct snvs_rtc_data *data, u32 *lsb)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	u32 count1, count2;
81*4882a593Smuzhiyun 	unsigned int timeout = 100;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	regmap_read(data->regmap, data->offset + SNVS_LPSRTCLR, &count1);
84*4882a593Smuzhiyun 	do {
85*4882a593Smuzhiyun 		count2 = count1;
86*4882a593Smuzhiyun 		regmap_read(data->regmap, data->offset + SNVS_LPSRTCLR, &count1);
87*4882a593Smuzhiyun 	} while (count1 != count2 && --timeout);
88*4882a593Smuzhiyun 	if (!timeout) {
89*4882a593Smuzhiyun 		dev_err(&data->rtc->dev, "Timeout trying to get valid LPSRT Counter read\n");
90*4882a593Smuzhiyun 		return -ETIMEDOUT;
91*4882a593Smuzhiyun 	}
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	*lsb = count1;
94*4882a593Smuzhiyun 	return 0;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
rtc_write_sync_lp(struct snvs_rtc_data * data)97*4882a593Smuzhiyun static int rtc_write_sync_lp(struct snvs_rtc_data *data)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	u32 count1, count2;
100*4882a593Smuzhiyun 	u32 elapsed;
101*4882a593Smuzhiyun 	unsigned int timeout = 1000;
102*4882a593Smuzhiyun 	int ret;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	ret = rtc_read_lp_counter_lsb(data, &count1);
105*4882a593Smuzhiyun 	if (ret)
106*4882a593Smuzhiyun 		return ret;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/* Wait for 3 CKIL cycles, about 61.0-91.5 µs */
109*4882a593Smuzhiyun 	do {
110*4882a593Smuzhiyun 		ret = rtc_read_lp_counter_lsb(data, &count2);
111*4882a593Smuzhiyun 		if (ret)
112*4882a593Smuzhiyun 			return ret;
113*4882a593Smuzhiyun 		elapsed = count2 - count1; /* wrap around _is_ handled! */
114*4882a593Smuzhiyun 	} while (elapsed < 3 && --timeout);
115*4882a593Smuzhiyun 	if (!timeout) {
116*4882a593Smuzhiyun 		dev_err(&data->rtc->dev, "Timeout waiting for LPSRT Counter to change\n");
117*4882a593Smuzhiyun 		return -ETIMEDOUT;
118*4882a593Smuzhiyun 	}
119*4882a593Smuzhiyun 	return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
snvs_rtc_enable(struct snvs_rtc_data * data,bool enable)122*4882a593Smuzhiyun static int snvs_rtc_enable(struct snvs_rtc_data *data, bool enable)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	int timeout = 1000;
125*4882a593Smuzhiyun 	u32 lpcr;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	regmap_update_bits(data->regmap, data->offset + SNVS_LPCR, SNVS_LPCR_SRTC_ENV,
128*4882a593Smuzhiyun 			   enable ? SNVS_LPCR_SRTC_ENV : 0);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	while (--timeout) {
131*4882a593Smuzhiyun 		regmap_read(data->regmap, data->offset + SNVS_LPCR, &lpcr);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 		if (enable) {
134*4882a593Smuzhiyun 			if (lpcr & SNVS_LPCR_SRTC_ENV)
135*4882a593Smuzhiyun 				break;
136*4882a593Smuzhiyun 		} else {
137*4882a593Smuzhiyun 			if (!(lpcr & SNVS_LPCR_SRTC_ENV))
138*4882a593Smuzhiyun 				break;
139*4882a593Smuzhiyun 		}
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	if (!timeout)
143*4882a593Smuzhiyun 		return -ETIMEDOUT;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
snvs_rtc_read_time(struct device * dev,struct rtc_time * tm)148*4882a593Smuzhiyun static int snvs_rtc_read_time(struct device *dev, struct rtc_time *tm)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	struct snvs_rtc_data *data = dev_get_drvdata(dev);
151*4882a593Smuzhiyun 	unsigned long time;
152*4882a593Smuzhiyun 	int ret;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	if (data->clk) {
155*4882a593Smuzhiyun 		ret = clk_enable(data->clk);
156*4882a593Smuzhiyun 		if (ret)
157*4882a593Smuzhiyun 			return ret;
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	time = rtc_read_lp_counter(data);
161*4882a593Smuzhiyun 	rtc_time64_to_tm(time, tm);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	if (data->clk)
164*4882a593Smuzhiyun 		clk_disable(data->clk);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
snvs_rtc_set_time(struct device * dev,struct rtc_time * tm)169*4882a593Smuzhiyun static int snvs_rtc_set_time(struct device *dev, struct rtc_time *tm)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	struct snvs_rtc_data *data = dev_get_drvdata(dev);
172*4882a593Smuzhiyun 	unsigned long time = rtc_tm_to_time64(tm);
173*4882a593Smuzhiyun 	int ret;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	if (data->clk) {
176*4882a593Smuzhiyun 		ret = clk_enable(data->clk);
177*4882a593Smuzhiyun 		if (ret)
178*4882a593Smuzhiyun 			return ret;
179*4882a593Smuzhiyun 	}
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* Disable RTC first */
182*4882a593Smuzhiyun 	ret = snvs_rtc_enable(data, false);
183*4882a593Smuzhiyun 	if (ret)
184*4882a593Smuzhiyun 		return ret;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/* Write 32-bit time to 47-bit timer, leaving 15 LSBs blank */
187*4882a593Smuzhiyun 	regmap_write(data->regmap, data->offset + SNVS_LPSRTCLR, time << CNTR_TO_SECS_SH);
188*4882a593Smuzhiyun 	regmap_write(data->regmap, data->offset + SNVS_LPSRTCMR, time >> (32 - CNTR_TO_SECS_SH));
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* Enable RTC again */
191*4882a593Smuzhiyun 	ret = snvs_rtc_enable(data, true);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	if (data->clk)
194*4882a593Smuzhiyun 		clk_disable(data->clk);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	return ret;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
snvs_rtc_read_alarm(struct device * dev,struct rtc_wkalrm * alrm)199*4882a593Smuzhiyun static int snvs_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	struct snvs_rtc_data *data = dev_get_drvdata(dev);
202*4882a593Smuzhiyun 	u32 lptar, lpsr;
203*4882a593Smuzhiyun 	int ret;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	if (data->clk) {
206*4882a593Smuzhiyun 		ret = clk_enable(data->clk);
207*4882a593Smuzhiyun 		if (ret)
208*4882a593Smuzhiyun 			return ret;
209*4882a593Smuzhiyun 	}
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	regmap_read(data->regmap, data->offset + SNVS_LPTAR, &lptar);
212*4882a593Smuzhiyun 	rtc_time64_to_tm(lptar, &alrm->time);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	regmap_read(data->regmap, data->offset + SNVS_LPSR, &lpsr);
215*4882a593Smuzhiyun 	alrm->pending = (lpsr & SNVS_LPSR_LPTA) ? 1 : 0;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	if (data->clk)
218*4882a593Smuzhiyun 		clk_disable(data->clk);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	return 0;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
snvs_rtc_alarm_irq_enable(struct device * dev,unsigned int enable)223*4882a593Smuzhiyun static int snvs_rtc_alarm_irq_enable(struct device *dev, unsigned int enable)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	struct snvs_rtc_data *data = dev_get_drvdata(dev);
226*4882a593Smuzhiyun 	int ret;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	if (data->clk) {
229*4882a593Smuzhiyun 		ret = clk_enable(data->clk);
230*4882a593Smuzhiyun 		if (ret)
231*4882a593Smuzhiyun 			return ret;
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	regmap_update_bits(data->regmap, data->offset + SNVS_LPCR,
235*4882a593Smuzhiyun 			   (SNVS_LPCR_LPTA_EN | SNVS_LPCR_LPWUI_EN),
236*4882a593Smuzhiyun 			   enable ? (SNVS_LPCR_LPTA_EN | SNVS_LPCR_LPWUI_EN) : 0);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	ret = rtc_write_sync_lp(data);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	if (data->clk)
241*4882a593Smuzhiyun 		clk_disable(data->clk);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	return ret;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
snvs_rtc_set_alarm(struct device * dev,struct rtc_wkalrm * alrm)246*4882a593Smuzhiyun static int snvs_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	struct snvs_rtc_data *data = dev_get_drvdata(dev);
249*4882a593Smuzhiyun 	unsigned long time = rtc_tm_to_time64(&alrm->time);
250*4882a593Smuzhiyun 	int ret;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	if (data->clk) {
253*4882a593Smuzhiyun 		ret = clk_enable(data->clk);
254*4882a593Smuzhiyun 		if (ret)
255*4882a593Smuzhiyun 			return ret;
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	regmap_update_bits(data->regmap, data->offset + SNVS_LPCR, SNVS_LPCR_LPTA_EN, 0);
259*4882a593Smuzhiyun 	ret = rtc_write_sync_lp(data);
260*4882a593Smuzhiyun 	if (ret)
261*4882a593Smuzhiyun 		return ret;
262*4882a593Smuzhiyun 	regmap_write(data->regmap, data->offset + SNVS_LPTAR, time);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	/* Clear alarm interrupt status bit */
265*4882a593Smuzhiyun 	regmap_write(data->regmap, data->offset + SNVS_LPSR, SNVS_LPSR_LPTA);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	if (data->clk)
268*4882a593Smuzhiyun 		clk_disable(data->clk);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	return snvs_rtc_alarm_irq_enable(dev, alrm->enabled);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun static const struct rtc_class_ops snvs_rtc_ops = {
274*4882a593Smuzhiyun 	.read_time = snvs_rtc_read_time,
275*4882a593Smuzhiyun 	.set_time = snvs_rtc_set_time,
276*4882a593Smuzhiyun 	.read_alarm = snvs_rtc_read_alarm,
277*4882a593Smuzhiyun 	.set_alarm = snvs_rtc_set_alarm,
278*4882a593Smuzhiyun 	.alarm_irq_enable = snvs_rtc_alarm_irq_enable,
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun 
snvs_rtc_irq_handler(int irq,void * dev_id)281*4882a593Smuzhiyun static irqreturn_t snvs_rtc_irq_handler(int irq, void *dev_id)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	struct device *dev = dev_id;
284*4882a593Smuzhiyun 	struct snvs_rtc_data *data = dev_get_drvdata(dev);
285*4882a593Smuzhiyun 	u32 lpsr;
286*4882a593Smuzhiyun 	u32 events = 0;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (data->clk)
289*4882a593Smuzhiyun 		clk_enable(data->clk);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	regmap_read(data->regmap, data->offset + SNVS_LPSR, &lpsr);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	if (lpsr & SNVS_LPSR_LPTA) {
294*4882a593Smuzhiyun 		events |= (RTC_AF | RTC_IRQF);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 		/* RTC alarm should be one-shot */
297*4882a593Smuzhiyun 		snvs_rtc_alarm_irq_enable(dev, 0);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 		rtc_update_irq(data->rtc, 1, events);
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	/* clear interrupt status */
303*4882a593Smuzhiyun 	regmap_write(data->regmap, data->offset + SNVS_LPSR, lpsr);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	if (data->clk)
306*4882a593Smuzhiyun 		clk_disable(data->clk);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	return events ? IRQ_HANDLED : IRQ_NONE;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun static const struct regmap_config snvs_rtc_config = {
312*4882a593Smuzhiyun 	.reg_bits = 32,
313*4882a593Smuzhiyun 	.val_bits = 32,
314*4882a593Smuzhiyun 	.reg_stride = 4,
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun 
snvs_rtc_action(void * data)317*4882a593Smuzhiyun static void snvs_rtc_action(void *data)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	if (data)
320*4882a593Smuzhiyun 		clk_disable_unprepare(data);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
snvs_rtc_probe(struct platform_device * pdev)323*4882a593Smuzhiyun static int snvs_rtc_probe(struct platform_device *pdev)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	struct snvs_rtc_data *data;
326*4882a593Smuzhiyun 	int ret;
327*4882a593Smuzhiyun 	void __iomem *mmio;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
330*4882a593Smuzhiyun 	if (!data)
331*4882a593Smuzhiyun 		return -ENOMEM;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	data->rtc = devm_rtc_allocate_device(&pdev->dev);
334*4882a593Smuzhiyun 	if (IS_ERR(data->rtc))
335*4882a593Smuzhiyun 		return PTR_ERR(data->rtc);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	data->regmap = syscon_regmap_lookup_by_phandle(pdev->dev.of_node, "regmap");
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	if (IS_ERR(data->regmap)) {
340*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "snvs rtc: you use old dts file, please update it\n");
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 		mmio = devm_platform_ioremap_resource(pdev, 0);
343*4882a593Smuzhiyun 		if (IS_ERR(mmio))
344*4882a593Smuzhiyun 			return PTR_ERR(mmio);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 		data->regmap = devm_regmap_init_mmio(&pdev->dev, mmio, &snvs_rtc_config);
347*4882a593Smuzhiyun 	} else {
348*4882a593Smuzhiyun 		data->offset = SNVS_LPREGISTER_OFFSET;
349*4882a593Smuzhiyun 		of_property_read_u32(pdev->dev.of_node, "offset", &data->offset);
350*4882a593Smuzhiyun 	}
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	if (IS_ERR(data->regmap)) {
353*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Can't find snvs syscon\n");
354*4882a593Smuzhiyun 		return -ENODEV;
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	data->irq = platform_get_irq(pdev, 0);
358*4882a593Smuzhiyun 	if (data->irq < 0)
359*4882a593Smuzhiyun 		return data->irq;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	data->clk = devm_clk_get(&pdev->dev, "snvs-rtc");
362*4882a593Smuzhiyun 	if (IS_ERR(data->clk)) {
363*4882a593Smuzhiyun 		data->clk = NULL;
364*4882a593Smuzhiyun 	} else {
365*4882a593Smuzhiyun 		ret = clk_prepare_enable(data->clk);
366*4882a593Smuzhiyun 		if (ret) {
367*4882a593Smuzhiyun 			dev_err(&pdev->dev,
368*4882a593Smuzhiyun 				"Could not prepare or enable the snvs clock\n");
369*4882a593Smuzhiyun 			return ret;
370*4882a593Smuzhiyun 		}
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	ret = devm_add_action_or_reset(&pdev->dev, snvs_rtc_action, data->clk);
374*4882a593Smuzhiyun 	if (ret)
375*4882a593Smuzhiyun 		return ret;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	platform_set_drvdata(pdev, data);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* Initialize glitch detect */
380*4882a593Smuzhiyun 	regmap_write(data->regmap, data->offset + SNVS_LPPGDR, SNVS_LPPGDR_INIT);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	/* Clear interrupt status */
383*4882a593Smuzhiyun 	regmap_write(data->regmap, data->offset + SNVS_LPSR, 0xffffffff);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* Enable RTC */
386*4882a593Smuzhiyun 	ret = snvs_rtc_enable(data, true);
387*4882a593Smuzhiyun 	if (ret) {
388*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable rtc %d\n", ret);
389*4882a593Smuzhiyun 		return ret;
390*4882a593Smuzhiyun 	}
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	device_init_wakeup(&pdev->dev, true);
393*4882a593Smuzhiyun 	ret = dev_pm_set_wake_irq(&pdev->dev, data->irq);
394*4882a593Smuzhiyun 	if (ret)
395*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to enable irq wake\n");
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, data->irq, snvs_rtc_irq_handler,
398*4882a593Smuzhiyun 			       IRQF_SHARED, "rtc alarm", &pdev->dev);
399*4882a593Smuzhiyun 	if (ret) {
400*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to request irq %d: %d\n",
401*4882a593Smuzhiyun 			data->irq, ret);
402*4882a593Smuzhiyun 		return ret;
403*4882a593Smuzhiyun 	}
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	data->rtc->ops = &snvs_rtc_ops;
406*4882a593Smuzhiyun 	data->rtc->range_max = U32_MAX;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	return rtc_register_device(data->rtc);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun 
snvs_rtc_suspend_noirq(struct device * dev)411*4882a593Smuzhiyun static int __maybe_unused snvs_rtc_suspend_noirq(struct device *dev)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	struct snvs_rtc_data *data = dev_get_drvdata(dev);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	if (data->clk)
416*4882a593Smuzhiyun 		clk_disable(data->clk);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	return 0;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
snvs_rtc_resume_noirq(struct device * dev)421*4882a593Smuzhiyun static int __maybe_unused snvs_rtc_resume_noirq(struct device *dev)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	struct snvs_rtc_data *data = dev_get_drvdata(dev);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	if (data->clk)
426*4882a593Smuzhiyun 		return clk_enable(data->clk);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	return 0;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun static const struct dev_pm_ops snvs_rtc_pm_ops = {
432*4882a593Smuzhiyun 	SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(snvs_rtc_suspend_noirq, snvs_rtc_resume_noirq)
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun static const struct of_device_id snvs_dt_ids[] = {
436*4882a593Smuzhiyun 	{ .compatible = "fsl,sec-v4.0-mon-rtc-lp", },
437*4882a593Smuzhiyun 	{ /* sentinel */ }
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, snvs_dt_ids);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun static struct platform_driver snvs_rtc_driver = {
442*4882a593Smuzhiyun 	.driver = {
443*4882a593Smuzhiyun 		.name	= "snvs_rtc",
444*4882a593Smuzhiyun 		.pm	= &snvs_rtc_pm_ops,
445*4882a593Smuzhiyun 		.of_match_table = snvs_dt_ids,
446*4882a593Smuzhiyun 	},
447*4882a593Smuzhiyun 	.probe		= snvs_rtc_probe,
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun module_platform_driver(snvs_rtc_driver);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun MODULE_AUTHOR("Freescale Semiconductor, Inc.");
452*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale SNVS RTC Driver");
453*4882a593Smuzhiyun MODULE_LICENSE("GPL");
454