1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2013-2014 Samsung Electronics Co., Ltd
4*4882a593Smuzhiyun // http://www.samsung.com
5*4882a593Smuzhiyun //
6*4882a593Smuzhiyun // Copyright (C) 2013 Google, Inc
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/i2c.h>
12*4882a593Smuzhiyun #include <linux/bcd.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun #include <linux/rtc.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/mfd/samsung/core.h>
17*4882a593Smuzhiyun #include <linux/mfd/samsung/irq.h>
18*4882a593Smuzhiyun #include <linux/mfd/samsung/rtc.h>
19*4882a593Smuzhiyun #include <linux/mfd/samsung/s2mps14.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /*
22*4882a593Smuzhiyun * Maximum number of retries for checking changes in UDR field
23*4882a593Smuzhiyun * of S5M_RTC_UDR_CON register (to limit possible endless loop).
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * After writing to RTC registers (setting time or alarm) read the UDR field
26*4882a593Smuzhiyun * in S5M_RTC_UDR_CON register. UDR is auto-cleared when data have
27*4882a593Smuzhiyun * been transferred.
28*4882a593Smuzhiyun */
29*4882a593Smuzhiyun #define UDR_READ_RETRY_CNT 5
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun enum {
32*4882a593Smuzhiyun RTC_SEC = 0,
33*4882a593Smuzhiyun RTC_MIN,
34*4882a593Smuzhiyun RTC_HOUR,
35*4882a593Smuzhiyun RTC_WEEKDAY,
36*4882a593Smuzhiyun RTC_DATE,
37*4882a593Smuzhiyun RTC_MONTH,
38*4882a593Smuzhiyun RTC_YEAR1,
39*4882a593Smuzhiyun RTC_YEAR2,
40*4882a593Smuzhiyun /* Make sure this is always the last enum name. */
41*4882a593Smuzhiyun RTC_MAX_NUM_TIME_REGS
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun * Registers used by the driver which are different between chipsets.
46*4882a593Smuzhiyun *
47*4882a593Smuzhiyun * Operations like read time and write alarm/time require updating
48*4882a593Smuzhiyun * specific fields in UDR register. These fields usually are auto-cleared
49*4882a593Smuzhiyun * (with some exceptions).
50*4882a593Smuzhiyun *
51*4882a593Smuzhiyun * Table of operations per device:
52*4882a593Smuzhiyun *
53*4882a593Smuzhiyun * Device | Write time | Read time | Write alarm
54*4882a593Smuzhiyun * =================================================
55*4882a593Smuzhiyun * S5M8767 | UDR + TIME | | UDR
56*4882a593Smuzhiyun * S2MPS11/14 | WUDR | RUDR | WUDR + RUDR
57*4882a593Smuzhiyun * S2MPS13 | WUDR | RUDR | WUDR + AUDR
58*4882a593Smuzhiyun * S2MPS15 | WUDR | RUDR | AUDR
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun struct s5m_rtc_reg_config {
61*4882a593Smuzhiyun /* Number of registers used for setting time/alarm0/alarm1 */
62*4882a593Smuzhiyun unsigned int regs_count;
63*4882a593Smuzhiyun /* First register for time, seconds */
64*4882a593Smuzhiyun unsigned int time;
65*4882a593Smuzhiyun /* RTC control register */
66*4882a593Smuzhiyun unsigned int ctrl;
67*4882a593Smuzhiyun /* First register for alarm 0, seconds */
68*4882a593Smuzhiyun unsigned int alarm0;
69*4882a593Smuzhiyun /* First register for alarm 1, seconds */
70*4882a593Smuzhiyun unsigned int alarm1;
71*4882a593Smuzhiyun /*
72*4882a593Smuzhiyun * Register for update flag (UDR). Typically setting UDR field to 1
73*4882a593Smuzhiyun * will enable update of time or alarm register. Then it will be
74*4882a593Smuzhiyun * auto-cleared after successful update.
75*4882a593Smuzhiyun */
76*4882a593Smuzhiyun unsigned int udr_update;
77*4882a593Smuzhiyun /* Auto-cleared mask in UDR field for writing time and alarm */
78*4882a593Smuzhiyun unsigned int autoclear_udr_mask;
79*4882a593Smuzhiyun /*
80*4882a593Smuzhiyun * Masks in UDR field for time and alarm operations.
81*4882a593Smuzhiyun * The read time mask can be 0. Rest should not.
82*4882a593Smuzhiyun */
83*4882a593Smuzhiyun unsigned int read_time_udr_mask;
84*4882a593Smuzhiyun unsigned int write_time_udr_mask;
85*4882a593Smuzhiyun unsigned int write_alarm_udr_mask;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* Register map for S5M8763 and S5M8767 */
89*4882a593Smuzhiyun static const struct s5m_rtc_reg_config s5m_rtc_regs = {
90*4882a593Smuzhiyun .regs_count = 8,
91*4882a593Smuzhiyun .time = S5M_RTC_SEC,
92*4882a593Smuzhiyun .ctrl = S5M_ALARM1_CONF,
93*4882a593Smuzhiyun .alarm0 = S5M_ALARM0_SEC,
94*4882a593Smuzhiyun .alarm1 = S5M_ALARM1_SEC,
95*4882a593Smuzhiyun .udr_update = S5M_RTC_UDR_CON,
96*4882a593Smuzhiyun .autoclear_udr_mask = S5M_RTC_UDR_MASK,
97*4882a593Smuzhiyun .read_time_udr_mask = 0, /* Not needed */
98*4882a593Smuzhiyun .write_time_udr_mask = S5M_RTC_UDR_MASK | S5M_RTC_TIME_EN_MASK,
99*4882a593Smuzhiyun .write_alarm_udr_mask = S5M_RTC_UDR_MASK,
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Register map for S2MPS13 */
103*4882a593Smuzhiyun static const struct s5m_rtc_reg_config s2mps13_rtc_regs = {
104*4882a593Smuzhiyun .regs_count = 7,
105*4882a593Smuzhiyun .time = S2MPS_RTC_SEC,
106*4882a593Smuzhiyun .ctrl = S2MPS_RTC_CTRL,
107*4882a593Smuzhiyun .alarm0 = S2MPS_ALARM0_SEC,
108*4882a593Smuzhiyun .alarm1 = S2MPS_ALARM1_SEC,
109*4882a593Smuzhiyun .udr_update = S2MPS_RTC_UDR_CON,
110*4882a593Smuzhiyun .autoclear_udr_mask = S2MPS_RTC_WUDR_MASK,
111*4882a593Smuzhiyun .read_time_udr_mask = S2MPS_RTC_RUDR_MASK,
112*4882a593Smuzhiyun .write_time_udr_mask = S2MPS_RTC_WUDR_MASK,
113*4882a593Smuzhiyun .write_alarm_udr_mask = S2MPS_RTC_WUDR_MASK | S2MPS13_RTC_AUDR_MASK,
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* Register map for S2MPS11/14 */
117*4882a593Smuzhiyun static const struct s5m_rtc_reg_config s2mps14_rtc_regs = {
118*4882a593Smuzhiyun .regs_count = 7,
119*4882a593Smuzhiyun .time = S2MPS_RTC_SEC,
120*4882a593Smuzhiyun .ctrl = S2MPS_RTC_CTRL,
121*4882a593Smuzhiyun .alarm0 = S2MPS_ALARM0_SEC,
122*4882a593Smuzhiyun .alarm1 = S2MPS_ALARM1_SEC,
123*4882a593Smuzhiyun .udr_update = S2MPS_RTC_UDR_CON,
124*4882a593Smuzhiyun .autoclear_udr_mask = S2MPS_RTC_WUDR_MASK,
125*4882a593Smuzhiyun .read_time_udr_mask = S2MPS_RTC_RUDR_MASK,
126*4882a593Smuzhiyun .write_time_udr_mask = S2MPS_RTC_WUDR_MASK,
127*4882a593Smuzhiyun .write_alarm_udr_mask = S2MPS_RTC_WUDR_MASK | S2MPS_RTC_RUDR_MASK,
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun * Register map for S2MPS15 - in comparison to S2MPS14 the WUDR and AUDR bits
132*4882a593Smuzhiyun * are swapped.
133*4882a593Smuzhiyun */
134*4882a593Smuzhiyun static const struct s5m_rtc_reg_config s2mps15_rtc_regs = {
135*4882a593Smuzhiyun .regs_count = 7,
136*4882a593Smuzhiyun .time = S2MPS_RTC_SEC,
137*4882a593Smuzhiyun .ctrl = S2MPS_RTC_CTRL,
138*4882a593Smuzhiyun .alarm0 = S2MPS_ALARM0_SEC,
139*4882a593Smuzhiyun .alarm1 = S2MPS_ALARM1_SEC,
140*4882a593Smuzhiyun .udr_update = S2MPS_RTC_UDR_CON,
141*4882a593Smuzhiyun .autoclear_udr_mask = S2MPS_RTC_WUDR_MASK,
142*4882a593Smuzhiyun .read_time_udr_mask = S2MPS_RTC_RUDR_MASK,
143*4882a593Smuzhiyun .write_time_udr_mask = S2MPS15_RTC_WUDR_MASK,
144*4882a593Smuzhiyun .write_alarm_udr_mask = S2MPS15_RTC_AUDR_MASK,
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun struct s5m_rtc_info {
148*4882a593Smuzhiyun struct device *dev;
149*4882a593Smuzhiyun struct i2c_client *i2c;
150*4882a593Smuzhiyun struct sec_pmic_dev *s5m87xx;
151*4882a593Smuzhiyun struct regmap *regmap;
152*4882a593Smuzhiyun struct rtc_device *rtc_dev;
153*4882a593Smuzhiyun int irq;
154*4882a593Smuzhiyun enum sec_device_type device_type;
155*4882a593Smuzhiyun int rtc_24hr_mode;
156*4882a593Smuzhiyun const struct s5m_rtc_reg_config *regs;
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun static const struct regmap_config s5m_rtc_regmap_config = {
160*4882a593Smuzhiyun .reg_bits = 8,
161*4882a593Smuzhiyun .val_bits = 8,
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun .max_register = S5M_RTC_REG_MAX,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun static const struct regmap_config s2mps14_rtc_regmap_config = {
167*4882a593Smuzhiyun .reg_bits = 8,
168*4882a593Smuzhiyun .val_bits = 8,
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun .max_register = S2MPS_RTC_REG_MAX,
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
s5m8767_data_to_tm(u8 * data,struct rtc_time * tm,int rtc_24hr_mode)173*4882a593Smuzhiyun static void s5m8767_data_to_tm(u8 *data, struct rtc_time *tm,
174*4882a593Smuzhiyun int rtc_24hr_mode)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun tm->tm_sec = data[RTC_SEC] & 0x7f;
177*4882a593Smuzhiyun tm->tm_min = data[RTC_MIN] & 0x7f;
178*4882a593Smuzhiyun if (rtc_24hr_mode) {
179*4882a593Smuzhiyun tm->tm_hour = data[RTC_HOUR] & 0x1f;
180*4882a593Smuzhiyun } else {
181*4882a593Smuzhiyun tm->tm_hour = data[RTC_HOUR] & 0x0f;
182*4882a593Smuzhiyun if (data[RTC_HOUR] & HOUR_PM_MASK)
183*4882a593Smuzhiyun tm->tm_hour += 12;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun tm->tm_wday = ffs(data[RTC_WEEKDAY] & 0x7f);
187*4882a593Smuzhiyun tm->tm_mday = data[RTC_DATE] & 0x1f;
188*4882a593Smuzhiyun tm->tm_mon = (data[RTC_MONTH] & 0x0f) - 1;
189*4882a593Smuzhiyun tm->tm_year = (data[RTC_YEAR1] & 0x7f) + 100;
190*4882a593Smuzhiyun tm->tm_yday = 0;
191*4882a593Smuzhiyun tm->tm_isdst = 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
s5m8767_tm_to_data(struct rtc_time * tm,u8 * data)194*4882a593Smuzhiyun static int s5m8767_tm_to_data(struct rtc_time *tm, u8 *data)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun data[RTC_SEC] = tm->tm_sec;
197*4882a593Smuzhiyun data[RTC_MIN] = tm->tm_min;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun if (tm->tm_hour >= 12)
200*4882a593Smuzhiyun data[RTC_HOUR] = tm->tm_hour | HOUR_PM_MASK;
201*4882a593Smuzhiyun else
202*4882a593Smuzhiyun data[RTC_HOUR] = tm->tm_hour & ~HOUR_PM_MASK;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun data[RTC_WEEKDAY] = 1 << tm->tm_wday;
205*4882a593Smuzhiyun data[RTC_DATE] = tm->tm_mday;
206*4882a593Smuzhiyun data[RTC_MONTH] = tm->tm_mon + 1;
207*4882a593Smuzhiyun data[RTC_YEAR1] = tm->tm_year > 100 ? (tm->tm_year - 100) : 0;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun if (tm->tm_year < 100) {
210*4882a593Smuzhiyun pr_err("RTC cannot handle the year %d\n",
211*4882a593Smuzhiyun 1900 + tm->tm_year);
212*4882a593Smuzhiyun return -EINVAL;
213*4882a593Smuzhiyun } else {
214*4882a593Smuzhiyun return 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /*
219*4882a593Smuzhiyun * Read RTC_UDR_CON register and wait till UDR field is cleared.
220*4882a593Smuzhiyun * This indicates that time/alarm update ended.
221*4882a593Smuzhiyun */
s5m8767_wait_for_udr_update(struct s5m_rtc_info * info)222*4882a593Smuzhiyun static int s5m8767_wait_for_udr_update(struct s5m_rtc_info *info)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun int ret, retry = UDR_READ_RETRY_CNT;
225*4882a593Smuzhiyun unsigned int data;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun do {
228*4882a593Smuzhiyun ret = regmap_read(info->regmap, info->regs->udr_update, &data);
229*4882a593Smuzhiyun } while (--retry && (data & info->regs->autoclear_udr_mask) && !ret);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (!retry)
232*4882a593Smuzhiyun dev_err(info->dev, "waiting for UDR update, reached max number of retries\n");
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun return ret;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
s5m_check_peding_alarm_interrupt(struct s5m_rtc_info * info,struct rtc_wkalrm * alarm)237*4882a593Smuzhiyun static int s5m_check_peding_alarm_interrupt(struct s5m_rtc_info *info,
238*4882a593Smuzhiyun struct rtc_wkalrm *alarm)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun int ret;
241*4882a593Smuzhiyun unsigned int val;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun switch (info->device_type) {
244*4882a593Smuzhiyun case S5M8767X:
245*4882a593Smuzhiyun case S5M8763X:
246*4882a593Smuzhiyun ret = regmap_read(info->regmap, S5M_RTC_STATUS, &val);
247*4882a593Smuzhiyun val &= S5M_ALARM0_STATUS;
248*4882a593Smuzhiyun break;
249*4882a593Smuzhiyun case S2MPS15X:
250*4882a593Smuzhiyun case S2MPS14X:
251*4882a593Smuzhiyun case S2MPS13X:
252*4882a593Smuzhiyun ret = regmap_read(info->s5m87xx->regmap_pmic, S2MPS14_REG_ST2,
253*4882a593Smuzhiyun &val);
254*4882a593Smuzhiyun val &= S2MPS_ALARM0_STATUS;
255*4882a593Smuzhiyun break;
256*4882a593Smuzhiyun default:
257*4882a593Smuzhiyun return -EINVAL;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun if (ret < 0)
260*4882a593Smuzhiyun return ret;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun if (val)
263*4882a593Smuzhiyun alarm->pending = 1;
264*4882a593Smuzhiyun else
265*4882a593Smuzhiyun alarm->pending = 0;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return 0;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
s5m8767_rtc_set_time_reg(struct s5m_rtc_info * info)270*4882a593Smuzhiyun static int s5m8767_rtc_set_time_reg(struct s5m_rtc_info *info)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun int ret;
273*4882a593Smuzhiyun unsigned int data;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun ret = regmap_read(info->regmap, info->regs->udr_update, &data);
276*4882a593Smuzhiyun if (ret < 0) {
277*4882a593Smuzhiyun dev_err(info->dev, "failed to read update reg(%d)\n", ret);
278*4882a593Smuzhiyun return ret;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun data |= info->regs->write_time_udr_mask;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun ret = regmap_write(info->regmap, info->regs->udr_update, data);
284*4882a593Smuzhiyun if (ret < 0) {
285*4882a593Smuzhiyun dev_err(info->dev, "failed to write update reg(%d)\n", ret);
286*4882a593Smuzhiyun return ret;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun ret = s5m8767_wait_for_udr_update(info);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun return ret;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
s5m8767_rtc_set_alarm_reg(struct s5m_rtc_info * info)294*4882a593Smuzhiyun static int s5m8767_rtc_set_alarm_reg(struct s5m_rtc_info *info)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun int ret;
297*4882a593Smuzhiyun unsigned int data;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun ret = regmap_read(info->regmap, info->regs->udr_update, &data);
300*4882a593Smuzhiyun if (ret < 0) {
301*4882a593Smuzhiyun dev_err(info->dev, "%s: fail to read update reg(%d)\n",
302*4882a593Smuzhiyun __func__, ret);
303*4882a593Smuzhiyun return ret;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun data |= info->regs->write_alarm_udr_mask;
307*4882a593Smuzhiyun switch (info->device_type) {
308*4882a593Smuzhiyun case S5M8763X:
309*4882a593Smuzhiyun case S5M8767X:
310*4882a593Smuzhiyun data &= ~S5M_RTC_TIME_EN_MASK;
311*4882a593Smuzhiyun break;
312*4882a593Smuzhiyun case S2MPS15X:
313*4882a593Smuzhiyun case S2MPS14X:
314*4882a593Smuzhiyun case S2MPS13X:
315*4882a593Smuzhiyun /* No exceptions needed */
316*4882a593Smuzhiyun break;
317*4882a593Smuzhiyun default:
318*4882a593Smuzhiyun return -EINVAL;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun ret = regmap_write(info->regmap, info->regs->udr_update, data);
322*4882a593Smuzhiyun if (ret < 0) {
323*4882a593Smuzhiyun dev_err(info->dev, "%s: fail to write update reg(%d)\n",
324*4882a593Smuzhiyun __func__, ret);
325*4882a593Smuzhiyun return ret;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun ret = s5m8767_wait_for_udr_update(info);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /* On S2MPS13 the AUDR is not auto-cleared */
331*4882a593Smuzhiyun if (info->device_type == S2MPS13X)
332*4882a593Smuzhiyun regmap_update_bits(info->regmap, info->regs->udr_update,
333*4882a593Smuzhiyun S2MPS13_RTC_AUDR_MASK, 0);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun return ret;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
s5m8763_data_to_tm(u8 * data,struct rtc_time * tm)338*4882a593Smuzhiyun static void s5m8763_data_to_tm(u8 *data, struct rtc_time *tm)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun tm->tm_sec = bcd2bin(data[RTC_SEC]);
341*4882a593Smuzhiyun tm->tm_min = bcd2bin(data[RTC_MIN]);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if (data[RTC_HOUR] & HOUR_12) {
344*4882a593Smuzhiyun tm->tm_hour = bcd2bin(data[RTC_HOUR] & 0x1f);
345*4882a593Smuzhiyun if (data[RTC_HOUR] & HOUR_PM)
346*4882a593Smuzhiyun tm->tm_hour += 12;
347*4882a593Smuzhiyun } else {
348*4882a593Smuzhiyun tm->tm_hour = bcd2bin(data[RTC_HOUR] & 0x3f);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun tm->tm_wday = data[RTC_WEEKDAY] & 0x07;
352*4882a593Smuzhiyun tm->tm_mday = bcd2bin(data[RTC_DATE]);
353*4882a593Smuzhiyun tm->tm_mon = bcd2bin(data[RTC_MONTH]);
354*4882a593Smuzhiyun tm->tm_year = bcd2bin(data[RTC_YEAR1]) + bcd2bin(data[RTC_YEAR2]) * 100;
355*4882a593Smuzhiyun tm->tm_year -= 1900;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
s5m8763_tm_to_data(struct rtc_time * tm,u8 * data)358*4882a593Smuzhiyun static void s5m8763_tm_to_data(struct rtc_time *tm, u8 *data)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun data[RTC_SEC] = bin2bcd(tm->tm_sec);
361*4882a593Smuzhiyun data[RTC_MIN] = bin2bcd(tm->tm_min);
362*4882a593Smuzhiyun data[RTC_HOUR] = bin2bcd(tm->tm_hour);
363*4882a593Smuzhiyun data[RTC_WEEKDAY] = tm->tm_wday;
364*4882a593Smuzhiyun data[RTC_DATE] = bin2bcd(tm->tm_mday);
365*4882a593Smuzhiyun data[RTC_MONTH] = bin2bcd(tm->tm_mon);
366*4882a593Smuzhiyun data[RTC_YEAR1] = bin2bcd(tm->tm_year % 100);
367*4882a593Smuzhiyun data[RTC_YEAR2] = bin2bcd((tm->tm_year + 1900) / 100);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
s5m_rtc_read_time(struct device * dev,struct rtc_time * tm)370*4882a593Smuzhiyun static int s5m_rtc_read_time(struct device *dev, struct rtc_time *tm)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun struct s5m_rtc_info *info = dev_get_drvdata(dev);
373*4882a593Smuzhiyun u8 data[RTC_MAX_NUM_TIME_REGS];
374*4882a593Smuzhiyun int ret;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (info->regs->read_time_udr_mask) {
377*4882a593Smuzhiyun ret = regmap_update_bits(info->regmap,
378*4882a593Smuzhiyun info->regs->udr_update,
379*4882a593Smuzhiyun info->regs->read_time_udr_mask,
380*4882a593Smuzhiyun info->regs->read_time_udr_mask);
381*4882a593Smuzhiyun if (ret) {
382*4882a593Smuzhiyun dev_err(dev,
383*4882a593Smuzhiyun "Failed to prepare registers for time reading: %d\n",
384*4882a593Smuzhiyun ret);
385*4882a593Smuzhiyun return ret;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun ret = regmap_bulk_read(info->regmap, info->regs->time, data,
389*4882a593Smuzhiyun info->regs->regs_count);
390*4882a593Smuzhiyun if (ret < 0)
391*4882a593Smuzhiyun return ret;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun switch (info->device_type) {
394*4882a593Smuzhiyun case S5M8763X:
395*4882a593Smuzhiyun s5m8763_data_to_tm(data, tm);
396*4882a593Smuzhiyun break;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun case S5M8767X:
399*4882a593Smuzhiyun case S2MPS15X:
400*4882a593Smuzhiyun case S2MPS14X:
401*4882a593Smuzhiyun case S2MPS13X:
402*4882a593Smuzhiyun s5m8767_data_to_tm(data, tm, info->rtc_24hr_mode);
403*4882a593Smuzhiyun break;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun default:
406*4882a593Smuzhiyun return -EINVAL;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun dev_dbg(dev, "%s: %ptR(%d)\n", __func__, tm, tm->tm_wday);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun return 0;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
s5m_rtc_set_time(struct device * dev,struct rtc_time * tm)414*4882a593Smuzhiyun static int s5m_rtc_set_time(struct device *dev, struct rtc_time *tm)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun struct s5m_rtc_info *info = dev_get_drvdata(dev);
417*4882a593Smuzhiyun u8 data[RTC_MAX_NUM_TIME_REGS];
418*4882a593Smuzhiyun int ret = 0;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun switch (info->device_type) {
421*4882a593Smuzhiyun case S5M8763X:
422*4882a593Smuzhiyun s5m8763_tm_to_data(tm, data);
423*4882a593Smuzhiyun break;
424*4882a593Smuzhiyun case S5M8767X:
425*4882a593Smuzhiyun case S2MPS15X:
426*4882a593Smuzhiyun case S2MPS14X:
427*4882a593Smuzhiyun case S2MPS13X:
428*4882a593Smuzhiyun ret = s5m8767_tm_to_data(tm, data);
429*4882a593Smuzhiyun break;
430*4882a593Smuzhiyun default:
431*4882a593Smuzhiyun return -EINVAL;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun if (ret < 0)
435*4882a593Smuzhiyun return ret;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun dev_dbg(dev, "%s: %ptR(%d)\n", __func__, tm, tm->tm_wday);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun ret = regmap_raw_write(info->regmap, info->regs->time, data,
440*4882a593Smuzhiyun info->regs->regs_count);
441*4882a593Smuzhiyun if (ret < 0)
442*4882a593Smuzhiyun return ret;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun ret = s5m8767_rtc_set_time_reg(info);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun return ret;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
s5m_rtc_read_alarm(struct device * dev,struct rtc_wkalrm * alrm)449*4882a593Smuzhiyun static int s5m_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun struct s5m_rtc_info *info = dev_get_drvdata(dev);
452*4882a593Smuzhiyun u8 data[RTC_MAX_NUM_TIME_REGS];
453*4882a593Smuzhiyun unsigned int val;
454*4882a593Smuzhiyun int ret, i;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun ret = regmap_bulk_read(info->regmap, info->regs->alarm0, data,
457*4882a593Smuzhiyun info->regs->regs_count);
458*4882a593Smuzhiyun if (ret < 0)
459*4882a593Smuzhiyun return ret;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun switch (info->device_type) {
462*4882a593Smuzhiyun case S5M8763X:
463*4882a593Smuzhiyun s5m8763_data_to_tm(data, &alrm->time);
464*4882a593Smuzhiyun ret = regmap_read(info->regmap, S5M_ALARM0_CONF, &val);
465*4882a593Smuzhiyun if (ret < 0)
466*4882a593Smuzhiyun return ret;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun alrm->enabled = !!val;
469*4882a593Smuzhiyun break;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun case S5M8767X:
472*4882a593Smuzhiyun case S2MPS15X:
473*4882a593Smuzhiyun case S2MPS14X:
474*4882a593Smuzhiyun case S2MPS13X:
475*4882a593Smuzhiyun s5m8767_data_to_tm(data, &alrm->time, info->rtc_24hr_mode);
476*4882a593Smuzhiyun alrm->enabled = 0;
477*4882a593Smuzhiyun for (i = 0; i < info->regs->regs_count; i++) {
478*4882a593Smuzhiyun if (data[i] & ALARM_ENABLE_MASK) {
479*4882a593Smuzhiyun alrm->enabled = 1;
480*4882a593Smuzhiyun break;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun break;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun default:
486*4882a593Smuzhiyun return -EINVAL;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun dev_dbg(dev, "%s: %ptR(%d)\n", __func__, &alrm->time, alrm->time.tm_wday);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun ret = s5m_check_peding_alarm_interrupt(info, alrm);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun return 0;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
s5m_rtc_stop_alarm(struct s5m_rtc_info * info)496*4882a593Smuzhiyun static int s5m_rtc_stop_alarm(struct s5m_rtc_info *info)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun u8 data[RTC_MAX_NUM_TIME_REGS];
499*4882a593Smuzhiyun int ret, i;
500*4882a593Smuzhiyun struct rtc_time tm;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun ret = regmap_bulk_read(info->regmap, info->regs->alarm0, data,
503*4882a593Smuzhiyun info->regs->regs_count);
504*4882a593Smuzhiyun if (ret < 0)
505*4882a593Smuzhiyun return ret;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun s5m8767_data_to_tm(data, &tm, info->rtc_24hr_mode);
508*4882a593Smuzhiyun dev_dbg(info->dev, "%s: %ptR(%d)\n", __func__, &tm, tm.tm_wday);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun switch (info->device_type) {
511*4882a593Smuzhiyun case S5M8763X:
512*4882a593Smuzhiyun ret = regmap_write(info->regmap, S5M_ALARM0_CONF, 0);
513*4882a593Smuzhiyun break;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun case S5M8767X:
516*4882a593Smuzhiyun case S2MPS15X:
517*4882a593Smuzhiyun case S2MPS14X:
518*4882a593Smuzhiyun case S2MPS13X:
519*4882a593Smuzhiyun for (i = 0; i < info->regs->regs_count; i++)
520*4882a593Smuzhiyun data[i] &= ~ALARM_ENABLE_MASK;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun ret = regmap_raw_write(info->regmap, info->regs->alarm0, data,
523*4882a593Smuzhiyun info->regs->regs_count);
524*4882a593Smuzhiyun if (ret < 0)
525*4882a593Smuzhiyun return ret;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun ret = s5m8767_rtc_set_alarm_reg(info);
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun break;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun default:
532*4882a593Smuzhiyun return -EINVAL;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun return ret;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
s5m_rtc_start_alarm(struct s5m_rtc_info * info)538*4882a593Smuzhiyun static int s5m_rtc_start_alarm(struct s5m_rtc_info *info)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun int ret;
541*4882a593Smuzhiyun u8 data[RTC_MAX_NUM_TIME_REGS];
542*4882a593Smuzhiyun u8 alarm0_conf;
543*4882a593Smuzhiyun struct rtc_time tm;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun ret = regmap_bulk_read(info->regmap, info->regs->alarm0, data,
546*4882a593Smuzhiyun info->regs->regs_count);
547*4882a593Smuzhiyun if (ret < 0)
548*4882a593Smuzhiyun return ret;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun s5m8767_data_to_tm(data, &tm, info->rtc_24hr_mode);
551*4882a593Smuzhiyun dev_dbg(info->dev, "%s: %ptR(%d)\n", __func__, &tm, tm.tm_wday);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun switch (info->device_type) {
554*4882a593Smuzhiyun case S5M8763X:
555*4882a593Smuzhiyun alarm0_conf = 0x77;
556*4882a593Smuzhiyun ret = regmap_write(info->regmap, S5M_ALARM0_CONF, alarm0_conf);
557*4882a593Smuzhiyun break;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun case S5M8767X:
560*4882a593Smuzhiyun case S2MPS15X:
561*4882a593Smuzhiyun case S2MPS14X:
562*4882a593Smuzhiyun case S2MPS13X:
563*4882a593Smuzhiyun data[RTC_SEC] |= ALARM_ENABLE_MASK;
564*4882a593Smuzhiyun data[RTC_MIN] |= ALARM_ENABLE_MASK;
565*4882a593Smuzhiyun data[RTC_HOUR] |= ALARM_ENABLE_MASK;
566*4882a593Smuzhiyun data[RTC_WEEKDAY] &= ~ALARM_ENABLE_MASK;
567*4882a593Smuzhiyun if (data[RTC_DATE] & 0x1f)
568*4882a593Smuzhiyun data[RTC_DATE] |= ALARM_ENABLE_MASK;
569*4882a593Smuzhiyun if (data[RTC_MONTH] & 0xf)
570*4882a593Smuzhiyun data[RTC_MONTH] |= ALARM_ENABLE_MASK;
571*4882a593Smuzhiyun if (data[RTC_YEAR1] & 0x7f)
572*4882a593Smuzhiyun data[RTC_YEAR1] |= ALARM_ENABLE_MASK;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun ret = regmap_raw_write(info->regmap, info->regs->alarm0, data,
575*4882a593Smuzhiyun info->regs->regs_count);
576*4882a593Smuzhiyun if (ret < 0)
577*4882a593Smuzhiyun return ret;
578*4882a593Smuzhiyun ret = s5m8767_rtc_set_alarm_reg(info);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun break;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun default:
583*4882a593Smuzhiyun return -EINVAL;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun return ret;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
s5m_rtc_set_alarm(struct device * dev,struct rtc_wkalrm * alrm)589*4882a593Smuzhiyun static int s5m_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun struct s5m_rtc_info *info = dev_get_drvdata(dev);
592*4882a593Smuzhiyun u8 data[RTC_MAX_NUM_TIME_REGS];
593*4882a593Smuzhiyun int ret;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun switch (info->device_type) {
596*4882a593Smuzhiyun case S5M8763X:
597*4882a593Smuzhiyun s5m8763_tm_to_data(&alrm->time, data);
598*4882a593Smuzhiyun break;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun case S5M8767X:
601*4882a593Smuzhiyun case S2MPS15X:
602*4882a593Smuzhiyun case S2MPS14X:
603*4882a593Smuzhiyun case S2MPS13X:
604*4882a593Smuzhiyun s5m8767_tm_to_data(&alrm->time, data);
605*4882a593Smuzhiyun break;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun default:
608*4882a593Smuzhiyun return -EINVAL;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun dev_dbg(dev, "%s: %ptR(%d)\n", __func__, &alrm->time, alrm->time.tm_wday);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun ret = s5m_rtc_stop_alarm(info);
614*4882a593Smuzhiyun if (ret < 0)
615*4882a593Smuzhiyun return ret;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun ret = regmap_raw_write(info->regmap, info->regs->alarm0, data,
618*4882a593Smuzhiyun info->regs->regs_count);
619*4882a593Smuzhiyun if (ret < 0)
620*4882a593Smuzhiyun return ret;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun ret = s5m8767_rtc_set_alarm_reg(info);
623*4882a593Smuzhiyun if (ret < 0)
624*4882a593Smuzhiyun return ret;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun if (alrm->enabled)
627*4882a593Smuzhiyun ret = s5m_rtc_start_alarm(info);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun return ret;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
s5m_rtc_alarm_irq_enable(struct device * dev,unsigned int enabled)632*4882a593Smuzhiyun static int s5m_rtc_alarm_irq_enable(struct device *dev,
633*4882a593Smuzhiyun unsigned int enabled)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun struct s5m_rtc_info *info = dev_get_drvdata(dev);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun if (enabled)
638*4882a593Smuzhiyun return s5m_rtc_start_alarm(info);
639*4882a593Smuzhiyun else
640*4882a593Smuzhiyun return s5m_rtc_stop_alarm(info);
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
s5m_rtc_alarm_irq(int irq,void * data)643*4882a593Smuzhiyun static irqreturn_t s5m_rtc_alarm_irq(int irq, void *data)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun struct s5m_rtc_info *info = data;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun rtc_update_irq(info->rtc_dev, 1, RTC_IRQF | RTC_AF);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun return IRQ_HANDLED;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun static const struct rtc_class_ops s5m_rtc_ops = {
653*4882a593Smuzhiyun .read_time = s5m_rtc_read_time,
654*4882a593Smuzhiyun .set_time = s5m_rtc_set_time,
655*4882a593Smuzhiyun .read_alarm = s5m_rtc_read_alarm,
656*4882a593Smuzhiyun .set_alarm = s5m_rtc_set_alarm,
657*4882a593Smuzhiyun .alarm_irq_enable = s5m_rtc_alarm_irq_enable,
658*4882a593Smuzhiyun };
659*4882a593Smuzhiyun
s5m8767_rtc_init_reg(struct s5m_rtc_info * info)660*4882a593Smuzhiyun static int s5m8767_rtc_init_reg(struct s5m_rtc_info *info)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun u8 data[2];
663*4882a593Smuzhiyun int ret;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun switch (info->device_type) {
666*4882a593Smuzhiyun case S5M8763X:
667*4882a593Smuzhiyun case S5M8767X:
668*4882a593Smuzhiyun /* UDR update time. Default of 7.32 ms is too long. */
669*4882a593Smuzhiyun ret = regmap_update_bits(info->regmap, S5M_RTC_UDR_CON,
670*4882a593Smuzhiyun S5M_RTC_UDR_T_MASK, S5M_RTC_UDR_T_450_US);
671*4882a593Smuzhiyun if (ret < 0)
672*4882a593Smuzhiyun dev_err(info->dev, "%s: fail to change UDR time: %d\n",
673*4882a593Smuzhiyun __func__, ret);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun /* Set RTC control register : Binary mode, 24hour mode */
676*4882a593Smuzhiyun data[0] = (1 << BCD_EN_SHIFT) | (1 << MODEL24_SHIFT);
677*4882a593Smuzhiyun data[1] = (0 << BCD_EN_SHIFT) | (1 << MODEL24_SHIFT);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun ret = regmap_raw_write(info->regmap, S5M_ALARM0_CONF, data, 2);
680*4882a593Smuzhiyun break;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun case S2MPS15X:
683*4882a593Smuzhiyun case S2MPS14X:
684*4882a593Smuzhiyun case S2MPS13X:
685*4882a593Smuzhiyun data[0] = (0 << BCD_EN_SHIFT) | (1 << MODEL24_SHIFT);
686*4882a593Smuzhiyun ret = regmap_write(info->regmap, info->regs->ctrl, data[0]);
687*4882a593Smuzhiyun if (ret < 0)
688*4882a593Smuzhiyun break;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /*
691*4882a593Smuzhiyun * Should set WUDR & (RUDR or AUDR) bits to high after writing
692*4882a593Smuzhiyun * RTC_CTRL register like writing Alarm registers. We can't find
693*4882a593Smuzhiyun * the description from datasheet but vendor code does that
694*4882a593Smuzhiyun * really.
695*4882a593Smuzhiyun */
696*4882a593Smuzhiyun ret = s5m8767_rtc_set_alarm_reg(info);
697*4882a593Smuzhiyun break;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun default:
700*4882a593Smuzhiyun return -EINVAL;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun info->rtc_24hr_mode = 1;
704*4882a593Smuzhiyun if (ret < 0) {
705*4882a593Smuzhiyun dev_err(info->dev, "%s: fail to write controlm reg(%d)\n",
706*4882a593Smuzhiyun __func__, ret);
707*4882a593Smuzhiyun return ret;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun return ret;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
s5m_rtc_probe(struct platform_device * pdev)713*4882a593Smuzhiyun static int s5m_rtc_probe(struct platform_device *pdev)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun struct sec_pmic_dev *s5m87xx = dev_get_drvdata(pdev->dev.parent);
716*4882a593Smuzhiyun struct sec_platform_data *pdata = s5m87xx->pdata;
717*4882a593Smuzhiyun struct s5m_rtc_info *info;
718*4882a593Smuzhiyun const struct regmap_config *regmap_cfg;
719*4882a593Smuzhiyun int ret, alarm_irq;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun if (!pdata) {
722*4882a593Smuzhiyun dev_err(pdev->dev.parent, "Platform data not supplied\n");
723*4882a593Smuzhiyun return -ENODEV;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun info = devm_kzalloc(&pdev->dev, sizeof(*info), GFP_KERNEL);
727*4882a593Smuzhiyun if (!info)
728*4882a593Smuzhiyun return -ENOMEM;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun switch (platform_get_device_id(pdev)->driver_data) {
731*4882a593Smuzhiyun case S2MPS15X:
732*4882a593Smuzhiyun regmap_cfg = &s2mps14_rtc_regmap_config;
733*4882a593Smuzhiyun info->regs = &s2mps15_rtc_regs;
734*4882a593Smuzhiyun alarm_irq = S2MPS14_IRQ_RTCA0;
735*4882a593Smuzhiyun break;
736*4882a593Smuzhiyun case S2MPS14X:
737*4882a593Smuzhiyun regmap_cfg = &s2mps14_rtc_regmap_config;
738*4882a593Smuzhiyun info->regs = &s2mps14_rtc_regs;
739*4882a593Smuzhiyun alarm_irq = S2MPS14_IRQ_RTCA0;
740*4882a593Smuzhiyun break;
741*4882a593Smuzhiyun case S2MPS13X:
742*4882a593Smuzhiyun regmap_cfg = &s2mps14_rtc_regmap_config;
743*4882a593Smuzhiyun info->regs = &s2mps13_rtc_regs;
744*4882a593Smuzhiyun alarm_irq = S2MPS14_IRQ_RTCA0;
745*4882a593Smuzhiyun break;
746*4882a593Smuzhiyun case S5M8763X:
747*4882a593Smuzhiyun regmap_cfg = &s5m_rtc_regmap_config;
748*4882a593Smuzhiyun info->regs = &s5m_rtc_regs;
749*4882a593Smuzhiyun alarm_irq = S5M8763_IRQ_ALARM0;
750*4882a593Smuzhiyun break;
751*4882a593Smuzhiyun case S5M8767X:
752*4882a593Smuzhiyun regmap_cfg = &s5m_rtc_regmap_config;
753*4882a593Smuzhiyun info->regs = &s5m_rtc_regs;
754*4882a593Smuzhiyun alarm_irq = S5M8767_IRQ_RTCA1;
755*4882a593Smuzhiyun break;
756*4882a593Smuzhiyun default:
757*4882a593Smuzhiyun dev_err(&pdev->dev,
758*4882a593Smuzhiyun "Device type %lu is not supported by RTC driver\n",
759*4882a593Smuzhiyun platform_get_device_id(pdev)->driver_data);
760*4882a593Smuzhiyun return -ENODEV;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun info->i2c = i2c_new_dummy_device(s5m87xx->i2c->adapter, RTC_I2C_ADDR);
764*4882a593Smuzhiyun if (IS_ERR(info->i2c)) {
765*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to allocate I2C for RTC\n");
766*4882a593Smuzhiyun return PTR_ERR(info->i2c);
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun info->regmap = devm_regmap_init_i2c(info->i2c, regmap_cfg);
770*4882a593Smuzhiyun if (IS_ERR(info->regmap)) {
771*4882a593Smuzhiyun ret = PTR_ERR(info->regmap);
772*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to allocate RTC register map: %d\n",
773*4882a593Smuzhiyun ret);
774*4882a593Smuzhiyun goto err;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun info->dev = &pdev->dev;
778*4882a593Smuzhiyun info->s5m87xx = s5m87xx;
779*4882a593Smuzhiyun info->device_type = platform_get_device_id(pdev)->driver_data;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun if (s5m87xx->irq_data) {
782*4882a593Smuzhiyun info->irq = regmap_irq_get_virq(s5m87xx->irq_data, alarm_irq);
783*4882a593Smuzhiyun if (info->irq <= 0) {
784*4882a593Smuzhiyun ret = -EINVAL;
785*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get virtual IRQ %d\n",
786*4882a593Smuzhiyun alarm_irq);
787*4882a593Smuzhiyun goto err;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun platform_set_drvdata(pdev, info);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun ret = s5m8767_rtc_init_reg(info);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun device_init_wakeup(&pdev->dev, 1);
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun info->rtc_dev = devm_rtc_device_register(&pdev->dev, "s5m-rtc",
798*4882a593Smuzhiyun &s5m_rtc_ops, THIS_MODULE);
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun if (IS_ERR(info->rtc_dev)) {
801*4882a593Smuzhiyun ret = PTR_ERR(info->rtc_dev);
802*4882a593Smuzhiyun goto err;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun if (!info->irq) {
806*4882a593Smuzhiyun dev_info(&pdev->dev, "Alarm IRQ not available\n");
807*4882a593Smuzhiyun return 0;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun ret = devm_request_threaded_irq(&pdev->dev, info->irq, NULL,
811*4882a593Smuzhiyun s5m_rtc_alarm_irq, 0, "rtc-alarm0",
812*4882a593Smuzhiyun info);
813*4882a593Smuzhiyun if (ret < 0) {
814*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to request alarm IRQ: %d: %d\n",
815*4882a593Smuzhiyun info->irq, ret);
816*4882a593Smuzhiyun goto err;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun return 0;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun err:
822*4882a593Smuzhiyun i2c_unregister_device(info->i2c);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun return ret;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
s5m_rtc_remove(struct platform_device * pdev)827*4882a593Smuzhiyun static int s5m_rtc_remove(struct platform_device *pdev)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun struct s5m_rtc_info *info = platform_get_drvdata(pdev);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun i2c_unregister_device(info->i2c);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun return 0;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
s5m_rtc_resume(struct device * dev)837*4882a593Smuzhiyun static int s5m_rtc_resume(struct device *dev)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun struct s5m_rtc_info *info = dev_get_drvdata(dev);
840*4882a593Smuzhiyun int ret = 0;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun if (info->irq && device_may_wakeup(dev))
843*4882a593Smuzhiyun ret = disable_irq_wake(info->irq);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun return ret;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
s5m_rtc_suspend(struct device * dev)848*4882a593Smuzhiyun static int s5m_rtc_suspend(struct device *dev)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun struct s5m_rtc_info *info = dev_get_drvdata(dev);
851*4882a593Smuzhiyun int ret = 0;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun if (info->irq && device_may_wakeup(dev))
854*4882a593Smuzhiyun ret = enable_irq_wake(info->irq);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun return ret;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(s5m_rtc_pm_ops, s5m_rtc_suspend, s5m_rtc_resume);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun static const struct platform_device_id s5m_rtc_id[] = {
863*4882a593Smuzhiyun { "s5m-rtc", S5M8767X },
864*4882a593Smuzhiyun { "s2mps13-rtc", S2MPS13X },
865*4882a593Smuzhiyun { "s2mps14-rtc", S2MPS14X },
866*4882a593Smuzhiyun { "s2mps15-rtc", S2MPS15X },
867*4882a593Smuzhiyun { },
868*4882a593Smuzhiyun };
869*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, s5m_rtc_id);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun static struct platform_driver s5m_rtc_driver = {
872*4882a593Smuzhiyun .driver = {
873*4882a593Smuzhiyun .name = "s5m-rtc",
874*4882a593Smuzhiyun .pm = &s5m_rtc_pm_ops,
875*4882a593Smuzhiyun },
876*4882a593Smuzhiyun .probe = s5m_rtc_probe,
877*4882a593Smuzhiyun .remove = s5m_rtc_remove,
878*4882a593Smuzhiyun .id_table = s5m_rtc_id,
879*4882a593Smuzhiyun };
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun module_platform_driver(s5m_rtc_driver);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun /* Module information */
884*4882a593Smuzhiyun MODULE_AUTHOR("Sangbeom Kim <sbkim73@samsung.com>");
885*4882a593Smuzhiyun MODULE_DESCRIPTION("Samsung S5M/S2MPS14 RTC driver");
886*4882a593Smuzhiyun MODULE_LICENSE("GPL");
887*4882a593Smuzhiyun MODULE_ALIAS("platform:s5m-rtc");
888