xref: /OK3568_Linux_fs/kernel/drivers/rtc/rtc-rv3032.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * RTC driver for the Micro Crystal RV3032
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2020 Micro Crystal SA
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Alexandre Belloni <alexandre.belloni@bootlin.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/clk-provider.h>
13*4882a593Smuzhiyun #include <linux/bcd.h>
14*4882a593Smuzhiyun #include <linux/bitfield.h>
15*4882a593Smuzhiyun #include <linux/bitops.h>
16*4882a593Smuzhiyun #include <linux/hwmon.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/log2.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/of_device.h>
23*4882a593Smuzhiyun #include <linux/regmap.h>
24*4882a593Smuzhiyun #include <linux/rtc.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define RV3032_SEC			0x01
27*4882a593Smuzhiyun #define RV3032_MIN			0x02
28*4882a593Smuzhiyun #define RV3032_HOUR			0x03
29*4882a593Smuzhiyun #define RV3032_WDAY			0x04
30*4882a593Smuzhiyun #define RV3032_DAY			0x05
31*4882a593Smuzhiyun #define RV3032_MONTH			0x06
32*4882a593Smuzhiyun #define RV3032_YEAR			0x07
33*4882a593Smuzhiyun #define RV3032_ALARM_MIN		0x08
34*4882a593Smuzhiyun #define RV3032_ALARM_HOUR		0x09
35*4882a593Smuzhiyun #define RV3032_ALARM_DAY		0x0A
36*4882a593Smuzhiyun #define RV3032_STATUS			0x0D
37*4882a593Smuzhiyun #define RV3032_TLSB			0x0E
38*4882a593Smuzhiyun #define RV3032_TMSB			0x0F
39*4882a593Smuzhiyun #define RV3032_CTRL1			0x10
40*4882a593Smuzhiyun #define RV3032_CTRL2			0x11
41*4882a593Smuzhiyun #define RV3032_CTRL3			0x12
42*4882a593Smuzhiyun #define RV3032_TS_CTRL			0x13
43*4882a593Smuzhiyun #define RV3032_CLK_IRQ			0x14
44*4882a593Smuzhiyun #define RV3032_EEPROM_ADDR		0x3D
45*4882a593Smuzhiyun #define RV3032_EEPROM_DATA		0x3E
46*4882a593Smuzhiyun #define RV3032_EEPROM_CMD		0x3F
47*4882a593Smuzhiyun #define RV3032_RAM1			0x40
48*4882a593Smuzhiyun #define RV3032_PMU			0xC0
49*4882a593Smuzhiyun #define RV3032_OFFSET			0xC1
50*4882a593Smuzhiyun #define RV3032_CLKOUT1			0xC2
51*4882a593Smuzhiyun #define RV3032_CLKOUT2			0xC3
52*4882a593Smuzhiyun #define RV3032_TREF0			0xC4
53*4882a593Smuzhiyun #define RV3032_TREF1			0xC5
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define RV3032_STATUS_VLF		BIT(0)
56*4882a593Smuzhiyun #define RV3032_STATUS_PORF		BIT(1)
57*4882a593Smuzhiyun #define RV3032_STATUS_EVF		BIT(2)
58*4882a593Smuzhiyun #define RV3032_STATUS_AF		BIT(3)
59*4882a593Smuzhiyun #define RV3032_STATUS_TF		BIT(4)
60*4882a593Smuzhiyun #define RV3032_STATUS_UF		BIT(5)
61*4882a593Smuzhiyun #define RV3032_STATUS_TLF		BIT(6)
62*4882a593Smuzhiyun #define RV3032_STATUS_THF		BIT(7)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define RV3032_TLSB_CLKF		BIT(1)
65*4882a593Smuzhiyun #define RV3032_TLSB_EEBUSY		BIT(2)
66*4882a593Smuzhiyun #define RV3032_TLSB_TEMP		GENMASK(7, 4)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define RV3032_CLKOUT2_HFD_MSK		GENMASK(4, 0)
69*4882a593Smuzhiyun #define RV3032_CLKOUT2_FD_MSK		GENMASK(6, 5)
70*4882a593Smuzhiyun #define RV3032_CLKOUT2_OS		BIT(7)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define RV3032_CTRL1_EERD		BIT(3)
73*4882a593Smuzhiyun #define RV3032_CTRL1_WADA		BIT(5)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define RV3032_CTRL2_STOP		BIT(0)
76*4882a593Smuzhiyun #define RV3032_CTRL2_EIE		BIT(2)
77*4882a593Smuzhiyun #define RV3032_CTRL2_AIE		BIT(3)
78*4882a593Smuzhiyun #define RV3032_CTRL2_TIE		BIT(4)
79*4882a593Smuzhiyun #define RV3032_CTRL2_UIE		BIT(5)
80*4882a593Smuzhiyun #define RV3032_CTRL2_CLKIE		BIT(6)
81*4882a593Smuzhiyun #define RV3032_CTRL2_TSE		BIT(7)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define RV3032_PMU_TCM			GENMASK(1, 0)
84*4882a593Smuzhiyun #define RV3032_PMU_TCR			GENMASK(3, 2)
85*4882a593Smuzhiyun #define RV3032_PMU_BSM			GENMASK(5, 4)
86*4882a593Smuzhiyun #define RV3032_PMU_NCLKE		BIT(6)
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define RV3032_PMU_BSM_DSM		1
89*4882a593Smuzhiyun #define RV3032_PMU_BSM_LSM		2
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define RV3032_OFFSET_MSK		GENMASK(5, 0)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define RV3032_EVT_CTRL_TSR		BIT(2)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define RV3032_EEPROM_CMD_UPDATE	0x11
96*4882a593Smuzhiyun #define RV3032_EEPROM_CMD_WRITE		0x21
97*4882a593Smuzhiyun #define RV3032_EEPROM_CMD_READ		0x22
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define RV3032_EEPROM_USER		0xCB
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define RV3032_EEBUSY_POLL		10000
102*4882a593Smuzhiyun #define RV3032_EEBUSY_TIMEOUT		100000
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define OFFSET_STEP_PPT			238419
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun struct rv3032_data {
107*4882a593Smuzhiyun 	struct regmap *regmap;
108*4882a593Smuzhiyun 	struct rtc_device *rtc;
109*4882a593Smuzhiyun #ifdef CONFIG_COMMON_CLK
110*4882a593Smuzhiyun 	struct clk_hw clkout_hw;
111*4882a593Smuzhiyun #endif
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static u16 rv3032_trickle_resistors[] = {1000, 2000, 7000, 11000};
115*4882a593Smuzhiyun static u16 rv3032_trickle_voltages[] = {0, 1750, 3000, 4400};
116*4882a593Smuzhiyun 
rv3032_exit_eerd(struct rv3032_data * rv3032,u32 eerd)117*4882a593Smuzhiyun static int rv3032_exit_eerd(struct rv3032_data *rv3032, u32 eerd)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	if (eerd)
120*4882a593Smuzhiyun 		return 0;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	return regmap_update_bits(rv3032->regmap, RV3032_CTRL1, RV3032_CTRL1_EERD, 0);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
rv3032_enter_eerd(struct rv3032_data * rv3032,u32 * eerd)125*4882a593Smuzhiyun static int rv3032_enter_eerd(struct rv3032_data *rv3032, u32 *eerd)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	u32 ctrl1, status;
128*4882a593Smuzhiyun 	int ret;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	ret = regmap_read(rv3032->regmap, RV3032_CTRL1, &ctrl1);
131*4882a593Smuzhiyun 	if (ret)
132*4882a593Smuzhiyun 		return ret;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	*eerd = ctrl1 & RV3032_CTRL1_EERD;
135*4882a593Smuzhiyun 	if (*eerd)
136*4882a593Smuzhiyun 		return 0;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	ret = regmap_update_bits(rv3032->regmap, RV3032_CTRL1,
139*4882a593Smuzhiyun 				 RV3032_CTRL1_EERD, RV3032_CTRL1_EERD);
140*4882a593Smuzhiyun 	if (ret)
141*4882a593Smuzhiyun 		return ret;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	ret = regmap_read_poll_timeout(rv3032->regmap, RV3032_TLSB, status,
144*4882a593Smuzhiyun 				       !(status & RV3032_TLSB_EEBUSY),
145*4882a593Smuzhiyun 				       RV3032_EEBUSY_POLL, RV3032_EEBUSY_TIMEOUT);
146*4882a593Smuzhiyun 	if (ret) {
147*4882a593Smuzhiyun 		rv3032_exit_eerd(rv3032, *eerd);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 		return ret;
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
rv3032_update_cfg(struct rv3032_data * rv3032,unsigned int reg,unsigned int mask,unsigned int val)155*4882a593Smuzhiyun static int rv3032_update_cfg(struct rv3032_data *rv3032, unsigned int reg,
156*4882a593Smuzhiyun 			     unsigned int mask, unsigned int val)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	u32 status, eerd;
159*4882a593Smuzhiyun 	int ret;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	ret = rv3032_enter_eerd(rv3032, &eerd);
162*4882a593Smuzhiyun 	if (ret)
163*4882a593Smuzhiyun 		return ret;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	ret = regmap_update_bits(rv3032->regmap, reg, mask, val);
166*4882a593Smuzhiyun 	if (ret)
167*4882a593Smuzhiyun 		goto exit_eerd;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	ret = regmap_write(rv3032->regmap, RV3032_EEPROM_CMD, RV3032_EEPROM_CMD_UPDATE);
170*4882a593Smuzhiyun 	if (ret)
171*4882a593Smuzhiyun 		goto exit_eerd;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	usleep_range(46000, RV3032_EEBUSY_TIMEOUT);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	ret = regmap_read_poll_timeout(rv3032->regmap, RV3032_TLSB, status,
176*4882a593Smuzhiyun 				       !(status & RV3032_TLSB_EEBUSY),
177*4882a593Smuzhiyun 				       RV3032_EEBUSY_POLL, RV3032_EEBUSY_TIMEOUT);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun exit_eerd:
180*4882a593Smuzhiyun 	rv3032_exit_eerd(rv3032, eerd);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	return ret;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
rv3032_handle_irq(int irq,void * dev_id)185*4882a593Smuzhiyun static irqreturn_t rv3032_handle_irq(int irq, void *dev_id)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	struct rv3032_data *rv3032 = dev_id;
188*4882a593Smuzhiyun 	unsigned long events = 0;
189*4882a593Smuzhiyun 	u32 status = 0, ctrl = 0;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if (regmap_read(rv3032->regmap, RV3032_STATUS, &status) < 0 ||
192*4882a593Smuzhiyun 	    status == 0) {
193*4882a593Smuzhiyun 		return IRQ_NONE;
194*4882a593Smuzhiyun 	}
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	if (status & RV3032_STATUS_TF) {
197*4882a593Smuzhiyun 		status |= RV3032_STATUS_TF;
198*4882a593Smuzhiyun 		ctrl |= RV3032_CTRL2_TIE;
199*4882a593Smuzhiyun 		events |= RTC_PF;
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	if (status & RV3032_STATUS_AF) {
203*4882a593Smuzhiyun 		status |= RV3032_STATUS_AF;
204*4882a593Smuzhiyun 		ctrl |= RV3032_CTRL2_AIE;
205*4882a593Smuzhiyun 		events |= RTC_AF;
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	if (status & RV3032_STATUS_UF) {
209*4882a593Smuzhiyun 		status |= RV3032_STATUS_UF;
210*4882a593Smuzhiyun 		ctrl |= RV3032_CTRL2_UIE;
211*4882a593Smuzhiyun 		events |= RTC_UF;
212*4882a593Smuzhiyun 	}
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	if (events) {
215*4882a593Smuzhiyun 		rtc_update_irq(rv3032->rtc, 1, events);
216*4882a593Smuzhiyun 		regmap_update_bits(rv3032->regmap, RV3032_STATUS, status, 0);
217*4882a593Smuzhiyun 		regmap_update_bits(rv3032->regmap, RV3032_CTRL2, ctrl, 0);
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	return IRQ_HANDLED;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
rv3032_get_time(struct device * dev,struct rtc_time * tm)223*4882a593Smuzhiyun static int rv3032_get_time(struct device *dev, struct rtc_time *tm)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	struct rv3032_data *rv3032 = dev_get_drvdata(dev);
226*4882a593Smuzhiyun 	u8 date[7];
227*4882a593Smuzhiyun 	int ret, status;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	ret = regmap_read(rv3032->regmap, RV3032_STATUS, &status);
230*4882a593Smuzhiyun 	if (ret < 0)
231*4882a593Smuzhiyun 		return ret;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	if (status & (RV3032_STATUS_PORF | RV3032_STATUS_VLF))
234*4882a593Smuzhiyun 		return -EINVAL;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	ret = regmap_bulk_read(rv3032->regmap, RV3032_SEC, date, sizeof(date));
237*4882a593Smuzhiyun 	if (ret)
238*4882a593Smuzhiyun 		return ret;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	tm->tm_sec  = bcd2bin(date[0] & 0x7f);
241*4882a593Smuzhiyun 	tm->tm_min  = bcd2bin(date[1] & 0x7f);
242*4882a593Smuzhiyun 	tm->tm_hour = bcd2bin(date[2] & 0x3f);
243*4882a593Smuzhiyun 	tm->tm_wday = date[3] & 0x7;
244*4882a593Smuzhiyun 	tm->tm_mday = bcd2bin(date[4] & 0x3f);
245*4882a593Smuzhiyun 	tm->tm_mon  = bcd2bin(date[5] & 0x1f) - 1;
246*4882a593Smuzhiyun 	tm->tm_year = bcd2bin(date[6]) + 100;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	return 0;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
rv3032_set_time(struct device * dev,struct rtc_time * tm)251*4882a593Smuzhiyun static int rv3032_set_time(struct device *dev, struct rtc_time *tm)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	struct rv3032_data *rv3032 = dev_get_drvdata(dev);
254*4882a593Smuzhiyun 	u8 date[7];
255*4882a593Smuzhiyun 	int ret;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	date[0] = bin2bcd(tm->tm_sec);
258*4882a593Smuzhiyun 	date[1] = bin2bcd(tm->tm_min);
259*4882a593Smuzhiyun 	date[2] = bin2bcd(tm->tm_hour);
260*4882a593Smuzhiyun 	date[3] = tm->tm_wday;
261*4882a593Smuzhiyun 	date[4] = bin2bcd(tm->tm_mday);
262*4882a593Smuzhiyun 	date[5] = bin2bcd(tm->tm_mon + 1);
263*4882a593Smuzhiyun 	date[6] = bin2bcd(tm->tm_year - 100);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	ret = regmap_bulk_write(rv3032->regmap, RV3032_SEC, date,
266*4882a593Smuzhiyun 				sizeof(date));
267*4882a593Smuzhiyun 	if (ret)
268*4882a593Smuzhiyun 		return ret;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	ret = regmap_update_bits(rv3032->regmap, RV3032_STATUS,
271*4882a593Smuzhiyun 				 RV3032_STATUS_PORF | RV3032_STATUS_VLF, 0);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	return ret;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
rv3032_get_alarm(struct device * dev,struct rtc_wkalrm * alrm)276*4882a593Smuzhiyun static int rv3032_get_alarm(struct device *dev, struct rtc_wkalrm *alrm)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	struct rv3032_data *rv3032 = dev_get_drvdata(dev);
279*4882a593Smuzhiyun 	u8 alarmvals[3];
280*4882a593Smuzhiyun 	int status, ctrl, ret;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	ret = regmap_bulk_read(rv3032->regmap, RV3032_ALARM_MIN, alarmvals,
283*4882a593Smuzhiyun 			       sizeof(alarmvals));
284*4882a593Smuzhiyun 	if (ret)
285*4882a593Smuzhiyun 		return ret;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	ret = regmap_read(rv3032->regmap, RV3032_STATUS, &status);
288*4882a593Smuzhiyun 	if (ret < 0)
289*4882a593Smuzhiyun 		return ret;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	ret = regmap_read(rv3032->regmap, RV3032_CTRL2, &ctrl);
292*4882a593Smuzhiyun 	if (ret < 0)
293*4882a593Smuzhiyun 		return ret;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	alrm->time.tm_sec  = 0;
296*4882a593Smuzhiyun 	alrm->time.tm_min  = bcd2bin(alarmvals[0] & 0x7f);
297*4882a593Smuzhiyun 	alrm->time.tm_hour = bcd2bin(alarmvals[1] & 0x3f);
298*4882a593Smuzhiyun 	alrm->time.tm_mday = bcd2bin(alarmvals[2] & 0x3f);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	alrm->enabled = !!(ctrl & RV3032_CTRL2_AIE);
301*4882a593Smuzhiyun 	alrm->pending = (status & RV3032_STATUS_AF) && alrm->enabled;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	return 0;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
rv3032_set_alarm(struct device * dev,struct rtc_wkalrm * alrm)306*4882a593Smuzhiyun static int rv3032_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	struct rv3032_data *rv3032 = dev_get_drvdata(dev);
309*4882a593Smuzhiyun 	u8 alarmvals[3];
310*4882a593Smuzhiyun 	u8 ctrl = 0;
311*4882a593Smuzhiyun 	int ret;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/* The alarm has no seconds, round up to nearest minute */
314*4882a593Smuzhiyun 	if (alrm->time.tm_sec) {
315*4882a593Smuzhiyun 		time64_t alarm_time = rtc_tm_to_time64(&alrm->time);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 		alarm_time += 60 - alrm->time.tm_sec;
318*4882a593Smuzhiyun 		rtc_time64_to_tm(alarm_time, &alrm->time);
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	ret = regmap_update_bits(rv3032->regmap, RV3032_CTRL2,
322*4882a593Smuzhiyun 				 RV3032_CTRL2_AIE | RV3032_CTRL2_UIE, 0);
323*4882a593Smuzhiyun 	if (ret)
324*4882a593Smuzhiyun 		return ret;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	alarmvals[0] = bin2bcd(alrm->time.tm_min);
327*4882a593Smuzhiyun 	alarmvals[1] = bin2bcd(alrm->time.tm_hour);
328*4882a593Smuzhiyun 	alarmvals[2] = bin2bcd(alrm->time.tm_mday);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	ret = regmap_update_bits(rv3032->regmap, RV3032_STATUS,
331*4882a593Smuzhiyun 				 RV3032_STATUS_AF, 0);
332*4882a593Smuzhiyun 	if (ret)
333*4882a593Smuzhiyun 		return ret;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	ret = regmap_bulk_write(rv3032->regmap, RV3032_ALARM_MIN, alarmvals,
336*4882a593Smuzhiyun 				sizeof(alarmvals));
337*4882a593Smuzhiyun 	if (ret)
338*4882a593Smuzhiyun 		return ret;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	if (alrm->enabled) {
341*4882a593Smuzhiyun 		if (rv3032->rtc->uie_rtctimer.enabled)
342*4882a593Smuzhiyun 			ctrl |= RV3032_CTRL2_UIE;
343*4882a593Smuzhiyun 		if (rv3032->rtc->aie_timer.enabled)
344*4882a593Smuzhiyun 			ctrl |= RV3032_CTRL2_AIE;
345*4882a593Smuzhiyun 	}
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	ret = regmap_update_bits(rv3032->regmap, RV3032_CTRL2,
348*4882a593Smuzhiyun 				 RV3032_CTRL2_UIE | RV3032_CTRL2_AIE, ctrl);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	return ret;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
rv3032_alarm_irq_enable(struct device * dev,unsigned int enabled)353*4882a593Smuzhiyun static int rv3032_alarm_irq_enable(struct device *dev, unsigned int enabled)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun 	struct rv3032_data *rv3032 = dev_get_drvdata(dev);
356*4882a593Smuzhiyun 	int ctrl = 0, ret;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	if (enabled) {
359*4882a593Smuzhiyun 		if (rv3032->rtc->uie_rtctimer.enabled)
360*4882a593Smuzhiyun 			ctrl |= RV3032_CTRL2_UIE;
361*4882a593Smuzhiyun 		if (rv3032->rtc->aie_timer.enabled)
362*4882a593Smuzhiyun 			ctrl |= RV3032_CTRL2_AIE;
363*4882a593Smuzhiyun 	}
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	ret = regmap_update_bits(rv3032->regmap, RV3032_STATUS,
366*4882a593Smuzhiyun 				 RV3032_STATUS_AF | RV3032_STATUS_UF, 0);
367*4882a593Smuzhiyun 	if (ret)
368*4882a593Smuzhiyun 		return ret;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	ret = regmap_update_bits(rv3032->regmap, RV3032_CTRL2,
371*4882a593Smuzhiyun 				 RV3032_CTRL2_UIE | RV3032_CTRL2_AIE, ctrl);
372*4882a593Smuzhiyun 	if (ret)
373*4882a593Smuzhiyun 		return ret;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	return 0;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
rv3032_read_offset(struct device * dev,long * offset)378*4882a593Smuzhiyun static int rv3032_read_offset(struct device *dev, long *offset)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	struct rv3032_data *rv3032 = dev_get_drvdata(dev);
381*4882a593Smuzhiyun 	int ret, value, steps;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	ret = regmap_read(rv3032->regmap, RV3032_OFFSET, &value);
384*4882a593Smuzhiyun 	if (ret < 0)
385*4882a593Smuzhiyun 		return ret;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	steps = sign_extend32(FIELD_GET(RV3032_OFFSET_MSK, value), 5);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	*offset = DIV_ROUND_CLOSEST(steps * OFFSET_STEP_PPT, 1000);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	return 0;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun 
rv3032_set_offset(struct device * dev,long offset)394*4882a593Smuzhiyun static int rv3032_set_offset(struct device *dev, long offset)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	struct rv3032_data *rv3032 = dev_get_drvdata(dev);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	offset = clamp(offset, -7629L, 7391L) * 1000;
399*4882a593Smuzhiyun 	offset = DIV_ROUND_CLOSEST(offset, OFFSET_STEP_PPT);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	return rv3032_update_cfg(rv3032, RV3032_OFFSET, RV3032_OFFSET_MSK,
402*4882a593Smuzhiyun 				 FIELD_PREP(RV3032_OFFSET_MSK, offset));
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
rv3032_ioctl(struct device * dev,unsigned int cmd,unsigned long arg)405*4882a593Smuzhiyun static int rv3032_ioctl(struct device *dev, unsigned int cmd, unsigned long arg)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	struct rv3032_data *rv3032 = dev_get_drvdata(dev);
408*4882a593Smuzhiyun 	int status, val = 0, ret = 0;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	switch (cmd) {
411*4882a593Smuzhiyun 	case RTC_VL_READ:
412*4882a593Smuzhiyun 		ret = regmap_read(rv3032->regmap, RV3032_STATUS, &status);
413*4882a593Smuzhiyun 		if (ret < 0)
414*4882a593Smuzhiyun 			return ret;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 		if (status & (RV3032_STATUS_PORF | RV3032_STATUS_VLF))
417*4882a593Smuzhiyun 			val = RTC_VL_DATA_INVALID;
418*4882a593Smuzhiyun 		return put_user(val, (unsigned int __user *)arg);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	default:
421*4882a593Smuzhiyun 		return -ENOIOCTLCMD;
422*4882a593Smuzhiyun 	}
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
rv3032_nvram_write(void * priv,unsigned int offset,void * val,size_t bytes)425*4882a593Smuzhiyun static int rv3032_nvram_write(void *priv, unsigned int offset, void *val, size_t bytes)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	return regmap_bulk_write(priv, RV3032_RAM1 + offset, val, bytes);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun 
rv3032_nvram_read(void * priv,unsigned int offset,void * val,size_t bytes)430*4882a593Smuzhiyun static int rv3032_nvram_read(void *priv, unsigned int offset, void *val, size_t bytes)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	return regmap_bulk_read(priv, RV3032_RAM1 + offset, val, bytes);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
rv3032_eeprom_write(void * priv,unsigned int offset,void * val,size_t bytes)435*4882a593Smuzhiyun static int rv3032_eeprom_write(void *priv, unsigned int offset, void *val, size_t bytes)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	struct rv3032_data *rv3032 = priv;
438*4882a593Smuzhiyun 	u32 status, eerd;
439*4882a593Smuzhiyun 	int i, ret;
440*4882a593Smuzhiyun 	u8 *buf = val;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	ret = rv3032_enter_eerd(rv3032, &eerd);
443*4882a593Smuzhiyun 	if (ret)
444*4882a593Smuzhiyun 		return ret;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	for (i = 0; i < bytes; i++) {
447*4882a593Smuzhiyun 		ret = regmap_write(rv3032->regmap, RV3032_EEPROM_ADDR,
448*4882a593Smuzhiyun 				   RV3032_EEPROM_USER + offset + i);
449*4882a593Smuzhiyun 		if (ret)
450*4882a593Smuzhiyun 			goto exit_eerd;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 		ret = regmap_write(rv3032->regmap, RV3032_EEPROM_DATA, buf[i]);
453*4882a593Smuzhiyun 		if (ret)
454*4882a593Smuzhiyun 			goto exit_eerd;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 		ret = regmap_write(rv3032->regmap, RV3032_EEPROM_CMD,
457*4882a593Smuzhiyun 				   RV3032_EEPROM_CMD_WRITE);
458*4882a593Smuzhiyun 		if (ret)
459*4882a593Smuzhiyun 			goto exit_eerd;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 		usleep_range(RV3032_EEBUSY_POLL, RV3032_EEBUSY_TIMEOUT);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 		ret = regmap_read_poll_timeout(rv3032->regmap, RV3032_TLSB, status,
464*4882a593Smuzhiyun 					       !(status & RV3032_TLSB_EEBUSY),
465*4882a593Smuzhiyun 					       RV3032_EEBUSY_POLL, RV3032_EEBUSY_TIMEOUT);
466*4882a593Smuzhiyun 		if (ret)
467*4882a593Smuzhiyun 			goto exit_eerd;
468*4882a593Smuzhiyun 	}
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun exit_eerd:
471*4882a593Smuzhiyun 	rv3032_exit_eerd(rv3032, eerd);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	return ret;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
rv3032_eeprom_read(void * priv,unsigned int offset,void * val,size_t bytes)476*4882a593Smuzhiyun static int rv3032_eeprom_read(void *priv, unsigned int offset, void *val, size_t bytes)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun 	struct rv3032_data *rv3032 = priv;
479*4882a593Smuzhiyun 	u32 status, eerd, data;
480*4882a593Smuzhiyun 	int i, ret;
481*4882a593Smuzhiyun 	u8 *buf = val;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	ret = rv3032_enter_eerd(rv3032, &eerd);
484*4882a593Smuzhiyun 	if (ret)
485*4882a593Smuzhiyun 		return ret;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	for (i = 0; i < bytes; i++) {
488*4882a593Smuzhiyun 		ret = regmap_write(rv3032->regmap, RV3032_EEPROM_ADDR,
489*4882a593Smuzhiyun 				   RV3032_EEPROM_USER + offset + i);
490*4882a593Smuzhiyun 		if (ret)
491*4882a593Smuzhiyun 			goto exit_eerd;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 		ret = regmap_write(rv3032->regmap, RV3032_EEPROM_CMD,
494*4882a593Smuzhiyun 				   RV3032_EEPROM_CMD_READ);
495*4882a593Smuzhiyun 		if (ret)
496*4882a593Smuzhiyun 			goto exit_eerd;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 		ret = regmap_read_poll_timeout(rv3032->regmap, RV3032_TLSB, status,
499*4882a593Smuzhiyun 					       !(status & RV3032_TLSB_EEBUSY),
500*4882a593Smuzhiyun 					       RV3032_EEBUSY_POLL, RV3032_EEBUSY_TIMEOUT);
501*4882a593Smuzhiyun 		if (ret)
502*4882a593Smuzhiyun 			goto exit_eerd;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 		ret = regmap_read(rv3032->regmap, RV3032_EEPROM_DATA, &data);
505*4882a593Smuzhiyun 		if (ret)
506*4882a593Smuzhiyun 			goto exit_eerd;
507*4882a593Smuzhiyun 		buf[i] = data;
508*4882a593Smuzhiyun 	}
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun exit_eerd:
511*4882a593Smuzhiyun 	rv3032_exit_eerd(rv3032, eerd);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	return ret;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
rv3032_trickle_charger_setup(struct device * dev,struct rv3032_data * rv3032)516*4882a593Smuzhiyun static int rv3032_trickle_charger_setup(struct device *dev, struct rv3032_data *rv3032)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	u32 val, ohms, voltage;
519*4882a593Smuzhiyun 	int i;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	val = FIELD_PREP(RV3032_PMU_TCM, 1) | FIELD_PREP(RV3032_PMU_BSM, RV3032_PMU_BSM_DSM);
522*4882a593Smuzhiyun 	if (!device_property_read_u32(dev, "trickle-voltage-millivolt", &voltage)) {
523*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(rv3032_trickle_voltages); i++)
524*4882a593Smuzhiyun 			if (voltage == rv3032_trickle_voltages[i])
525*4882a593Smuzhiyun 				break;
526*4882a593Smuzhiyun 		if (i < ARRAY_SIZE(rv3032_trickle_voltages))
527*4882a593Smuzhiyun 			val = FIELD_PREP(RV3032_PMU_TCM, i) |
528*4882a593Smuzhiyun 			      FIELD_PREP(RV3032_PMU_BSM, RV3032_PMU_BSM_LSM);
529*4882a593Smuzhiyun 	}
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	if (device_property_read_u32(dev, "trickle-resistor-ohms", &ohms))
532*4882a593Smuzhiyun 		return 0;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(rv3032_trickle_resistors); i++)
535*4882a593Smuzhiyun 		if (ohms == rv3032_trickle_resistors[i])
536*4882a593Smuzhiyun 			break;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	if (i >= ARRAY_SIZE(rv3032_trickle_resistors)) {
539*4882a593Smuzhiyun 		dev_warn(dev, "invalid trickle resistor value\n");
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 		return 0;
542*4882a593Smuzhiyun 	}
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	return rv3032_update_cfg(rv3032, RV3032_PMU,
545*4882a593Smuzhiyun 				 RV3032_PMU_TCR | RV3032_PMU_TCM | RV3032_PMU_BSM,
546*4882a593Smuzhiyun 				 val | FIELD_PREP(RV3032_PMU_TCR, i));
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun #ifdef CONFIG_COMMON_CLK
550*4882a593Smuzhiyun #define clkout_hw_to_rv3032(hw) container_of(hw, struct rv3032_data, clkout_hw)
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun static int clkout_xtal_rates[] = {
553*4882a593Smuzhiyun 	32768,
554*4882a593Smuzhiyun 	1024,
555*4882a593Smuzhiyun 	64,
556*4882a593Smuzhiyun 	1,
557*4882a593Smuzhiyun };
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun #define RV3032_HFD_STEP 8192
560*4882a593Smuzhiyun 
rv3032_clkout_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)561*4882a593Smuzhiyun static unsigned long rv3032_clkout_recalc_rate(struct clk_hw *hw,
562*4882a593Smuzhiyun 					       unsigned long parent_rate)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	int clkout, ret;
565*4882a593Smuzhiyun 	struct rv3032_data *rv3032 = clkout_hw_to_rv3032(hw);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	ret = regmap_read(rv3032->regmap, RV3032_CLKOUT2, &clkout);
568*4882a593Smuzhiyun 	if (ret < 0)
569*4882a593Smuzhiyun 		return 0;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	if (clkout & RV3032_CLKOUT2_OS) {
572*4882a593Smuzhiyun 		unsigned long rate = FIELD_GET(RV3032_CLKOUT2_HFD_MSK, clkout) << 8;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 		ret = regmap_read(rv3032->regmap, RV3032_CLKOUT1, &clkout);
575*4882a593Smuzhiyun 		if (ret < 0)
576*4882a593Smuzhiyun 			return 0;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 		rate += clkout + 1;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 		return rate * RV3032_HFD_STEP;
581*4882a593Smuzhiyun 	}
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	return clkout_xtal_rates[FIELD_GET(RV3032_CLKOUT2_FD_MSK, clkout)];
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun 
rv3032_clkout_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)586*4882a593Smuzhiyun static long rv3032_clkout_round_rate(struct clk_hw *hw, unsigned long rate,
587*4882a593Smuzhiyun 				     unsigned long *prate)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	int i, hfd;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	if (rate < RV3032_HFD_STEP)
592*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(clkout_xtal_rates); i++)
593*4882a593Smuzhiyun 			if (clkout_xtal_rates[i] <= rate)
594*4882a593Smuzhiyun 				return clkout_xtal_rates[i];
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	hfd = DIV_ROUND_CLOSEST(rate, RV3032_HFD_STEP);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	return RV3032_HFD_STEP * clamp(hfd, 0, 8192);
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
rv3032_clkout_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)601*4882a593Smuzhiyun static int rv3032_clkout_set_rate(struct clk_hw *hw, unsigned long rate,
602*4882a593Smuzhiyun 				  unsigned long parent_rate)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	struct rv3032_data *rv3032 = clkout_hw_to_rv3032(hw);
605*4882a593Smuzhiyun 	u32 status, eerd;
606*4882a593Smuzhiyun 	int i, hfd, ret;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(clkout_xtal_rates); i++) {
609*4882a593Smuzhiyun 		if (clkout_xtal_rates[i] == rate) {
610*4882a593Smuzhiyun 			return rv3032_update_cfg(rv3032, RV3032_CLKOUT2, 0xff,
611*4882a593Smuzhiyun 						 FIELD_PREP(RV3032_CLKOUT2_FD_MSK, i));
612*4882a593Smuzhiyun 		}
613*4882a593Smuzhiyun 	}
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	hfd = DIV_ROUND_CLOSEST(rate, RV3032_HFD_STEP);
616*4882a593Smuzhiyun 	hfd = clamp(hfd, 1, 8192) - 1;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	ret = rv3032_enter_eerd(rv3032, &eerd);
619*4882a593Smuzhiyun 	if (ret)
620*4882a593Smuzhiyun 		return ret;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	ret = regmap_write(rv3032->regmap, RV3032_CLKOUT1, hfd & 0xff);
623*4882a593Smuzhiyun 	if (ret)
624*4882a593Smuzhiyun 		goto exit_eerd;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	ret = regmap_write(rv3032->regmap, RV3032_CLKOUT2, RV3032_CLKOUT2_OS |
627*4882a593Smuzhiyun 			    FIELD_PREP(RV3032_CLKOUT2_HFD_MSK, hfd >> 8));
628*4882a593Smuzhiyun 	if (ret)
629*4882a593Smuzhiyun 		goto exit_eerd;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	ret = regmap_write(rv3032->regmap, RV3032_EEPROM_CMD, RV3032_EEPROM_CMD_UPDATE);
632*4882a593Smuzhiyun 	if (ret)
633*4882a593Smuzhiyun 		goto exit_eerd;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	usleep_range(46000, RV3032_EEBUSY_TIMEOUT);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	ret = regmap_read_poll_timeout(rv3032->regmap, RV3032_TLSB, status,
638*4882a593Smuzhiyun 				       !(status & RV3032_TLSB_EEBUSY),
639*4882a593Smuzhiyun 				       RV3032_EEBUSY_POLL, RV3032_EEBUSY_TIMEOUT);
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun exit_eerd:
642*4882a593Smuzhiyun 	rv3032_exit_eerd(rv3032, eerd);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	return ret;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun 
rv3032_clkout_prepare(struct clk_hw * hw)647*4882a593Smuzhiyun static int rv3032_clkout_prepare(struct clk_hw *hw)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun 	struct rv3032_data *rv3032 = clkout_hw_to_rv3032(hw);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	return rv3032_update_cfg(rv3032, RV3032_PMU, RV3032_PMU_NCLKE, 0);
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun 
rv3032_clkout_unprepare(struct clk_hw * hw)654*4882a593Smuzhiyun static void rv3032_clkout_unprepare(struct clk_hw *hw)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun 	struct rv3032_data *rv3032 = clkout_hw_to_rv3032(hw);
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	rv3032_update_cfg(rv3032, RV3032_PMU, RV3032_PMU_NCLKE, RV3032_PMU_NCLKE);
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun 
rv3032_clkout_is_prepared(struct clk_hw * hw)661*4882a593Smuzhiyun static int rv3032_clkout_is_prepared(struct clk_hw *hw)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	int val, ret;
664*4882a593Smuzhiyun 	struct rv3032_data *rv3032 = clkout_hw_to_rv3032(hw);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	ret = regmap_read(rv3032->regmap, RV3032_PMU, &val);
667*4882a593Smuzhiyun 	if (ret < 0)
668*4882a593Smuzhiyun 		return ret;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	return !(val & RV3032_PMU_NCLKE);
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun static const struct clk_ops rv3032_clkout_ops = {
674*4882a593Smuzhiyun 	.prepare = rv3032_clkout_prepare,
675*4882a593Smuzhiyun 	.unprepare = rv3032_clkout_unprepare,
676*4882a593Smuzhiyun 	.is_prepared = rv3032_clkout_is_prepared,
677*4882a593Smuzhiyun 	.recalc_rate = rv3032_clkout_recalc_rate,
678*4882a593Smuzhiyun 	.round_rate = rv3032_clkout_round_rate,
679*4882a593Smuzhiyun 	.set_rate = rv3032_clkout_set_rate,
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun 
rv3032_clkout_register_clk(struct rv3032_data * rv3032,struct i2c_client * client)682*4882a593Smuzhiyun static int rv3032_clkout_register_clk(struct rv3032_data *rv3032,
683*4882a593Smuzhiyun 				      struct i2c_client *client)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun 	int ret;
686*4882a593Smuzhiyun 	struct clk *clk;
687*4882a593Smuzhiyun 	struct clk_init_data init;
688*4882a593Smuzhiyun 	struct device_node *node = client->dev.of_node;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	ret = regmap_update_bits(rv3032->regmap, RV3032_TLSB, RV3032_TLSB_CLKF, 0);
691*4882a593Smuzhiyun 	if (ret < 0)
692*4882a593Smuzhiyun 		return ret;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	ret = regmap_update_bits(rv3032->regmap, RV3032_CTRL2, RV3032_CTRL2_CLKIE, 0);
695*4882a593Smuzhiyun 	if (ret < 0)
696*4882a593Smuzhiyun 		return ret;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	ret = regmap_write(rv3032->regmap, RV3032_CLK_IRQ, 0);
699*4882a593Smuzhiyun 	if (ret < 0)
700*4882a593Smuzhiyun 		return ret;
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	init.name = "rv3032-clkout";
703*4882a593Smuzhiyun 	init.ops = &rv3032_clkout_ops;
704*4882a593Smuzhiyun 	init.flags = 0;
705*4882a593Smuzhiyun 	init.parent_names = NULL;
706*4882a593Smuzhiyun 	init.num_parents = 0;
707*4882a593Smuzhiyun 	rv3032->clkout_hw.init = &init;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	of_property_read_string(node, "clock-output-names", &init.name);
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	clk = devm_clk_register(&client->dev, &rv3032->clkout_hw);
712*4882a593Smuzhiyun 	if (!IS_ERR(clk))
713*4882a593Smuzhiyun 		of_clk_add_provider(node, of_clk_src_simple_get, clk);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	return 0;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun #endif
718*4882a593Smuzhiyun 
rv3032_hwmon_read_temp(struct device * dev,long * mC)719*4882a593Smuzhiyun static int rv3032_hwmon_read_temp(struct device *dev, long *mC)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun 	struct rv3032_data *rv3032 = dev_get_drvdata(dev);
722*4882a593Smuzhiyun 	u8 buf[2];
723*4882a593Smuzhiyun 	int temp, prev = 0;
724*4882a593Smuzhiyun 	int ret;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	ret = regmap_bulk_read(rv3032->regmap, RV3032_TLSB, buf, sizeof(buf));
727*4882a593Smuzhiyun 	if (ret)
728*4882a593Smuzhiyun 		return ret;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	temp = sign_extend32(buf[1], 7) << 4;
731*4882a593Smuzhiyun 	temp |= FIELD_GET(RV3032_TLSB_TEMP, buf[0]);
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	/* No blocking or shadowing on RV3032_TLSB and RV3032_TMSB */
734*4882a593Smuzhiyun 	do {
735*4882a593Smuzhiyun 		prev = temp;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 		ret = regmap_bulk_read(rv3032->regmap, RV3032_TLSB, buf, sizeof(buf));
738*4882a593Smuzhiyun 		if (ret)
739*4882a593Smuzhiyun 			return ret;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 		temp = sign_extend32(buf[1], 7) << 4;
742*4882a593Smuzhiyun 		temp |= FIELD_GET(RV3032_TLSB_TEMP, buf[0]);
743*4882a593Smuzhiyun 	} while (temp != prev);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	*mC = (temp * 1000) / 16;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	return 0;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun 
rv3032_hwmon_is_visible(const void * data,enum hwmon_sensor_types type,u32 attr,int channel)750*4882a593Smuzhiyun static umode_t rv3032_hwmon_is_visible(const void *data, enum hwmon_sensor_types type,
751*4882a593Smuzhiyun 				       u32 attr, int channel)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 	if (type != hwmon_temp)
754*4882a593Smuzhiyun 		return 0;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	switch (attr) {
757*4882a593Smuzhiyun 	case hwmon_temp_input:
758*4882a593Smuzhiyun 		return 0444;
759*4882a593Smuzhiyun 	default:
760*4882a593Smuzhiyun 		return 0;
761*4882a593Smuzhiyun 	}
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun 
rv3032_hwmon_read(struct device * dev,enum hwmon_sensor_types type,u32 attr,int channel,long * temp)764*4882a593Smuzhiyun static int rv3032_hwmon_read(struct device *dev, enum hwmon_sensor_types type,
765*4882a593Smuzhiyun 			     u32 attr, int channel, long *temp)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	int err;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	switch (attr) {
770*4882a593Smuzhiyun 	case hwmon_temp_input:
771*4882a593Smuzhiyun 		err = rv3032_hwmon_read_temp(dev, temp);
772*4882a593Smuzhiyun 		break;
773*4882a593Smuzhiyun 	default:
774*4882a593Smuzhiyun 		err = -EOPNOTSUPP;
775*4882a593Smuzhiyun 		break;
776*4882a593Smuzhiyun 	}
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	return err;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun static const struct hwmon_channel_info *rv3032_hwmon_info[] = {
782*4882a593Smuzhiyun 	HWMON_CHANNEL_INFO(chip, HWMON_C_REGISTER_TZ),
783*4882a593Smuzhiyun 	HWMON_CHANNEL_INFO(temp, HWMON_T_INPUT | HWMON_T_MAX | HWMON_T_MAX_HYST),
784*4882a593Smuzhiyun 	NULL
785*4882a593Smuzhiyun };
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun static const struct hwmon_ops rv3032_hwmon_hwmon_ops = {
788*4882a593Smuzhiyun 	.is_visible = rv3032_hwmon_is_visible,
789*4882a593Smuzhiyun 	.read = rv3032_hwmon_read,
790*4882a593Smuzhiyun };
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun static const struct hwmon_chip_info rv3032_hwmon_chip_info = {
793*4882a593Smuzhiyun 	.ops = &rv3032_hwmon_hwmon_ops,
794*4882a593Smuzhiyun 	.info = rv3032_hwmon_info,
795*4882a593Smuzhiyun };
796*4882a593Smuzhiyun 
rv3032_hwmon_register(struct device * dev)797*4882a593Smuzhiyun static void rv3032_hwmon_register(struct device *dev)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun 	struct rv3032_data *rv3032 = dev_get_drvdata(dev);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	if (!IS_REACHABLE(CONFIG_HWMON))
802*4882a593Smuzhiyun 		return;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	devm_hwmon_device_register_with_info(dev, "rv3032", rv3032, &rv3032_hwmon_chip_info, NULL);
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun static struct rtc_class_ops rv3032_rtc_ops = {
808*4882a593Smuzhiyun 	.read_time = rv3032_get_time,
809*4882a593Smuzhiyun 	.set_time = rv3032_set_time,
810*4882a593Smuzhiyun 	.read_offset = rv3032_read_offset,
811*4882a593Smuzhiyun 	.set_offset = rv3032_set_offset,
812*4882a593Smuzhiyun 	.ioctl = rv3032_ioctl,
813*4882a593Smuzhiyun };
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun static const struct regmap_config regmap_config = {
816*4882a593Smuzhiyun 	.reg_bits = 8,
817*4882a593Smuzhiyun 	.val_bits = 8,
818*4882a593Smuzhiyun 	.max_register = 0xCA,
819*4882a593Smuzhiyun };
820*4882a593Smuzhiyun 
rv3032_probe(struct i2c_client * client)821*4882a593Smuzhiyun static int rv3032_probe(struct i2c_client *client)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun 	struct rv3032_data *rv3032;
824*4882a593Smuzhiyun 	int ret, status;
825*4882a593Smuzhiyun 	struct nvmem_config nvmem_cfg = {
826*4882a593Smuzhiyun 		.name = "rv3032_nvram",
827*4882a593Smuzhiyun 		.word_size = 1,
828*4882a593Smuzhiyun 		.stride = 1,
829*4882a593Smuzhiyun 		.size = 16,
830*4882a593Smuzhiyun 		.type = NVMEM_TYPE_BATTERY_BACKED,
831*4882a593Smuzhiyun 		.reg_read = rv3032_nvram_read,
832*4882a593Smuzhiyun 		.reg_write = rv3032_nvram_write,
833*4882a593Smuzhiyun 	};
834*4882a593Smuzhiyun 	struct nvmem_config eeprom_cfg = {
835*4882a593Smuzhiyun 		.name = "rv3032_eeprom",
836*4882a593Smuzhiyun 		.word_size = 1,
837*4882a593Smuzhiyun 		.stride = 1,
838*4882a593Smuzhiyun 		.size = 32,
839*4882a593Smuzhiyun 		.type = NVMEM_TYPE_EEPROM,
840*4882a593Smuzhiyun 		.reg_read = rv3032_eeprom_read,
841*4882a593Smuzhiyun 		.reg_write = rv3032_eeprom_write,
842*4882a593Smuzhiyun 	};
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	rv3032 = devm_kzalloc(&client->dev, sizeof(struct rv3032_data),
845*4882a593Smuzhiyun 			      GFP_KERNEL);
846*4882a593Smuzhiyun 	if (!rv3032)
847*4882a593Smuzhiyun 		return -ENOMEM;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	rv3032->regmap = devm_regmap_init_i2c(client, &regmap_config);
850*4882a593Smuzhiyun 	if (IS_ERR(rv3032->regmap))
851*4882a593Smuzhiyun 		return PTR_ERR(rv3032->regmap);
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	i2c_set_clientdata(client, rv3032);
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	ret = regmap_read(rv3032->regmap, RV3032_STATUS, &status);
856*4882a593Smuzhiyun 	if (ret < 0)
857*4882a593Smuzhiyun 		return ret;
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	rv3032->rtc = devm_rtc_allocate_device(&client->dev);
860*4882a593Smuzhiyun 	if (IS_ERR(rv3032->rtc))
861*4882a593Smuzhiyun 		return PTR_ERR(rv3032->rtc);
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	if (client->irq > 0) {
864*4882a593Smuzhiyun 		ret = devm_request_threaded_irq(&client->dev, client->irq,
865*4882a593Smuzhiyun 						NULL, rv3032_handle_irq,
866*4882a593Smuzhiyun 						IRQF_TRIGGER_LOW | IRQF_ONESHOT,
867*4882a593Smuzhiyun 						"rv3032", rv3032);
868*4882a593Smuzhiyun 		if (ret) {
869*4882a593Smuzhiyun 			dev_warn(&client->dev, "unable to request IRQ, alarms disabled\n");
870*4882a593Smuzhiyun 			client->irq = 0;
871*4882a593Smuzhiyun 		} else {
872*4882a593Smuzhiyun 			rv3032_rtc_ops.read_alarm = rv3032_get_alarm;
873*4882a593Smuzhiyun 			rv3032_rtc_ops.set_alarm = rv3032_set_alarm;
874*4882a593Smuzhiyun 			rv3032_rtc_ops.alarm_irq_enable = rv3032_alarm_irq_enable;
875*4882a593Smuzhiyun 		}
876*4882a593Smuzhiyun 	}
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	ret = regmap_update_bits(rv3032->regmap, RV3032_CTRL1,
879*4882a593Smuzhiyun 				 RV3032_CTRL1_WADA, RV3032_CTRL1_WADA);
880*4882a593Smuzhiyun 	if (ret)
881*4882a593Smuzhiyun 		return ret;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	rv3032_trickle_charger_setup(&client->dev, rv3032);
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	rv3032->rtc->range_min = RTC_TIMESTAMP_BEGIN_2000;
886*4882a593Smuzhiyun 	rv3032->rtc->range_max = RTC_TIMESTAMP_END_2099;
887*4882a593Smuzhiyun 	rv3032->rtc->ops = &rv3032_rtc_ops;
888*4882a593Smuzhiyun 	ret = rtc_register_device(rv3032->rtc);
889*4882a593Smuzhiyun 	if (ret)
890*4882a593Smuzhiyun 		return ret;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	nvmem_cfg.priv = rv3032;
893*4882a593Smuzhiyun 	rtc_nvmem_register(rv3032->rtc, &nvmem_cfg);
894*4882a593Smuzhiyun 	eeprom_cfg.priv = rv3032;
895*4882a593Smuzhiyun 	rtc_nvmem_register(rv3032->rtc, &eeprom_cfg);
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	rv3032->rtc->max_user_freq = 1;
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun #ifdef CONFIG_COMMON_CLK
900*4882a593Smuzhiyun 	rv3032_clkout_register_clk(rv3032, client);
901*4882a593Smuzhiyun #endif
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	rv3032_hwmon_register(&client->dev);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	return 0;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun static const struct of_device_id rv3032_of_match[] = {
909*4882a593Smuzhiyun 	{ .compatible = "microcrystal,rv3032", },
910*4882a593Smuzhiyun 	{ }
911*4882a593Smuzhiyun };
912*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rv3032_of_match);
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun static struct i2c_driver rv3032_driver = {
915*4882a593Smuzhiyun 	.driver = {
916*4882a593Smuzhiyun 		.name = "rtc-rv3032",
917*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(rv3032_of_match),
918*4882a593Smuzhiyun 	},
919*4882a593Smuzhiyun 	.probe_new	= rv3032_probe,
920*4882a593Smuzhiyun };
921*4882a593Smuzhiyun module_i2c_driver(rv3032_driver);
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun MODULE_AUTHOR("Alexandre Belloni <alexandre.belloni@bootlin.com>");
924*4882a593Smuzhiyun MODULE_DESCRIPTION("Micro Crystal RV3032 RTC driver");
925*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
926