xref: /OK3568_Linux_fs/kernel/drivers/rtc/rtc-r7301.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * EPSON TOYOCOM RTC-7301SF/DG Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2016 Akinobu Mita <akinobu.mita@gmail.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on rtc-rp5c01.c
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Datasheet: http://www5.epsondevice.com/en/products/parallel/rtc7301sf.html
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/rtc.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define DRV_NAME "rtc-r7301"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define RTC7301_1_SEC		0x0	/* Bank 0 and Band 1 */
24*4882a593Smuzhiyun #define RTC7301_10_SEC		0x1	/* Bank 0 and Band 1 */
25*4882a593Smuzhiyun #define RTC7301_AE		BIT(3)
26*4882a593Smuzhiyun #define RTC7301_1_MIN		0x2	/* Bank 0 and Band 1 */
27*4882a593Smuzhiyun #define RTC7301_10_MIN		0x3	/* Bank 0 and Band 1 */
28*4882a593Smuzhiyun #define RTC7301_1_HOUR		0x4	/* Bank 0 and Band 1 */
29*4882a593Smuzhiyun #define RTC7301_10_HOUR		0x5	/* Bank 0 and Band 1 */
30*4882a593Smuzhiyun #define RTC7301_DAY_OF_WEEK	0x6	/* Bank 0 and Band 1 */
31*4882a593Smuzhiyun #define RTC7301_1_DAY		0x7	/* Bank 0 and Band 1 */
32*4882a593Smuzhiyun #define RTC7301_10_DAY		0x8	/* Bank 0 and Band 1 */
33*4882a593Smuzhiyun #define RTC7301_1_MONTH		0x9	/* Bank 0 */
34*4882a593Smuzhiyun #define RTC7301_10_MONTH	0xa	/* Bank 0 */
35*4882a593Smuzhiyun #define RTC7301_1_YEAR		0xb	/* Bank 0 */
36*4882a593Smuzhiyun #define RTC7301_10_YEAR		0xc	/* Bank 0 */
37*4882a593Smuzhiyun #define RTC7301_100_YEAR	0xd	/* Bank 0 */
38*4882a593Smuzhiyun #define RTC7301_1000_YEAR	0xe	/* Bank 0 */
39*4882a593Smuzhiyun #define RTC7301_ALARM_CONTROL	0xe	/* Bank 1 */
40*4882a593Smuzhiyun #define RTC7301_ALARM_CONTROL_AIE	BIT(0)
41*4882a593Smuzhiyun #define RTC7301_ALARM_CONTROL_AF	BIT(1)
42*4882a593Smuzhiyun #define RTC7301_TIMER_CONTROL	0xe	/* Bank 2 */
43*4882a593Smuzhiyun #define RTC7301_TIMER_CONTROL_TIE	BIT(0)
44*4882a593Smuzhiyun #define RTC7301_TIMER_CONTROL_TF	BIT(1)
45*4882a593Smuzhiyun #define RTC7301_CONTROL		0xf	/* All banks */
46*4882a593Smuzhiyun #define RTC7301_CONTROL_BUSY		BIT(0)
47*4882a593Smuzhiyun #define RTC7301_CONTROL_STOP		BIT(1)
48*4882a593Smuzhiyun #define RTC7301_CONTROL_BANK_SEL_0	BIT(2)
49*4882a593Smuzhiyun #define RTC7301_CONTROL_BANK_SEL_1	BIT(3)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun struct rtc7301_priv {
52*4882a593Smuzhiyun 	struct regmap *regmap;
53*4882a593Smuzhiyun 	int irq;
54*4882a593Smuzhiyun 	spinlock_t lock;
55*4882a593Smuzhiyun 	u8 bank;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun static const struct regmap_config rtc7301_regmap_config = {
59*4882a593Smuzhiyun 	.reg_bits = 32,
60*4882a593Smuzhiyun 	.val_bits = 8,
61*4882a593Smuzhiyun 	.reg_stride = 4,
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
rtc7301_read(struct rtc7301_priv * priv,unsigned int reg)64*4882a593Smuzhiyun static u8 rtc7301_read(struct rtc7301_priv *priv, unsigned int reg)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	int reg_stride = regmap_get_reg_stride(priv->regmap);
67*4882a593Smuzhiyun 	unsigned int val;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	regmap_read(priv->regmap, reg_stride * reg, &val);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	return val & 0xf;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
rtc7301_write(struct rtc7301_priv * priv,u8 val,unsigned int reg)74*4882a593Smuzhiyun static void rtc7301_write(struct rtc7301_priv *priv, u8 val, unsigned int reg)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	int reg_stride = regmap_get_reg_stride(priv->regmap);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	regmap_write(priv->regmap, reg_stride * reg, val);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
rtc7301_update_bits(struct rtc7301_priv * priv,unsigned int reg,u8 mask,u8 val)81*4882a593Smuzhiyun static void rtc7301_update_bits(struct rtc7301_priv *priv, unsigned int reg,
82*4882a593Smuzhiyun 				u8 mask, u8 val)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	int reg_stride = regmap_get_reg_stride(priv->regmap);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	regmap_update_bits(priv->regmap, reg_stride * reg, mask, val);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
rtc7301_wait_while_busy(struct rtc7301_priv * priv)89*4882a593Smuzhiyun static int rtc7301_wait_while_busy(struct rtc7301_priv *priv)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	int retries = 100;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	while (retries-- > 0) {
94*4882a593Smuzhiyun 		u8 val;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 		val = rtc7301_read(priv, RTC7301_CONTROL);
97*4882a593Smuzhiyun 		if (!(val & RTC7301_CONTROL_BUSY))
98*4882a593Smuzhiyun 			return 0;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 		udelay(300);
101*4882a593Smuzhiyun 	}
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	return -ETIMEDOUT;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
rtc7301_stop(struct rtc7301_priv * priv)106*4882a593Smuzhiyun static void rtc7301_stop(struct rtc7301_priv *priv)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	rtc7301_update_bits(priv, RTC7301_CONTROL, RTC7301_CONTROL_STOP,
109*4882a593Smuzhiyun 			    RTC7301_CONTROL_STOP);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
rtc7301_start(struct rtc7301_priv * priv)112*4882a593Smuzhiyun static void rtc7301_start(struct rtc7301_priv *priv)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	rtc7301_update_bits(priv, RTC7301_CONTROL, RTC7301_CONTROL_STOP, 0);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
rtc7301_select_bank(struct rtc7301_priv * priv,u8 bank)117*4882a593Smuzhiyun static void rtc7301_select_bank(struct rtc7301_priv *priv, u8 bank)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	u8 val = 0;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	if (bank == priv->bank)
122*4882a593Smuzhiyun 		return;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	if (bank & BIT(0))
125*4882a593Smuzhiyun 		val |= RTC7301_CONTROL_BANK_SEL_0;
126*4882a593Smuzhiyun 	if (bank & BIT(1))
127*4882a593Smuzhiyun 		val |= RTC7301_CONTROL_BANK_SEL_1;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	rtc7301_update_bits(priv, RTC7301_CONTROL,
130*4882a593Smuzhiyun 			    RTC7301_CONTROL_BANK_SEL_0 |
131*4882a593Smuzhiyun 			    RTC7301_CONTROL_BANK_SEL_1, val);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	priv->bank = bank;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
rtc7301_get_time(struct rtc7301_priv * priv,struct rtc_time * tm,bool alarm)136*4882a593Smuzhiyun static void rtc7301_get_time(struct rtc7301_priv *priv, struct rtc_time *tm,
137*4882a593Smuzhiyun 			     bool alarm)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	int year;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	tm->tm_sec = rtc7301_read(priv, RTC7301_1_SEC);
142*4882a593Smuzhiyun 	tm->tm_sec += (rtc7301_read(priv, RTC7301_10_SEC) & ~RTC7301_AE) * 10;
143*4882a593Smuzhiyun 	tm->tm_min = rtc7301_read(priv, RTC7301_1_MIN);
144*4882a593Smuzhiyun 	tm->tm_min += (rtc7301_read(priv, RTC7301_10_MIN) & ~RTC7301_AE) * 10;
145*4882a593Smuzhiyun 	tm->tm_hour = rtc7301_read(priv, RTC7301_1_HOUR);
146*4882a593Smuzhiyun 	tm->tm_hour += (rtc7301_read(priv, RTC7301_10_HOUR) & ~RTC7301_AE) * 10;
147*4882a593Smuzhiyun 	tm->tm_mday = rtc7301_read(priv, RTC7301_1_DAY);
148*4882a593Smuzhiyun 	tm->tm_mday += (rtc7301_read(priv, RTC7301_10_DAY) & ~RTC7301_AE) * 10;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	if (alarm) {
151*4882a593Smuzhiyun 		tm->tm_wday = -1;
152*4882a593Smuzhiyun 		tm->tm_mon = -1;
153*4882a593Smuzhiyun 		tm->tm_year = -1;
154*4882a593Smuzhiyun 		tm->tm_yday = -1;
155*4882a593Smuzhiyun 		tm->tm_isdst = -1;
156*4882a593Smuzhiyun 		return;
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	tm->tm_wday = (rtc7301_read(priv, RTC7301_DAY_OF_WEEK) & ~RTC7301_AE);
160*4882a593Smuzhiyun 	tm->tm_mon = rtc7301_read(priv, RTC7301_10_MONTH) * 10 +
161*4882a593Smuzhiyun 		     rtc7301_read(priv, RTC7301_1_MONTH) - 1;
162*4882a593Smuzhiyun 	year = rtc7301_read(priv, RTC7301_1000_YEAR) * 1000 +
163*4882a593Smuzhiyun 	       rtc7301_read(priv, RTC7301_100_YEAR) * 100 +
164*4882a593Smuzhiyun 	       rtc7301_read(priv, RTC7301_10_YEAR) * 10 +
165*4882a593Smuzhiyun 	       rtc7301_read(priv, RTC7301_1_YEAR);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	tm->tm_year = year - 1900;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
rtc7301_write_time(struct rtc7301_priv * priv,struct rtc_time * tm,bool alarm)170*4882a593Smuzhiyun static void rtc7301_write_time(struct rtc7301_priv *priv, struct rtc_time *tm,
171*4882a593Smuzhiyun 			       bool alarm)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	int year;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	rtc7301_write(priv, tm->tm_sec % 10, RTC7301_1_SEC);
176*4882a593Smuzhiyun 	rtc7301_write(priv, tm->tm_sec / 10, RTC7301_10_SEC);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	rtc7301_write(priv, tm->tm_min % 10, RTC7301_1_MIN);
179*4882a593Smuzhiyun 	rtc7301_write(priv, tm->tm_min / 10, RTC7301_10_MIN);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	rtc7301_write(priv, tm->tm_hour % 10, RTC7301_1_HOUR);
182*4882a593Smuzhiyun 	rtc7301_write(priv, tm->tm_hour / 10, RTC7301_10_HOUR);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	rtc7301_write(priv, tm->tm_mday % 10, RTC7301_1_DAY);
185*4882a593Smuzhiyun 	rtc7301_write(priv, tm->tm_mday / 10, RTC7301_10_DAY);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* Don't care for alarm register */
188*4882a593Smuzhiyun 	rtc7301_write(priv, alarm ? RTC7301_AE : tm->tm_wday,
189*4882a593Smuzhiyun 		      RTC7301_DAY_OF_WEEK);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if (alarm)
192*4882a593Smuzhiyun 		return;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	rtc7301_write(priv, (tm->tm_mon + 1) % 10, RTC7301_1_MONTH);
195*4882a593Smuzhiyun 	rtc7301_write(priv, (tm->tm_mon + 1) / 10, RTC7301_10_MONTH);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	year = tm->tm_year + 1900;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	rtc7301_write(priv, year % 10, RTC7301_1_YEAR);
200*4882a593Smuzhiyun 	rtc7301_write(priv, (year / 10) % 10, RTC7301_10_YEAR);
201*4882a593Smuzhiyun 	rtc7301_write(priv, (year / 100) % 10, RTC7301_100_YEAR);
202*4882a593Smuzhiyun 	rtc7301_write(priv, year / 1000, RTC7301_1000_YEAR);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
rtc7301_alarm_irq(struct rtc7301_priv * priv,unsigned int enabled)205*4882a593Smuzhiyun static void rtc7301_alarm_irq(struct rtc7301_priv *priv, unsigned int enabled)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	rtc7301_update_bits(priv, RTC7301_ALARM_CONTROL,
208*4882a593Smuzhiyun 			    RTC7301_ALARM_CONTROL_AF |
209*4882a593Smuzhiyun 			    RTC7301_ALARM_CONTROL_AIE,
210*4882a593Smuzhiyun 			    enabled ? RTC7301_ALARM_CONTROL_AIE : 0);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
rtc7301_read_time(struct device * dev,struct rtc_time * tm)213*4882a593Smuzhiyun static int rtc7301_read_time(struct device *dev, struct rtc_time *tm)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	struct rtc7301_priv *priv = dev_get_drvdata(dev);
216*4882a593Smuzhiyun 	unsigned long flags;
217*4882a593Smuzhiyun 	int err;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->lock, flags);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	rtc7301_select_bank(priv, 0);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	err = rtc7301_wait_while_busy(priv);
224*4882a593Smuzhiyun 	if (!err)
225*4882a593Smuzhiyun 		rtc7301_get_time(priv, tm, false);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->lock, flags);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	return err;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
rtc7301_set_time(struct device * dev,struct rtc_time * tm)232*4882a593Smuzhiyun static int rtc7301_set_time(struct device *dev, struct rtc_time *tm)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	struct rtc7301_priv *priv = dev_get_drvdata(dev);
235*4882a593Smuzhiyun 	unsigned long flags;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->lock, flags);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	rtc7301_stop(priv);
240*4882a593Smuzhiyun 	udelay(300);
241*4882a593Smuzhiyun 	rtc7301_select_bank(priv, 0);
242*4882a593Smuzhiyun 	rtc7301_write_time(priv, tm, false);
243*4882a593Smuzhiyun 	rtc7301_start(priv);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->lock, flags);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	return 0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
rtc7301_read_alarm(struct device * dev,struct rtc_wkalrm * alarm)250*4882a593Smuzhiyun static int rtc7301_read_alarm(struct device *dev, struct rtc_wkalrm *alarm)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	struct rtc7301_priv *priv = dev_get_drvdata(dev);
253*4882a593Smuzhiyun 	unsigned long flags;
254*4882a593Smuzhiyun 	u8 alrm_ctrl;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	if (priv->irq <= 0)
257*4882a593Smuzhiyun 		return -EINVAL;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->lock, flags);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	rtc7301_select_bank(priv, 1);
262*4882a593Smuzhiyun 	rtc7301_get_time(priv, &alarm->time, true);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	alrm_ctrl = rtc7301_read(priv, RTC7301_ALARM_CONTROL);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	alarm->enabled = !!(alrm_ctrl & RTC7301_ALARM_CONTROL_AIE);
267*4882a593Smuzhiyun 	alarm->pending = !!(alrm_ctrl & RTC7301_ALARM_CONTROL_AF);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->lock, flags);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return 0;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
rtc7301_set_alarm(struct device * dev,struct rtc_wkalrm * alarm)274*4882a593Smuzhiyun static int rtc7301_set_alarm(struct device *dev, struct rtc_wkalrm *alarm)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	struct rtc7301_priv *priv = dev_get_drvdata(dev);
277*4882a593Smuzhiyun 	unsigned long flags;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	if (priv->irq <= 0)
280*4882a593Smuzhiyun 		return -EINVAL;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->lock, flags);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	rtc7301_select_bank(priv, 1);
285*4882a593Smuzhiyun 	rtc7301_write_time(priv, &alarm->time, true);
286*4882a593Smuzhiyun 	rtc7301_alarm_irq(priv, alarm->enabled);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->lock, flags);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	return 0;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
rtc7301_alarm_irq_enable(struct device * dev,unsigned int enabled)293*4882a593Smuzhiyun static int rtc7301_alarm_irq_enable(struct device *dev, unsigned int enabled)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	struct rtc7301_priv *priv = dev_get_drvdata(dev);
296*4882a593Smuzhiyun 	unsigned long flags;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	if (priv->irq <= 0)
299*4882a593Smuzhiyun 		return -EINVAL;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->lock, flags);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	rtc7301_select_bank(priv, 1);
304*4882a593Smuzhiyun 	rtc7301_alarm_irq(priv, enabled);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->lock, flags);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	return 0;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun static const struct rtc_class_ops rtc7301_rtc_ops = {
312*4882a593Smuzhiyun 	.read_time	= rtc7301_read_time,
313*4882a593Smuzhiyun 	.set_time	= rtc7301_set_time,
314*4882a593Smuzhiyun 	.read_alarm	= rtc7301_read_alarm,
315*4882a593Smuzhiyun 	.set_alarm	= rtc7301_set_alarm,
316*4882a593Smuzhiyun 	.alarm_irq_enable = rtc7301_alarm_irq_enable,
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun 
rtc7301_irq_handler(int irq,void * dev_id)319*4882a593Smuzhiyun static irqreturn_t rtc7301_irq_handler(int irq, void *dev_id)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	struct rtc_device *rtc = dev_id;
322*4882a593Smuzhiyun 	struct rtc7301_priv *priv = dev_get_drvdata(rtc->dev.parent);
323*4882a593Smuzhiyun 	unsigned long flags;
324*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
325*4882a593Smuzhiyun 	u8 alrm_ctrl;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->lock, flags);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	rtc7301_select_bank(priv, 1);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	alrm_ctrl = rtc7301_read(priv, RTC7301_ALARM_CONTROL);
332*4882a593Smuzhiyun 	if (alrm_ctrl & RTC7301_ALARM_CONTROL_AF) {
333*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
334*4882a593Smuzhiyun 		rtc7301_alarm_irq(priv, false);
335*4882a593Smuzhiyun 		rtc_update_irq(rtc, 1, RTC_IRQF | RTC_AF);
336*4882a593Smuzhiyun 	}
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->lock, flags);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	return ret;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
rtc7301_init(struct rtc7301_priv * priv)343*4882a593Smuzhiyun static void rtc7301_init(struct rtc7301_priv *priv)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	unsigned long flags;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->lock, flags);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	rtc7301_select_bank(priv, 2);
350*4882a593Smuzhiyun 	rtc7301_write(priv, 0, RTC7301_TIMER_CONTROL);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->lock, flags);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
rtc7301_rtc_probe(struct platform_device * dev)355*4882a593Smuzhiyun static int __init rtc7301_rtc_probe(struct platform_device *dev)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	void __iomem *regs;
358*4882a593Smuzhiyun 	struct rtc7301_priv *priv;
359*4882a593Smuzhiyun 	struct rtc_device *rtc;
360*4882a593Smuzhiyun 	int ret;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	priv = devm_kzalloc(&dev->dev, sizeof(*priv), GFP_KERNEL);
363*4882a593Smuzhiyun 	if (!priv)
364*4882a593Smuzhiyun 		return -ENOMEM;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	regs = devm_platform_ioremap_resource(dev, 0);
367*4882a593Smuzhiyun 	if (IS_ERR(regs))
368*4882a593Smuzhiyun 		return PTR_ERR(regs);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	priv->regmap = devm_regmap_init_mmio(&dev->dev, regs,
371*4882a593Smuzhiyun 					     &rtc7301_regmap_config);
372*4882a593Smuzhiyun 	if (IS_ERR(priv->regmap))
373*4882a593Smuzhiyun 		return PTR_ERR(priv->regmap);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	priv->irq = platform_get_irq(dev, 0);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	spin_lock_init(&priv->lock);
378*4882a593Smuzhiyun 	priv->bank = -1;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	rtc7301_init(priv);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	platform_set_drvdata(dev, priv);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	rtc = devm_rtc_device_register(&dev->dev, DRV_NAME, &rtc7301_rtc_ops,
385*4882a593Smuzhiyun 				       THIS_MODULE);
386*4882a593Smuzhiyun 	if (IS_ERR(rtc))
387*4882a593Smuzhiyun 		return PTR_ERR(rtc);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	if (priv->irq > 0) {
390*4882a593Smuzhiyun 		ret = devm_request_irq(&dev->dev, priv->irq,
391*4882a593Smuzhiyun 				       rtc7301_irq_handler, IRQF_SHARED,
392*4882a593Smuzhiyun 				       dev_name(&dev->dev), rtc);
393*4882a593Smuzhiyun 		if (ret) {
394*4882a593Smuzhiyun 			priv->irq = 0;
395*4882a593Smuzhiyun 			dev_err(&dev->dev, "unable to request IRQ\n");
396*4882a593Smuzhiyun 		} else {
397*4882a593Smuzhiyun 			device_set_wakeup_capable(&dev->dev, true);
398*4882a593Smuzhiyun 		}
399*4882a593Smuzhiyun 	}
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	return 0;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
405*4882a593Smuzhiyun 
rtc7301_suspend(struct device * dev)406*4882a593Smuzhiyun static int rtc7301_suspend(struct device *dev)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	struct rtc7301_priv *priv = dev_get_drvdata(dev);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	if (device_may_wakeup(dev))
411*4882a593Smuzhiyun 		enable_irq_wake(priv->irq);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
rtc7301_resume(struct device * dev)416*4882a593Smuzhiyun static int rtc7301_resume(struct device *dev)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	struct rtc7301_priv *priv = dev_get_drvdata(dev);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	if (device_may_wakeup(dev))
421*4882a593Smuzhiyun 		disable_irq_wake(priv->irq);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	return 0;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun #endif
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(rtc7301_pm_ops, rtc7301_suspend, rtc7301_resume);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun static const struct of_device_id rtc7301_dt_match[] = {
431*4882a593Smuzhiyun 	{ .compatible = "epson,rtc7301sf" },
432*4882a593Smuzhiyun 	{ .compatible = "epson,rtc7301dg" },
433*4882a593Smuzhiyun 	{}
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rtc7301_dt_match);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun static struct platform_driver rtc7301_rtc_driver = {
438*4882a593Smuzhiyun 	.driver	= {
439*4882a593Smuzhiyun 		.name = DRV_NAME,
440*4882a593Smuzhiyun 		.of_match_table = rtc7301_dt_match,
441*4882a593Smuzhiyun 		.pm = &rtc7301_pm_ops,
442*4882a593Smuzhiyun 	},
443*4882a593Smuzhiyun };
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun module_platform_driver_probe(rtc7301_rtc_driver, rtc7301_rtc_probe);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun MODULE_AUTHOR("Akinobu Mita <akinobu.mita@gmail.com>");
448*4882a593Smuzhiyun MODULE_LICENSE("GPL");
449*4882a593Smuzhiyun MODULE_DESCRIPTION("EPSON TOYOCOM RTC-7301SF/DG Driver");
450*4882a593Smuzhiyun MODULE_ALIAS("platform:rtc-r7301");
451