xref: /OK3568_Linux_fs/kernel/drivers/rtc/rtc-pm8xxx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
3*4882a593Smuzhiyun  */
4*4882a593Smuzhiyun #include <linux/of.h>
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include <linux/init.h>
7*4882a593Smuzhiyun #include <linux/rtc.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/pm.h>
10*4882a593Smuzhiyun #include <linux/regmap.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/spinlock.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /* RTC Register offsets from RTC CTRL REG */
15*4882a593Smuzhiyun #define PM8XXX_ALARM_CTRL_OFFSET	0x01
16*4882a593Smuzhiyun #define PM8XXX_RTC_WRITE_OFFSET		0x02
17*4882a593Smuzhiyun #define PM8XXX_RTC_READ_OFFSET		0x06
18*4882a593Smuzhiyun #define PM8XXX_ALARM_RW_OFFSET		0x0A
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* RTC_CTRL register bit fields */
21*4882a593Smuzhiyun #define PM8xxx_RTC_ENABLE		BIT(7)
22*4882a593Smuzhiyun #define PM8xxx_RTC_ALARM_CLEAR		BIT(0)
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define NUM_8_BIT_RTC_REGS		0x4
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /**
27*4882a593Smuzhiyun  * struct pm8xxx_rtc_regs - describe RTC registers per PMIC versions
28*4882a593Smuzhiyun  * @ctrl: base address of control register
29*4882a593Smuzhiyun  * @write: base address of write register
30*4882a593Smuzhiyun  * @read: base address of read register
31*4882a593Smuzhiyun  * @alarm_ctrl: base address of alarm control register
32*4882a593Smuzhiyun  * @alarm_ctrl2: base address of alarm control2 register
33*4882a593Smuzhiyun  * @alarm_rw: base address of alarm read-write register
34*4882a593Smuzhiyun  * @alarm_en: alarm enable mask
35*4882a593Smuzhiyun  */
36*4882a593Smuzhiyun struct pm8xxx_rtc_regs {
37*4882a593Smuzhiyun 	unsigned int ctrl;
38*4882a593Smuzhiyun 	unsigned int write;
39*4882a593Smuzhiyun 	unsigned int read;
40*4882a593Smuzhiyun 	unsigned int alarm_ctrl;
41*4882a593Smuzhiyun 	unsigned int alarm_ctrl2;
42*4882a593Smuzhiyun 	unsigned int alarm_rw;
43*4882a593Smuzhiyun 	unsigned int alarm_en;
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /**
47*4882a593Smuzhiyun  * struct pm8xxx_rtc -  rtc driver internal structure
48*4882a593Smuzhiyun  * @rtc:		rtc device for this driver.
49*4882a593Smuzhiyun  * @regmap:		regmap used to access RTC registers
50*4882a593Smuzhiyun  * @allow_set_time:	indicates whether writing to the RTC is allowed
51*4882a593Smuzhiyun  * @rtc_alarm_irq:	rtc alarm irq number.
52*4882a593Smuzhiyun  * @regs:		rtc registers description.
53*4882a593Smuzhiyun  * @rtc_dev:		device structure.
54*4882a593Smuzhiyun  * @ctrl_reg_lock:	spinlock protecting access to ctrl_reg.
55*4882a593Smuzhiyun  */
56*4882a593Smuzhiyun struct pm8xxx_rtc {
57*4882a593Smuzhiyun 	struct rtc_device *rtc;
58*4882a593Smuzhiyun 	struct regmap *regmap;
59*4882a593Smuzhiyun 	bool allow_set_time;
60*4882a593Smuzhiyun 	int rtc_alarm_irq;
61*4882a593Smuzhiyun 	const struct pm8xxx_rtc_regs *regs;
62*4882a593Smuzhiyun 	struct device *rtc_dev;
63*4882a593Smuzhiyun 	spinlock_t ctrl_reg_lock;
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun  * Steps to write the RTC registers.
68*4882a593Smuzhiyun  * 1. Disable alarm if enabled.
69*4882a593Smuzhiyun  * 2. Disable rtc if enabled.
70*4882a593Smuzhiyun  * 3. Write 0x00 to LSB.
71*4882a593Smuzhiyun  * 4. Write Byte[1], Byte[2], Byte[3] then Byte[0].
72*4882a593Smuzhiyun  * 5. Enable rtc if disabled in step 2.
73*4882a593Smuzhiyun  * 6. Enable alarm if disabled in step 1.
74*4882a593Smuzhiyun  */
pm8xxx_rtc_set_time(struct device * dev,struct rtc_time * tm)75*4882a593Smuzhiyun static int pm8xxx_rtc_set_time(struct device *dev, struct rtc_time *tm)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	int rc, i;
78*4882a593Smuzhiyun 	unsigned long secs, irq_flags;
79*4882a593Smuzhiyun 	u8 value[NUM_8_BIT_RTC_REGS], alarm_enabled = 0, rtc_disabled = 0;
80*4882a593Smuzhiyun 	unsigned int ctrl_reg, rtc_ctrl_reg;
81*4882a593Smuzhiyun 	struct pm8xxx_rtc *rtc_dd = dev_get_drvdata(dev);
82*4882a593Smuzhiyun 	const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	if (!rtc_dd->allow_set_time)
85*4882a593Smuzhiyun 		return -EACCES;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	secs = rtc_tm_to_time64(tm);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	dev_dbg(dev, "Seconds value to be written to RTC = %lu\n", secs);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	for (i = 0; i < NUM_8_BIT_RTC_REGS; i++) {
92*4882a593Smuzhiyun 		value[i] = secs & 0xFF;
93*4882a593Smuzhiyun 		secs >>= 8;
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	spin_lock_irqsave(&rtc_dd->ctrl_reg_lock, irq_flags);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	rc = regmap_read(rtc_dd->regmap, regs->alarm_ctrl, &ctrl_reg);
99*4882a593Smuzhiyun 	if (rc)
100*4882a593Smuzhiyun 		goto rtc_rw_fail;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	if (ctrl_reg & regs->alarm_en) {
103*4882a593Smuzhiyun 		alarm_enabled = 1;
104*4882a593Smuzhiyun 		ctrl_reg &= ~regs->alarm_en;
105*4882a593Smuzhiyun 		rc = regmap_write(rtc_dd->regmap, regs->alarm_ctrl, ctrl_reg);
106*4882a593Smuzhiyun 		if (rc) {
107*4882a593Smuzhiyun 			dev_err(dev, "Write to RTC Alarm control register failed\n");
108*4882a593Smuzhiyun 			goto rtc_rw_fail;
109*4882a593Smuzhiyun 		}
110*4882a593Smuzhiyun 	}
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* Disable RTC H/w before writing on RTC register */
113*4882a593Smuzhiyun 	rc = regmap_read(rtc_dd->regmap, regs->ctrl, &rtc_ctrl_reg);
114*4882a593Smuzhiyun 	if (rc)
115*4882a593Smuzhiyun 		goto rtc_rw_fail;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	if (rtc_ctrl_reg & PM8xxx_RTC_ENABLE) {
118*4882a593Smuzhiyun 		rtc_disabled = 1;
119*4882a593Smuzhiyun 		rtc_ctrl_reg &= ~PM8xxx_RTC_ENABLE;
120*4882a593Smuzhiyun 		rc = regmap_write(rtc_dd->regmap, regs->ctrl, rtc_ctrl_reg);
121*4882a593Smuzhiyun 		if (rc) {
122*4882a593Smuzhiyun 			dev_err(dev, "Write to RTC control register failed\n");
123*4882a593Smuzhiyun 			goto rtc_rw_fail;
124*4882a593Smuzhiyun 		}
125*4882a593Smuzhiyun 	}
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/* Write 0 to Byte[0] */
128*4882a593Smuzhiyun 	rc = regmap_write(rtc_dd->regmap, regs->write, 0);
129*4882a593Smuzhiyun 	if (rc) {
130*4882a593Smuzhiyun 		dev_err(dev, "Write to RTC write data register failed\n");
131*4882a593Smuzhiyun 		goto rtc_rw_fail;
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* Write Byte[1], Byte[2], Byte[3] */
135*4882a593Smuzhiyun 	rc = regmap_bulk_write(rtc_dd->regmap, regs->write + 1,
136*4882a593Smuzhiyun 			       &value[1], sizeof(value) - 1);
137*4882a593Smuzhiyun 	if (rc) {
138*4882a593Smuzhiyun 		dev_err(dev, "Write to RTC write data register failed\n");
139*4882a593Smuzhiyun 		goto rtc_rw_fail;
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/* Write Byte[0] */
143*4882a593Smuzhiyun 	rc = regmap_write(rtc_dd->regmap, regs->write, value[0]);
144*4882a593Smuzhiyun 	if (rc) {
145*4882a593Smuzhiyun 		dev_err(dev, "Write to RTC write data register failed\n");
146*4882a593Smuzhiyun 		goto rtc_rw_fail;
147*4882a593Smuzhiyun 	}
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* Enable RTC H/w after writing on RTC register */
150*4882a593Smuzhiyun 	if (rtc_disabled) {
151*4882a593Smuzhiyun 		rtc_ctrl_reg |= PM8xxx_RTC_ENABLE;
152*4882a593Smuzhiyun 		rc = regmap_write(rtc_dd->regmap, regs->ctrl, rtc_ctrl_reg);
153*4882a593Smuzhiyun 		if (rc) {
154*4882a593Smuzhiyun 			dev_err(dev, "Write to RTC control register failed\n");
155*4882a593Smuzhiyun 			goto rtc_rw_fail;
156*4882a593Smuzhiyun 		}
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	if (alarm_enabled) {
160*4882a593Smuzhiyun 		ctrl_reg |= regs->alarm_en;
161*4882a593Smuzhiyun 		rc = regmap_write(rtc_dd->regmap, regs->alarm_ctrl, ctrl_reg);
162*4882a593Smuzhiyun 		if (rc) {
163*4882a593Smuzhiyun 			dev_err(dev, "Write to RTC Alarm control register failed\n");
164*4882a593Smuzhiyun 			goto rtc_rw_fail;
165*4882a593Smuzhiyun 		}
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun rtc_rw_fail:
169*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rtc_dd->ctrl_reg_lock, irq_flags);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	return rc;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
pm8xxx_rtc_read_time(struct device * dev,struct rtc_time * tm)174*4882a593Smuzhiyun static int pm8xxx_rtc_read_time(struct device *dev, struct rtc_time *tm)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	int rc;
177*4882a593Smuzhiyun 	u8 value[NUM_8_BIT_RTC_REGS];
178*4882a593Smuzhiyun 	unsigned long secs;
179*4882a593Smuzhiyun 	unsigned int reg;
180*4882a593Smuzhiyun 	struct pm8xxx_rtc *rtc_dd = dev_get_drvdata(dev);
181*4882a593Smuzhiyun 	const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	rc = regmap_bulk_read(rtc_dd->regmap, regs->read, value, sizeof(value));
184*4882a593Smuzhiyun 	if (rc) {
185*4882a593Smuzhiyun 		dev_err(dev, "RTC read data register failed\n");
186*4882a593Smuzhiyun 		return rc;
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/*
190*4882a593Smuzhiyun 	 * Read the LSB again and check if there has been a carry over.
191*4882a593Smuzhiyun 	 * If there is, redo the read operation.
192*4882a593Smuzhiyun 	 */
193*4882a593Smuzhiyun 	rc = regmap_read(rtc_dd->regmap, regs->read, &reg);
194*4882a593Smuzhiyun 	if (rc < 0) {
195*4882a593Smuzhiyun 		dev_err(dev, "RTC read data register failed\n");
196*4882a593Smuzhiyun 		return rc;
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	if (unlikely(reg < value[0])) {
200*4882a593Smuzhiyun 		rc = regmap_bulk_read(rtc_dd->regmap, regs->read,
201*4882a593Smuzhiyun 				      value, sizeof(value));
202*4882a593Smuzhiyun 		if (rc) {
203*4882a593Smuzhiyun 			dev_err(dev, "RTC read data register failed\n");
204*4882a593Smuzhiyun 			return rc;
205*4882a593Smuzhiyun 		}
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	secs = value[0] | (value[1] << 8) | (value[2] << 16) |
209*4882a593Smuzhiyun 	       ((unsigned long)value[3] << 24);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	rtc_time64_to_tm(secs, tm);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	dev_dbg(dev, "secs = %lu, h:m:s == %ptRt, y-m-d = %ptRdr\n", secs, tm, tm);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	return 0;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
pm8xxx_rtc_set_alarm(struct device * dev,struct rtc_wkalrm * alarm)218*4882a593Smuzhiyun static int pm8xxx_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alarm)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	int rc, i;
221*4882a593Smuzhiyun 	u8 value[NUM_8_BIT_RTC_REGS];
222*4882a593Smuzhiyun 	unsigned int ctrl_reg;
223*4882a593Smuzhiyun 	unsigned long secs, irq_flags;
224*4882a593Smuzhiyun 	struct pm8xxx_rtc *rtc_dd = dev_get_drvdata(dev);
225*4882a593Smuzhiyun 	const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	secs = rtc_tm_to_time64(&alarm->time);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	for (i = 0; i < NUM_8_BIT_RTC_REGS; i++) {
230*4882a593Smuzhiyun 		value[i] = secs & 0xFF;
231*4882a593Smuzhiyun 		secs >>= 8;
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	spin_lock_irqsave(&rtc_dd->ctrl_reg_lock, irq_flags);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	rc = regmap_bulk_write(rtc_dd->regmap, regs->alarm_rw, value,
237*4882a593Smuzhiyun 			       sizeof(value));
238*4882a593Smuzhiyun 	if (rc) {
239*4882a593Smuzhiyun 		dev_err(dev, "Write to RTC ALARM register failed\n");
240*4882a593Smuzhiyun 		goto rtc_rw_fail;
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	rc = regmap_read(rtc_dd->regmap, regs->alarm_ctrl, &ctrl_reg);
244*4882a593Smuzhiyun 	if (rc)
245*4882a593Smuzhiyun 		goto rtc_rw_fail;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	if (alarm->enabled)
248*4882a593Smuzhiyun 		ctrl_reg |= regs->alarm_en;
249*4882a593Smuzhiyun 	else
250*4882a593Smuzhiyun 		ctrl_reg &= ~regs->alarm_en;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	rc = regmap_write(rtc_dd->regmap, regs->alarm_ctrl, ctrl_reg);
253*4882a593Smuzhiyun 	if (rc) {
254*4882a593Smuzhiyun 		dev_err(dev, "Write to RTC alarm control register failed\n");
255*4882a593Smuzhiyun 		goto rtc_rw_fail;
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	dev_dbg(dev, "Alarm Set for h:m:s=%ptRt, y-m-d=%ptRdr\n",
259*4882a593Smuzhiyun 		&alarm->time, &alarm->time);
260*4882a593Smuzhiyun rtc_rw_fail:
261*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rtc_dd->ctrl_reg_lock, irq_flags);
262*4882a593Smuzhiyun 	return rc;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
pm8xxx_rtc_read_alarm(struct device * dev,struct rtc_wkalrm * alarm)265*4882a593Smuzhiyun static int pm8xxx_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alarm)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	int rc;
268*4882a593Smuzhiyun 	u8 value[NUM_8_BIT_RTC_REGS];
269*4882a593Smuzhiyun 	unsigned long secs;
270*4882a593Smuzhiyun 	struct pm8xxx_rtc *rtc_dd = dev_get_drvdata(dev);
271*4882a593Smuzhiyun 	const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	rc = regmap_bulk_read(rtc_dd->regmap, regs->alarm_rw, value,
274*4882a593Smuzhiyun 			      sizeof(value));
275*4882a593Smuzhiyun 	if (rc) {
276*4882a593Smuzhiyun 		dev_err(dev, "RTC alarm time read failed\n");
277*4882a593Smuzhiyun 		return rc;
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	secs = value[0] | (value[1] << 8) | (value[2] << 16) |
281*4882a593Smuzhiyun 	       ((unsigned long)value[3] << 24);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	rtc_time64_to_tm(secs, &alarm->time);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	dev_dbg(dev, "Alarm set for - h:m:s=%ptRt, y-m-d=%ptRdr\n",
286*4882a593Smuzhiyun 		&alarm->time, &alarm->time);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	return 0;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
pm8xxx_rtc_alarm_irq_enable(struct device * dev,unsigned int enable)291*4882a593Smuzhiyun static int pm8xxx_rtc_alarm_irq_enable(struct device *dev, unsigned int enable)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	int rc;
294*4882a593Smuzhiyun 	unsigned long irq_flags;
295*4882a593Smuzhiyun 	struct pm8xxx_rtc *rtc_dd = dev_get_drvdata(dev);
296*4882a593Smuzhiyun 	const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
297*4882a593Smuzhiyun 	unsigned int ctrl_reg;
298*4882a593Smuzhiyun 	u8 value[NUM_8_BIT_RTC_REGS] = {0};
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	spin_lock_irqsave(&rtc_dd->ctrl_reg_lock, irq_flags);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	rc = regmap_read(rtc_dd->regmap, regs->alarm_ctrl, &ctrl_reg);
303*4882a593Smuzhiyun 	if (rc)
304*4882a593Smuzhiyun 		goto rtc_rw_fail;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	if (enable)
307*4882a593Smuzhiyun 		ctrl_reg |= regs->alarm_en;
308*4882a593Smuzhiyun 	else
309*4882a593Smuzhiyun 		ctrl_reg &= ~regs->alarm_en;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	rc = regmap_write(rtc_dd->regmap, regs->alarm_ctrl, ctrl_reg);
312*4882a593Smuzhiyun 	if (rc) {
313*4882a593Smuzhiyun 		dev_err(dev, "Write to RTC control register failed\n");
314*4882a593Smuzhiyun 		goto rtc_rw_fail;
315*4882a593Smuzhiyun 	}
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	/* Clear Alarm register */
318*4882a593Smuzhiyun 	if (!enable) {
319*4882a593Smuzhiyun 		rc = regmap_bulk_write(rtc_dd->regmap, regs->alarm_rw, value,
320*4882a593Smuzhiyun 				       sizeof(value));
321*4882a593Smuzhiyun 		if (rc) {
322*4882a593Smuzhiyun 			dev_err(dev, "Clear RTC ALARM register failed\n");
323*4882a593Smuzhiyun 			goto rtc_rw_fail;
324*4882a593Smuzhiyun 		}
325*4882a593Smuzhiyun 	}
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun rtc_rw_fail:
328*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rtc_dd->ctrl_reg_lock, irq_flags);
329*4882a593Smuzhiyun 	return rc;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun static const struct rtc_class_ops pm8xxx_rtc_ops = {
333*4882a593Smuzhiyun 	.read_time	= pm8xxx_rtc_read_time,
334*4882a593Smuzhiyun 	.set_time	= pm8xxx_rtc_set_time,
335*4882a593Smuzhiyun 	.set_alarm	= pm8xxx_rtc_set_alarm,
336*4882a593Smuzhiyun 	.read_alarm	= pm8xxx_rtc_read_alarm,
337*4882a593Smuzhiyun 	.alarm_irq_enable = pm8xxx_rtc_alarm_irq_enable,
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun 
pm8xxx_alarm_trigger(int irq,void * dev_id)340*4882a593Smuzhiyun static irqreturn_t pm8xxx_alarm_trigger(int irq, void *dev_id)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	struct pm8xxx_rtc *rtc_dd = dev_id;
343*4882a593Smuzhiyun 	const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
344*4882a593Smuzhiyun 	unsigned int ctrl_reg;
345*4882a593Smuzhiyun 	int rc;
346*4882a593Smuzhiyun 	unsigned long irq_flags;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	rtc_update_irq(rtc_dd->rtc, 1, RTC_IRQF | RTC_AF);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	spin_lock_irqsave(&rtc_dd->ctrl_reg_lock, irq_flags);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	/* Clear the alarm enable bit */
353*4882a593Smuzhiyun 	rc = regmap_read(rtc_dd->regmap, regs->alarm_ctrl, &ctrl_reg);
354*4882a593Smuzhiyun 	if (rc) {
355*4882a593Smuzhiyun 		spin_unlock_irqrestore(&rtc_dd->ctrl_reg_lock, irq_flags);
356*4882a593Smuzhiyun 		goto rtc_alarm_handled;
357*4882a593Smuzhiyun 	}
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	ctrl_reg &= ~regs->alarm_en;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	rc = regmap_write(rtc_dd->regmap, regs->alarm_ctrl, ctrl_reg);
362*4882a593Smuzhiyun 	if (rc) {
363*4882a593Smuzhiyun 		spin_unlock_irqrestore(&rtc_dd->ctrl_reg_lock, irq_flags);
364*4882a593Smuzhiyun 		dev_err(rtc_dd->rtc_dev,
365*4882a593Smuzhiyun 			"Write to alarm control register failed\n");
366*4882a593Smuzhiyun 		goto rtc_alarm_handled;
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rtc_dd->ctrl_reg_lock, irq_flags);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	/* Clear RTC alarm register */
372*4882a593Smuzhiyun 	rc = regmap_read(rtc_dd->regmap, regs->alarm_ctrl2, &ctrl_reg);
373*4882a593Smuzhiyun 	if (rc) {
374*4882a593Smuzhiyun 		dev_err(rtc_dd->rtc_dev,
375*4882a593Smuzhiyun 			"RTC Alarm control2 register read failed\n");
376*4882a593Smuzhiyun 		goto rtc_alarm_handled;
377*4882a593Smuzhiyun 	}
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	ctrl_reg |= PM8xxx_RTC_ALARM_CLEAR;
380*4882a593Smuzhiyun 	rc = regmap_write(rtc_dd->regmap, regs->alarm_ctrl2, ctrl_reg);
381*4882a593Smuzhiyun 	if (rc)
382*4882a593Smuzhiyun 		dev_err(rtc_dd->rtc_dev,
383*4882a593Smuzhiyun 			"Write to RTC Alarm control2 register failed\n");
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun rtc_alarm_handled:
386*4882a593Smuzhiyun 	return IRQ_HANDLED;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
pm8xxx_rtc_enable(struct pm8xxx_rtc * rtc_dd)389*4882a593Smuzhiyun static int pm8xxx_rtc_enable(struct pm8xxx_rtc *rtc_dd)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
392*4882a593Smuzhiyun 	unsigned int ctrl_reg;
393*4882a593Smuzhiyun 	int rc;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	/* Check if the RTC is on, else turn it on */
396*4882a593Smuzhiyun 	rc = regmap_read(rtc_dd->regmap, regs->ctrl, &ctrl_reg);
397*4882a593Smuzhiyun 	if (rc)
398*4882a593Smuzhiyun 		return rc;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	if (!(ctrl_reg & PM8xxx_RTC_ENABLE)) {
401*4882a593Smuzhiyun 		ctrl_reg |= PM8xxx_RTC_ENABLE;
402*4882a593Smuzhiyun 		rc = regmap_write(rtc_dd->regmap, regs->ctrl, ctrl_reg);
403*4882a593Smuzhiyun 		if (rc)
404*4882a593Smuzhiyun 			return rc;
405*4882a593Smuzhiyun 	}
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	return 0;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun static const struct pm8xxx_rtc_regs pm8921_regs = {
411*4882a593Smuzhiyun 	.ctrl		= 0x11d,
412*4882a593Smuzhiyun 	.write		= 0x11f,
413*4882a593Smuzhiyun 	.read		= 0x123,
414*4882a593Smuzhiyun 	.alarm_rw	= 0x127,
415*4882a593Smuzhiyun 	.alarm_ctrl	= 0x11d,
416*4882a593Smuzhiyun 	.alarm_ctrl2	= 0x11e,
417*4882a593Smuzhiyun 	.alarm_en	= BIT(1),
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun static const struct pm8xxx_rtc_regs pm8058_regs = {
421*4882a593Smuzhiyun 	.ctrl		= 0x1e8,
422*4882a593Smuzhiyun 	.write		= 0x1ea,
423*4882a593Smuzhiyun 	.read		= 0x1ee,
424*4882a593Smuzhiyun 	.alarm_rw	= 0x1f2,
425*4882a593Smuzhiyun 	.alarm_ctrl	= 0x1e8,
426*4882a593Smuzhiyun 	.alarm_ctrl2	= 0x1e9,
427*4882a593Smuzhiyun 	.alarm_en	= BIT(1),
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun static const struct pm8xxx_rtc_regs pm8941_regs = {
431*4882a593Smuzhiyun 	.ctrl		= 0x6046,
432*4882a593Smuzhiyun 	.write		= 0x6040,
433*4882a593Smuzhiyun 	.read		= 0x6048,
434*4882a593Smuzhiyun 	.alarm_rw	= 0x6140,
435*4882a593Smuzhiyun 	.alarm_ctrl	= 0x6146,
436*4882a593Smuzhiyun 	.alarm_ctrl2	= 0x6148,
437*4882a593Smuzhiyun 	.alarm_en	= BIT(7),
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun /*
441*4882a593Smuzhiyun  * Hardcoded RTC bases until IORESOURCE_REG mapping is figured out
442*4882a593Smuzhiyun  */
443*4882a593Smuzhiyun static const struct of_device_id pm8xxx_id_table[] = {
444*4882a593Smuzhiyun 	{ .compatible = "qcom,pm8921-rtc", .data = &pm8921_regs },
445*4882a593Smuzhiyun 	{ .compatible = "qcom,pm8018-rtc", .data = &pm8921_regs },
446*4882a593Smuzhiyun 	{ .compatible = "qcom,pm8058-rtc", .data = &pm8058_regs },
447*4882a593Smuzhiyun 	{ .compatible = "qcom,pm8941-rtc", .data = &pm8941_regs },
448*4882a593Smuzhiyun 	{ },
449*4882a593Smuzhiyun };
450*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, pm8xxx_id_table);
451*4882a593Smuzhiyun 
pm8xxx_rtc_probe(struct platform_device * pdev)452*4882a593Smuzhiyun static int pm8xxx_rtc_probe(struct platform_device *pdev)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	int rc;
455*4882a593Smuzhiyun 	struct pm8xxx_rtc *rtc_dd;
456*4882a593Smuzhiyun 	const struct of_device_id *match;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	match = of_match_node(pm8xxx_id_table, pdev->dev.of_node);
459*4882a593Smuzhiyun 	if (!match)
460*4882a593Smuzhiyun 		return -ENXIO;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	rtc_dd = devm_kzalloc(&pdev->dev, sizeof(*rtc_dd), GFP_KERNEL);
463*4882a593Smuzhiyun 	if (rtc_dd == NULL)
464*4882a593Smuzhiyun 		return -ENOMEM;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	/* Initialise spinlock to protect RTC control register */
467*4882a593Smuzhiyun 	spin_lock_init(&rtc_dd->ctrl_reg_lock);
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	rtc_dd->regmap = dev_get_regmap(pdev->dev.parent, NULL);
470*4882a593Smuzhiyun 	if (!rtc_dd->regmap) {
471*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Parent regmap unavailable.\n");
472*4882a593Smuzhiyun 		return -ENXIO;
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	rtc_dd->rtc_alarm_irq = platform_get_irq(pdev, 0);
476*4882a593Smuzhiyun 	if (rtc_dd->rtc_alarm_irq < 0)
477*4882a593Smuzhiyun 		return -ENXIO;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	rtc_dd->allow_set_time = of_property_read_bool(pdev->dev.of_node,
480*4882a593Smuzhiyun 						      "allow-set-time");
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	rtc_dd->regs = match->data;
483*4882a593Smuzhiyun 	rtc_dd->rtc_dev = &pdev->dev;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	rc = pm8xxx_rtc_enable(rtc_dd);
486*4882a593Smuzhiyun 	if (rc)
487*4882a593Smuzhiyun 		return rc;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	platform_set_drvdata(pdev, rtc_dd);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	device_init_wakeup(&pdev->dev, 1);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	/* Register the RTC device */
494*4882a593Smuzhiyun 	rtc_dd->rtc = devm_rtc_allocate_device(&pdev->dev);
495*4882a593Smuzhiyun 	if (IS_ERR(rtc_dd->rtc))
496*4882a593Smuzhiyun 		return PTR_ERR(rtc_dd->rtc);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	rtc_dd->rtc->ops = &pm8xxx_rtc_ops;
499*4882a593Smuzhiyun 	rtc_dd->rtc->range_max = U32_MAX;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	/* Request the alarm IRQ */
502*4882a593Smuzhiyun 	rc = devm_request_any_context_irq(&pdev->dev, rtc_dd->rtc_alarm_irq,
503*4882a593Smuzhiyun 					  pm8xxx_alarm_trigger,
504*4882a593Smuzhiyun 					  IRQF_TRIGGER_RISING,
505*4882a593Smuzhiyun 					  "pm8xxx_rtc_alarm", rtc_dd);
506*4882a593Smuzhiyun 	if (rc < 0) {
507*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Request IRQ failed (%d)\n", rc);
508*4882a593Smuzhiyun 		return rc;
509*4882a593Smuzhiyun 	}
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	return rtc_register_device(rtc_dd->rtc);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
pm8xxx_rtc_resume(struct device * dev)515*4882a593Smuzhiyun static int pm8xxx_rtc_resume(struct device *dev)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun 	struct pm8xxx_rtc *rtc_dd = dev_get_drvdata(dev);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	if (device_may_wakeup(dev))
520*4882a593Smuzhiyun 		disable_irq_wake(rtc_dd->rtc_alarm_irq);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	return 0;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
pm8xxx_rtc_suspend(struct device * dev)525*4882a593Smuzhiyun static int pm8xxx_rtc_suspend(struct device *dev)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	struct pm8xxx_rtc *rtc_dd = dev_get_drvdata(dev);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	if (device_may_wakeup(dev))
530*4882a593Smuzhiyun 		enable_irq_wake(rtc_dd->rtc_alarm_irq);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	return 0;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun #endif
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(pm8xxx_rtc_pm_ops,
537*4882a593Smuzhiyun 			 pm8xxx_rtc_suspend,
538*4882a593Smuzhiyun 			 pm8xxx_rtc_resume);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun static struct platform_driver pm8xxx_rtc_driver = {
541*4882a593Smuzhiyun 	.probe		= pm8xxx_rtc_probe,
542*4882a593Smuzhiyun 	.driver	= {
543*4882a593Smuzhiyun 		.name		= "rtc-pm8xxx",
544*4882a593Smuzhiyun 		.pm		= &pm8xxx_rtc_pm_ops,
545*4882a593Smuzhiyun 		.of_match_table	= pm8xxx_id_table,
546*4882a593Smuzhiyun 	},
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun module_platform_driver(pm8xxx_rtc_driver);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun MODULE_ALIAS("platform:rtc-pm8xxx");
552*4882a593Smuzhiyun MODULE_DESCRIPTION("PMIC8xxx RTC driver");
553*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
554*4882a593Smuzhiyun MODULE_AUTHOR("Anirudh Ghayal <aghayal@codeaurora.org>");
555