xref: /OK3568_Linux_fs/kernel/drivers/rtc/rtc-pcf85363.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * drivers/rtc/rtc-pcf85363.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Driver for NXP PCF85363 real-time clock.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2017 Eric Nelson
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/i2c.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/rtc.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/errno.h>
16*4882a593Smuzhiyun #include <linux/bcd.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <linux/regmap.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /*
22*4882a593Smuzhiyun  * Date/Time registers
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun #define DT_100THS	0x00
25*4882a593Smuzhiyun #define DT_SECS		0x01
26*4882a593Smuzhiyun #define DT_MINUTES	0x02
27*4882a593Smuzhiyun #define DT_HOURS	0x03
28*4882a593Smuzhiyun #define DT_DAYS		0x04
29*4882a593Smuzhiyun #define DT_WEEKDAYS	0x05
30*4882a593Smuzhiyun #define DT_MONTHS	0x06
31*4882a593Smuzhiyun #define DT_YEARS	0x07
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun  * Alarm registers
35*4882a593Smuzhiyun  */
36*4882a593Smuzhiyun #define DT_SECOND_ALM1	0x08
37*4882a593Smuzhiyun #define DT_MINUTE_ALM1	0x09
38*4882a593Smuzhiyun #define DT_HOUR_ALM1	0x0a
39*4882a593Smuzhiyun #define DT_DAY_ALM1	0x0b
40*4882a593Smuzhiyun #define DT_MONTH_ALM1	0x0c
41*4882a593Smuzhiyun #define DT_MINUTE_ALM2	0x0d
42*4882a593Smuzhiyun #define DT_HOUR_ALM2	0x0e
43*4882a593Smuzhiyun #define DT_WEEKDAY_ALM2	0x0f
44*4882a593Smuzhiyun #define DT_ALARM_EN	0x10
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /*
47*4882a593Smuzhiyun  * Time stamp registers
48*4882a593Smuzhiyun  */
49*4882a593Smuzhiyun #define DT_TIMESTAMP1	0x11
50*4882a593Smuzhiyun #define DT_TIMESTAMP2	0x17
51*4882a593Smuzhiyun #define DT_TIMESTAMP3	0x1d
52*4882a593Smuzhiyun #define DT_TS_MODE	0x23
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun  * control registers
56*4882a593Smuzhiyun  */
57*4882a593Smuzhiyun #define CTRL_OFFSET	0x24
58*4882a593Smuzhiyun #define CTRL_OSCILLATOR	0x25
59*4882a593Smuzhiyun #define CTRL_BATTERY	0x26
60*4882a593Smuzhiyun #define CTRL_PIN_IO	0x27
61*4882a593Smuzhiyun #define CTRL_FUNCTION	0x28
62*4882a593Smuzhiyun #define CTRL_INTA_EN	0x29
63*4882a593Smuzhiyun #define CTRL_INTB_EN	0x2a
64*4882a593Smuzhiyun #define CTRL_FLAGS	0x2b
65*4882a593Smuzhiyun #define CTRL_RAMBYTE	0x2c
66*4882a593Smuzhiyun #define CTRL_WDOG	0x2d
67*4882a593Smuzhiyun #define CTRL_STOP_EN	0x2e
68*4882a593Smuzhiyun #define CTRL_RESETS	0x2f
69*4882a593Smuzhiyun #define CTRL_RAM	0x40
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define ALRM_SEC_A1E	BIT(0)
72*4882a593Smuzhiyun #define ALRM_MIN_A1E	BIT(1)
73*4882a593Smuzhiyun #define ALRM_HR_A1E	BIT(2)
74*4882a593Smuzhiyun #define ALRM_DAY_A1E	BIT(3)
75*4882a593Smuzhiyun #define ALRM_MON_A1E	BIT(4)
76*4882a593Smuzhiyun #define ALRM_MIN_A2E	BIT(5)
77*4882a593Smuzhiyun #define ALRM_HR_A2E	BIT(6)
78*4882a593Smuzhiyun #define ALRM_DAY_A2E	BIT(7)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define INT_WDIE	BIT(0)
81*4882a593Smuzhiyun #define INT_BSIE	BIT(1)
82*4882a593Smuzhiyun #define INT_TSRIE	BIT(2)
83*4882a593Smuzhiyun #define INT_A2IE	BIT(3)
84*4882a593Smuzhiyun #define INT_A1IE	BIT(4)
85*4882a593Smuzhiyun #define INT_OIE		BIT(5)
86*4882a593Smuzhiyun #define INT_PIE		BIT(6)
87*4882a593Smuzhiyun #define INT_ILP		BIT(7)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define FLAGS_TSR1F	BIT(0)
90*4882a593Smuzhiyun #define FLAGS_TSR2F	BIT(1)
91*4882a593Smuzhiyun #define FLAGS_TSR3F	BIT(2)
92*4882a593Smuzhiyun #define FLAGS_BSF	BIT(3)
93*4882a593Smuzhiyun #define FLAGS_WDF	BIT(4)
94*4882a593Smuzhiyun #define FLAGS_A1F	BIT(5)
95*4882a593Smuzhiyun #define FLAGS_A2F	BIT(6)
96*4882a593Smuzhiyun #define FLAGS_PIF	BIT(7)
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define PIN_IO_INTAPM	GENMASK(1, 0)
99*4882a593Smuzhiyun #define PIN_IO_INTA_CLK	0
100*4882a593Smuzhiyun #define PIN_IO_INTA_BAT	1
101*4882a593Smuzhiyun #define PIN_IO_INTA_OUT	2
102*4882a593Smuzhiyun #define PIN_IO_INTA_HIZ	3
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define STOP_EN_STOP	BIT(0)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define RESET_CPR	0xa4
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define NVRAM_SIZE	0x40
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun struct pcf85363 {
111*4882a593Smuzhiyun 	struct rtc_device	*rtc;
112*4882a593Smuzhiyun 	struct regmap		*regmap;
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun struct pcf85x63_config {
116*4882a593Smuzhiyun 	struct regmap_config regmap;
117*4882a593Smuzhiyun 	unsigned int num_nvram;
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
pcf85363_rtc_read_time(struct device * dev,struct rtc_time * tm)120*4882a593Smuzhiyun static int pcf85363_rtc_read_time(struct device *dev, struct rtc_time *tm)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	struct pcf85363 *pcf85363 = dev_get_drvdata(dev);
123*4882a593Smuzhiyun 	unsigned char buf[DT_YEARS + 1];
124*4882a593Smuzhiyun 	int ret, len = sizeof(buf);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/* read the RTC date and time registers all at once */
127*4882a593Smuzhiyun 	ret = regmap_bulk_read(pcf85363->regmap, DT_100THS, buf, len);
128*4882a593Smuzhiyun 	if (ret) {
129*4882a593Smuzhiyun 		dev_err(dev, "%s: error %d\n", __func__, ret);
130*4882a593Smuzhiyun 		return ret;
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	tm->tm_year = bcd2bin(buf[DT_YEARS]);
134*4882a593Smuzhiyun 	/* adjust for 1900 base of rtc_time */
135*4882a593Smuzhiyun 	tm->tm_year += 100;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	tm->tm_wday = buf[DT_WEEKDAYS] & 7;
138*4882a593Smuzhiyun 	buf[DT_SECS] &= 0x7F;
139*4882a593Smuzhiyun 	tm->tm_sec = bcd2bin(buf[DT_SECS]);
140*4882a593Smuzhiyun 	buf[DT_MINUTES] &= 0x7F;
141*4882a593Smuzhiyun 	tm->tm_min = bcd2bin(buf[DT_MINUTES]);
142*4882a593Smuzhiyun 	tm->tm_hour = bcd2bin(buf[DT_HOURS]);
143*4882a593Smuzhiyun 	tm->tm_mday = bcd2bin(buf[DT_DAYS]);
144*4882a593Smuzhiyun 	tm->tm_mon = bcd2bin(buf[DT_MONTHS]) - 1;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	return 0;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
pcf85363_rtc_set_time(struct device * dev,struct rtc_time * tm)149*4882a593Smuzhiyun static int pcf85363_rtc_set_time(struct device *dev, struct rtc_time *tm)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	struct pcf85363 *pcf85363 = dev_get_drvdata(dev);
152*4882a593Smuzhiyun 	unsigned char tmp[11];
153*4882a593Smuzhiyun 	unsigned char *buf = &tmp[2];
154*4882a593Smuzhiyun 	int ret;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	tmp[0] = STOP_EN_STOP;
157*4882a593Smuzhiyun 	tmp[1] = RESET_CPR;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	buf[DT_100THS] = 0;
160*4882a593Smuzhiyun 	buf[DT_SECS] = bin2bcd(tm->tm_sec);
161*4882a593Smuzhiyun 	buf[DT_MINUTES] = bin2bcd(tm->tm_min);
162*4882a593Smuzhiyun 	buf[DT_HOURS] = bin2bcd(tm->tm_hour);
163*4882a593Smuzhiyun 	buf[DT_DAYS] = bin2bcd(tm->tm_mday);
164*4882a593Smuzhiyun 	buf[DT_WEEKDAYS] = tm->tm_wday;
165*4882a593Smuzhiyun 	buf[DT_MONTHS] = bin2bcd(tm->tm_mon + 1);
166*4882a593Smuzhiyun 	buf[DT_YEARS] = bin2bcd(tm->tm_year % 100);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	ret = regmap_bulk_write(pcf85363->regmap, CTRL_STOP_EN,
169*4882a593Smuzhiyun 				tmp, 2);
170*4882a593Smuzhiyun 	if (ret)
171*4882a593Smuzhiyun 		return ret;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	ret = regmap_bulk_write(pcf85363->regmap, DT_100THS,
174*4882a593Smuzhiyun 				buf, sizeof(tmp) - 2);
175*4882a593Smuzhiyun 	if (ret)
176*4882a593Smuzhiyun 		return ret;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	return regmap_write(pcf85363->regmap, CTRL_STOP_EN, 0);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
pcf85363_rtc_read_alarm(struct device * dev,struct rtc_wkalrm * alrm)181*4882a593Smuzhiyun static int pcf85363_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	struct pcf85363 *pcf85363 = dev_get_drvdata(dev);
184*4882a593Smuzhiyun 	unsigned char buf[DT_MONTH_ALM1 - DT_SECOND_ALM1 + 1];
185*4882a593Smuzhiyun 	unsigned int val;
186*4882a593Smuzhiyun 	int ret;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	ret = regmap_bulk_read(pcf85363->regmap, DT_SECOND_ALM1, buf,
189*4882a593Smuzhiyun 			       sizeof(buf));
190*4882a593Smuzhiyun 	if (ret)
191*4882a593Smuzhiyun 		return ret;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	alrm->time.tm_sec = bcd2bin(buf[0]);
194*4882a593Smuzhiyun 	alrm->time.tm_min = bcd2bin(buf[1]);
195*4882a593Smuzhiyun 	alrm->time.tm_hour = bcd2bin(buf[2]);
196*4882a593Smuzhiyun 	alrm->time.tm_mday = bcd2bin(buf[3]);
197*4882a593Smuzhiyun 	alrm->time.tm_mon = bcd2bin(buf[4]) - 1;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	ret = regmap_read(pcf85363->regmap, CTRL_INTA_EN, &val);
200*4882a593Smuzhiyun 	if (ret)
201*4882a593Smuzhiyun 		return ret;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	alrm->enabled =  !!(val & INT_A1IE);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	return 0;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
_pcf85363_rtc_alarm_irq_enable(struct pcf85363 * pcf85363,unsigned int enabled)208*4882a593Smuzhiyun static int _pcf85363_rtc_alarm_irq_enable(struct pcf85363 *pcf85363, unsigned
209*4882a593Smuzhiyun 					  int enabled)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	unsigned int alarm_flags = ALRM_SEC_A1E | ALRM_MIN_A1E | ALRM_HR_A1E |
212*4882a593Smuzhiyun 				   ALRM_DAY_A1E | ALRM_MON_A1E;
213*4882a593Smuzhiyun 	int ret;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	ret = regmap_update_bits(pcf85363->regmap, DT_ALARM_EN, alarm_flags,
216*4882a593Smuzhiyun 				 enabled ? alarm_flags : 0);
217*4882a593Smuzhiyun 	if (ret)
218*4882a593Smuzhiyun 		return ret;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	ret = regmap_update_bits(pcf85363->regmap, CTRL_INTA_EN,
221*4882a593Smuzhiyun 				 INT_A1IE, enabled ? INT_A1IE : 0);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	if (ret || enabled)
224*4882a593Smuzhiyun 		return ret;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	/* clear current flags */
227*4882a593Smuzhiyun 	return regmap_update_bits(pcf85363->regmap, CTRL_FLAGS, FLAGS_A1F, 0);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
pcf85363_rtc_alarm_irq_enable(struct device * dev,unsigned int enabled)230*4882a593Smuzhiyun static int pcf85363_rtc_alarm_irq_enable(struct device *dev,
231*4882a593Smuzhiyun 					 unsigned int enabled)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	struct pcf85363 *pcf85363 = dev_get_drvdata(dev);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	return _pcf85363_rtc_alarm_irq_enable(pcf85363, enabled);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
pcf85363_rtc_set_alarm(struct device * dev,struct rtc_wkalrm * alrm)238*4882a593Smuzhiyun static int pcf85363_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	struct pcf85363 *pcf85363 = dev_get_drvdata(dev);
241*4882a593Smuzhiyun 	unsigned char buf[DT_MONTH_ALM1 - DT_SECOND_ALM1 + 1];
242*4882a593Smuzhiyun 	int ret;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	buf[0] = bin2bcd(alrm->time.tm_sec);
245*4882a593Smuzhiyun 	buf[1] = bin2bcd(alrm->time.tm_min);
246*4882a593Smuzhiyun 	buf[2] = bin2bcd(alrm->time.tm_hour);
247*4882a593Smuzhiyun 	buf[3] = bin2bcd(alrm->time.tm_mday);
248*4882a593Smuzhiyun 	buf[4] = bin2bcd(alrm->time.tm_mon + 1);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	/*
251*4882a593Smuzhiyun 	 * Disable the alarm interrupt before changing the value to avoid
252*4882a593Smuzhiyun 	 * spurious interrupts
253*4882a593Smuzhiyun 	 */
254*4882a593Smuzhiyun 	ret = _pcf85363_rtc_alarm_irq_enable(pcf85363, 0);
255*4882a593Smuzhiyun 	if (ret)
256*4882a593Smuzhiyun 		return ret;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	ret = regmap_bulk_write(pcf85363->regmap, DT_SECOND_ALM1, buf,
259*4882a593Smuzhiyun 				sizeof(buf));
260*4882a593Smuzhiyun 	if (ret)
261*4882a593Smuzhiyun 		return ret;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	return _pcf85363_rtc_alarm_irq_enable(pcf85363, alrm->enabled);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
pcf85363_rtc_handle_irq(int irq,void * dev_id)266*4882a593Smuzhiyun static irqreturn_t pcf85363_rtc_handle_irq(int irq, void *dev_id)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	struct pcf85363 *pcf85363 = i2c_get_clientdata(dev_id);
269*4882a593Smuzhiyun 	unsigned int flags;
270*4882a593Smuzhiyun 	int err;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	err = regmap_read(pcf85363->regmap, CTRL_FLAGS, &flags);
273*4882a593Smuzhiyun 	if (err)
274*4882a593Smuzhiyun 		return IRQ_NONE;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	if (flags & FLAGS_A1F) {
277*4882a593Smuzhiyun 		rtc_update_irq(pcf85363->rtc, 1, RTC_IRQF | RTC_AF);
278*4882a593Smuzhiyun 		regmap_update_bits(pcf85363->regmap, CTRL_FLAGS, FLAGS_A1F, 0);
279*4882a593Smuzhiyun 		return IRQ_HANDLED;
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	return IRQ_NONE;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun static const struct rtc_class_ops rtc_ops = {
286*4882a593Smuzhiyun 	.read_time	= pcf85363_rtc_read_time,
287*4882a593Smuzhiyun 	.set_time	= pcf85363_rtc_set_time,
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun static const struct rtc_class_ops rtc_ops_alarm = {
291*4882a593Smuzhiyun 	.read_time	= pcf85363_rtc_read_time,
292*4882a593Smuzhiyun 	.set_time	= pcf85363_rtc_set_time,
293*4882a593Smuzhiyun 	.read_alarm	= pcf85363_rtc_read_alarm,
294*4882a593Smuzhiyun 	.set_alarm	= pcf85363_rtc_set_alarm,
295*4882a593Smuzhiyun 	.alarm_irq_enable = pcf85363_rtc_alarm_irq_enable,
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun 
pcf85363_nvram_read(void * priv,unsigned int offset,void * val,size_t bytes)298*4882a593Smuzhiyun static int pcf85363_nvram_read(void *priv, unsigned int offset, void *val,
299*4882a593Smuzhiyun 			       size_t bytes)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	struct pcf85363 *pcf85363 = priv;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	return regmap_bulk_read(pcf85363->regmap, CTRL_RAM + offset,
304*4882a593Smuzhiyun 				val, bytes);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
pcf85363_nvram_write(void * priv,unsigned int offset,void * val,size_t bytes)307*4882a593Smuzhiyun static int pcf85363_nvram_write(void *priv, unsigned int offset, void *val,
308*4882a593Smuzhiyun 				size_t bytes)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	struct pcf85363 *pcf85363 = priv;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	return regmap_bulk_write(pcf85363->regmap, CTRL_RAM + offset,
313*4882a593Smuzhiyun 				 val, bytes);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
pcf85x63_nvram_read(void * priv,unsigned int offset,void * val,size_t bytes)316*4882a593Smuzhiyun static int pcf85x63_nvram_read(void *priv, unsigned int offset, void *val,
317*4882a593Smuzhiyun 			       size_t bytes)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	struct pcf85363 *pcf85363 = priv;
320*4882a593Smuzhiyun 	unsigned int tmp_val;
321*4882a593Smuzhiyun 	int ret;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	ret = regmap_read(pcf85363->regmap, CTRL_RAMBYTE, &tmp_val);
324*4882a593Smuzhiyun 	(*(unsigned char *) val) = (unsigned char) tmp_val;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return ret;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
pcf85x63_nvram_write(void * priv,unsigned int offset,void * val,size_t bytes)329*4882a593Smuzhiyun static int pcf85x63_nvram_write(void *priv, unsigned int offset, void *val,
330*4882a593Smuzhiyun 				size_t bytes)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	struct pcf85363 *pcf85363 = priv;
333*4882a593Smuzhiyun 	unsigned char tmp_val;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	tmp_val = *((unsigned char *)val);
336*4882a593Smuzhiyun 	return regmap_write(pcf85363->regmap, CTRL_RAMBYTE,
337*4882a593Smuzhiyun 				(unsigned int)tmp_val);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun static const struct pcf85x63_config pcf_85263_config = {
341*4882a593Smuzhiyun 	.regmap = {
342*4882a593Smuzhiyun 		.reg_bits = 8,
343*4882a593Smuzhiyun 		.val_bits = 8,
344*4882a593Smuzhiyun 		.max_register = 0x2f,
345*4882a593Smuzhiyun 	},
346*4882a593Smuzhiyun 	.num_nvram = 1
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun static const struct pcf85x63_config pcf_85363_config = {
350*4882a593Smuzhiyun 	.regmap = {
351*4882a593Smuzhiyun 		.reg_bits = 8,
352*4882a593Smuzhiyun 		.val_bits = 8,
353*4882a593Smuzhiyun 		.max_register = 0x7f,
354*4882a593Smuzhiyun 	},
355*4882a593Smuzhiyun 	.num_nvram = 2
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun 
pcf85363_probe(struct i2c_client * client,const struct i2c_device_id * id)358*4882a593Smuzhiyun static int pcf85363_probe(struct i2c_client *client,
359*4882a593Smuzhiyun 			  const struct i2c_device_id *id)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	struct pcf85363 *pcf85363;
362*4882a593Smuzhiyun 	const struct pcf85x63_config *config = &pcf_85363_config;
363*4882a593Smuzhiyun 	const void *data = of_device_get_match_data(&client->dev);
364*4882a593Smuzhiyun 	static struct nvmem_config nvmem_cfg[] = {
365*4882a593Smuzhiyun 		{
366*4882a593Smuzhiyun 			.name = "pcf85x63-",
367*4882a593Smuzhiyun 			.word_size = 1,
368*4882a593Smuzhiyun 			.stride = 1,
369*4882a593Smuzhiyun 			.size = 1,
370*4882a593Smuzhiyun 			.reg_read = pcf85x63_nvram_read,
371*4882a593Smuzhiyun 			.reg_write = pcf85x63_nvram_write,
372*4882a593Smuzhiyun 		}, {
373*4882a593Smuzhiyun 			.name = "pcf85363-",
374*4882a593Smuzhiyun 			.word_size = 1,
375*4882a593Smuzhiyun 			.stride = 1,
376*4882a593Smuzhiyun 			.size = NVRAM_SIZE,
377*4882a593Smuzhiyun 			.reg_read = pcf85363_nvram_read,
378*4882a593Smuzhiyun 			.reg_write = pcf85363_nvram_write,
379*4882a593Smuzhiyun 		},
380*4882a593Smuzhiyun 	};
381*4882a593Smuzhiyun 	int ret, i;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	if (data)
384*4882a593Smuzhiyun 		config = data;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	pcf85363 = devm_kzalloc(&client->dev, sizeof(struct pcf85363),
387*4882a593Smuzhiyun 				GFP_KERNEL);
388*4882a593Smuzhiyun 	if (!pcf85363)
389*4882a593Smuzhiyun 		return -ENOMEM;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	pcf85363->regmap = devm_regmap_init_i2c(client, &config->regmap);
392*4882a593Smuzhiyun 	if (IS_ERR(pcf85363->regmap)) {
393*4882a593Smuzhiyun 		dev_err(&client->dev, "regmap allocation failed\n");
394*4882a593Smuzhiyun 		return PTR_ERR(pcf85363->regmap);
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	i2c_set_clientdata(client, pcf85363);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	pcf85363->rtc = devm_rtc_allocate_device(&client->dev);
400*4882a593Smuzhiyun 	if (IS_ERR(pcf85363->rtc))
401*4882a593Smuzhiyun 		return PTR_ERR(pcf85363->rtc);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	pcf85363->rtc->ops = &rtc_ops;
404*4882a593Smuzhiyun 	pcf85363->rtc->range_min = RTC_TIMESTAMP_BEGIN_2000;
405*4882a593Smuzhiyun 	pcf85363->rtc->range_max = RTC_TIMESTAMP_END_2099;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	if (client->irq > 0) {
408*4882a593Smuzhiyun 		regmap_write(pcf85363->regmap, CTRL_FLAGS, 0);
409*4882a593Smuzhiyun 		regmap_update_bits(pcf85363->regmap, CTRL_PIN_IO,
410*4882a593Smuzhiyun 				   PIN_IO_INTA_OUT, PIN_IO_INTAPM);
411*4882a593Smuzhiyun 		ret = devm_request_threaded_irq(&client->dev, client->irq,
412*4882a593Smuzhiyun 						NULL, pcf85363_rtc_handle_irq,
413*4882a593Smuzhiyun 						IRQF_TRIGGER_LOW | IRQF_ONESHOT,
414*4882a593Smuzhiyun 						"pcf85363", client);
415*4882a593Smuzhiyun 		if (ret)
416*4882a593Smuzhiyun 			dev_warn(&client->dev, "unable to request IRQ, alarms disabled\n");
417*4882a593Smuzhiyun 		else
418*4882a593Smuzhiyun 			pcf85363->rtc->ops = &rtc_ops_alarm;
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	ret = rtc_register_device(pcf85363->rtc);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	for (i = 0; i < config->num_nvram; i++) {
424*4882a593Smuzhiyun 		nvmem_cfg[i].priv = pcf85363;
425*4882a593Smuzhiyun 		rtc_nvmem_register(pcf85363->rtc, &nvmem_cfg[i]);
426*4882a593Smuzhiyun 	}
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	return ret;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun static const struct of_device_id dev_ids[] = {
432*4882a593Smuzhiyun 	{ .compatible = "nxp,pcf85263", .data = &pcf_85263_config },
433*4882a593Smuzhiyun 	{ .compatible = "nxp,pcf85363", .data = &pcf_85363_config },
434*4882a593Smuzhiyun 	{ /* sentinel */ }
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, dev_ids);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun static struct i2c_driver pcf85363_driver = {
439*4882a593Smuzhiyun 	.driver	= {
440*4882a593Smuzhiyun 		.name	= "pcf85363",
441*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(dev_ids),
442*4882a593Smuzhiyun 	},
443*4882a593Smuzhiyun 	.probe	= pcf85363_probe,
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun module_i2c_driver(pcf85363_driver);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun MODULE_AUTHOR("Eric Nelson");
449*4882a593Smuzhiyun MODULE_DESCRIPTION("pcf85263/pcf85363 I2C RTC driver");
450*4882a593Smuzhiyun MODULE_LICENSE("GPL");
451