1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * An I2C and SPI driver for the NXP PCF2127/29 RTC
4*4882a593Smuzhiyun * Copyright 2013 Til-Technologies
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Author: Renaud Cerrato <r.cerrato@til-technologies.fr>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Watchdog and tamper functions
9*4882a593Smuzhiyun * Author: Bruno Thomsen <bruno.thomsen@gmail.com>
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * based on the other drivers in this same directory.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Datasheet: http://cache.nxp.com/documents/data_sheet/PCF2127.pdf
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/i2c.h>
17*4882a593Smuzhiyun #include <linux/spi/spi.h>
18*4882a593Smuzhiyun #include <linux/bcd.h>
19*4882a593Smuzhiyun #include <linux/rtc.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/of.h>
23*4882a593Smuzhiyun #include <linux/of_irq.h>
24*4882a593Smuzhiyun #include <linux/regmap.h>
25*4882a593Smuzhiyun #include <linux/watchdog.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /* Control register 1 */
28*4882a593Smuzhiyun #define PCF2127_REG_CTRL1 0x00
29*4882a593Smuzhiyun #define PCF2127_BIT_CTRL1_TSF1 BIT(4)
30*4882a593Smuzhiyun /* Control register 2 */
31*4882a593Smuzhiyun #define PCF2127_REG_CTRL2 0x01
32*4882a593Smuzhiyun #define PCF2127_BIT_CTRL2_AIE BIT(1)
33*4882a593Smuzhiyun #define PCF2127_BIT_CTRL2_TSIE BIT(2)
34*4882a593Smuzhiyun #define PCF2127_BIT_CTRL2_AF BIT(4)
35*4882a593Smuzhiyun #define PCF2127_BIT_CTRL2_TSF2 BIT(5)
36*4882a593Smuzhiyun #define PCF2127_BIT_CTRL2_WDTF BIT(6)
37*4882a593Smuzhiyun /* Control register 3 */
38*4882a593Smuzhiyun #define PCF2127_REG_CTRL3 0x02
39*4882a593Smuzhiyun #define PCF2127_BIT_CTRL3_BLIE BIT(0)
40*4882a593Smuzhiyun #define PCF2127_BIT_CTRL3_BIE BIT(1)
41*4882a593Smuzhiyun #define PCF2127_BIT_CTRL3_BLF BIT(2)
42*4882a593Smuzhiyun #define PCF2127_BIT_CTRL3_BF BIT(3)
43*4882a593Smuzhiyun #define PCF2127_BIT_CTRL3_BTSE BIT(4)
44*4882a593Smuzhiyun /* Time and date registers */
45*4882a593Smuzhiyun #define PCF2127_REG_SC 0x03
46*4882a593Smuzhiyun #define PCF2127_BIT_SC_OSF BIT(7)
47*4882a593Smuzhiyun #define PCF2127_REG_MN 0x04
48*4882a593Smuzhiyun #define PCF2127_REG_HR 0x05
49*4882a593Smuzhiyun #define PCF2127_REG_DM 0x06
50*4882a593Smuzhiyun #define PCF2127_REG_DW 0x07
51*4882a593Smuzhiyun #define PCF2127_REG_MO 0x08
52*4882a593Smuzhiyun #define PCF2127_REG_YR 0x09
53*4882a593Smuzhiyun /* Alarm registers */
54*4882a593Smuzhiyun #define PCF2127_REG_ALARM_SC 0x0A
55*4882a593Smuzhiyun #define PCF2127_REG_ALARM_MN 0x0B
56*4882a593Smuzhiyun #define PCF2127_REG_ALARM_HR 0x0C
57*4882a593Smuzhiyun #define PCF2127_REG_ALARM_DM 0x0D
58*4882a593Smuzhiyun #define PCF2127_REG_ALARM_DW 0x0E
59*4882a593Smuzhiyun #define PCF2127_BIT_ALARM_AE BIT(7)
60*4882a593Smuzhiyun /* Watchdog registers */
61*4882a593Smuzhiyun #define PCF2127_REG_WD_CTL 0x10
62*4882a593Smuzhiyun #define PCF2127_BIT_WD_CTL_TF0 BIT(0)
63*4882a593Smuzhiyun #define PCF2127_BIT_WD_CTL_TF1 BIT(1)
64*4882a593Smuzhiyun #define PCF2127_BIT_WD_CTL_CD0 BIT(6)
65*4882a593Smuzhiyun #define PCF2127_BIT_WD_CTL_CD1 BIT(7)
66*4882a593Smuzhiyun #define PCF2127_REG_WD_VAL 0x11
67*4882a593Smuzhiyun /* Tamper timestamp registers */
68*4882a593Smuzhiyun #define PCF2127_REG_TS_CTRL 0x12
69*4882a593Smuzhiyun #define PCF2127_BIT_TS_CTRL_TSOFF BIT(6)
70*4882a593Smuzhiyun #define PCF2127_BIT_TS_CTRL_TSM BIT(7)
71*4882a593Smuzhiyun #define PCF2127_REG_TS_SC 0x13
72*4882a593Smuzhiyun #define PCF2127_REG_TS_MN 0x14
73*4882a593Smuzhiyun #define PCF2127_REG_TS_HR 0x15
74*4882a593Smuzhiyun #define PCF2127_REG_TS_DM 0x16
75*4882a593Smuzhiyun #define PCF2127_REG_TS_MO 0x17
76*4882a593Smuzhiyun #define PCF2127_REG_TS_YR 0x18
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun * RAM registers
79*4882a593Smuzhiyun * PCF2127 has 512 bytes general-purpose static RAM (SRAM) that is
80*4882a593Smuzhiyun * battery backed and can survive a power outage.
81*4882a593Smuzhiyun * PCF2129 doesn't have this feature.
82*4882a593Smuzhiyun */
83*4882a593Smuzhiyun #define PCF2127_REG_RAM_ADDR_MSB 0x1A
84*4882a593Smuzhiyun #define PCF2127_REG_RAM_WRT_CMD 0x1C
85*4882a593Smuzhiyun #define PCF2127_REG_RAM_RD_CMD 0x1D
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* Watchdog timer value constants */
88*4882a593Smuzhiyun #define PCF2127_WD_VAL_STOP 0
89*4882a593Smuzhiyun #define PCF2127_WD_VAL_MIN 2
90*4882a593Smuzhiyun #define PCF2127_WD_VAL_MAX 255
91*4882a593Smuzhiyun #define PCF2127_WD_VAL_DEFAULT 60
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun struct pcf2127 {
94*4882a593Smuzhiyun struct rtc_device *rtc;
95*4882a593Smuzhiyun struct watchdog_device wdd;
96*4882a593Smuzhiyun struct regmap *regmap;
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /*
100*4882a593Smuzhiyun * In the routines that deal directly with the pcf2127 hardware, we use
101*4882a593Smuzhiyun * rtc_time -- month 0-11, hour 0-23, yr = calendar year-epoch.
102*4882a593Smuzhiyun */
pcf2127_rtc_read_time(struct device * dev,struct rtc_time * tm)103*4882a593Smuzhiyun static int pcf2127_rtc_read_time(struct device *dev, struct rtc_time *tm)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
106*4882a593Smuzhiyun unsigned char buf[10];
107*4882a593Smuzhiyun int ret;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /*
110*4882a593Smuzhiyun * Avoid reading CTRL2 register as it causes WD_VAL register
111*4882a593Smuzhiyun * value to reset to 0 which means watchdog is stopped.
112*4882a593Smuzhiyun */
113*4882a593Smuzhiyun ret = regmap_bulk_read(pcf2127->regmap, PCF2127_REG_CTRL3,
114*4882a593Smuzhiyun (buf + PCF2127_REG_CTRL3),
115*4882a593Smuzhiyun ARRAY_SIZE(buf) - PCF2127_REG_CTRL3);
116*4882a593Smuzhiyun if (ret) {
117*4882a593Smuzhiyun dev_err(dev, "%s: read error\n", __func__);
118*4882a593Smuzhiyun return ret;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun if (buf[PCF2127_REG_CTRL3] & PCF2127_BIT_CTRL3_BLF)
122*4882a593Smuzhiyun dev_info(dev,
123*4882a593Smuzhiyun "low voltage detected, check/replace RTC battery.\n");
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Clock integrity is not guaranteed when OSF flag is set. */
126*4882a593Smuzhiyun if (buf[PCF2127_REG_SC] & PCF2127_BIT_SC_OSF) {
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun * no need clear the flag here,
129*4882a593Smuzhiyun * it will be cleared once the new date is saved
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun dev_warn(dev,
132*4882a593Smuzhiyun "oscillator stop detected, date/time is not reliable\n");
133*4882a593Smuzhiyun return -EINVAL;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun dev_dbg(dev,
137*4882a593Smuzhiyun "%s: raw data is cr3=%02x, sec=%02x, min=%02x, hr=%02x, "
138*4882a593Smuzhiyun "mday=%02x, wday=%02x, mon=%02x, year=%02x\n",
139*4882a593Smuzhiyun __func__, buf[PCF2127_REG_CTRL3], buf[PCF2127_REG_SC],
140*4882a593Smuzhiyun buf[PCF2127_REG_MN], buf[PCF2127_REG_HR],
141*4882a593Smuzhiyun buf[PCF2127_REG_DM], buf[PCF2127_REG_DW],
142*4882a593Smuzhiyun buf[PCF2127_REG_MO], buf[PCF2127_REG_YR]);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun tm->tm_sec = bcd2bin(buf[PCF2127_REG_SC] & 0x7F);
145*4882a593Smuzhiyun tm->tm_min = bcd2bin(buf[PCF2127_REG_MN] & 0x7F);
146*4882a593Smuzhiyun tm->tm_hour = bcd2bin(buf[PCF2127_REG_HR] & 0x3F); /* rtc hr 0-23 */
147*4882a593Smuzhiyun tm->tm_mday = bcd2bin(buf[PCF2127_REG_DM] & 0x3F);
148*4882a593Smuzhiyun tm->tm_wday = buf[PCF2127_REG_DW] & 0x07;
149*4882a593Smuzhiyun tm->tm_mon = bcd2bin(buf[PCF2127_REG_MO] & 0x1F) - 1; /* rtc mn 1-12 */
150*4882a593Smuzhiyun tm->tm_year = bcd2bin(buf[PCF2127_REG_YR]);
151*4882a593Smuzhiyun tm->tm_year += 100;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun dev_dbg(dev, "%s: tm is secs=%d, mins=%d, hours=%d, "
154*4882a593Smuzhiyun "mday=%d, mon=%d, year=%d, wday=%d\n",
155*4882a593Smuzhiyun __func__,
156*4882a593Smuzhiyun tm->tm_sec, tm->tm_min, tm->tm_hour,
157*4882a593Smuzhiyun tm->tm_mday, tm->tm_mon, tm->tm_year, tm->tm_wday);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun return 0;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
pcf2127_rtc_set_time(struct device * dev,struct rtc_time * tm)162*4882a593Smuzhiyun static int pcf2127_rtc_set_time(struct device *dev, struct rtc_time *tm)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
165*4882a593Smuzhiyun unsigned char buf[7];
166*4882a593Smuzhiyun int i = 0, err;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun dev_dbg(dev, "%s: secs=%d, mins=%d, hours=%d, "
169*4882a593Smuzhiyun "mday=%d, mon=%d, year=%d, wday=%d\n",
170*4882a593Smuzhiyun __func__,
171*4882a593Smuzhiyun tm->tm_sec, tm->tm_min, tm->tm_hour,
172*4882a593Smuzhiyun tm->tm_mday, tm->tm_mon, tm->tm_year, tm->tm_wday);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* hours, minutes and seconds */
175*4882a593Smuzhiyun buf[i++] = bin2bcd(tm->tm_sec); /* this will also clear OSF flag */
176*4882a593Smuzhiyun buf[i++] = bin2bcd(tm->tm_min);
177*4882a593Smuzhiyun buf[i++] = bin2bcd(tm->tm_hour);
178*4882a593Smuzhiyun buf[i++] = bin2bcd(tm->tm_mday);
179*4882a593Smuzhiyun buf[i++] = tm->tm_wday & 0x07;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* month, 1 - 12 */
182*4882a593Smuzhiyun buf[i++] = bin2bcd(tm->tm_mon + 1);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* year */
185*4882a593Smuzhiyun buf[i++] = bin2bcd(tm->tm_year - 100);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* write register's data */
188*4882a593Smuzhiyun err = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_SC, buf, i);
189*4882a593Smuzhiyun if (err) {
190*4882a593Smuzhiyun dev_err(dev,
191*4882a593Smuzhiyun "%s: err=%d", __func__, err);
192*4882a593Smuzhiyun return err;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
pcf2127_rtc_ioctl(struct device * dev,unsigned int cmd,unsigned long arg)198*4882a593Smuzhiyun static int pcf2127_rtc_ioctl(struct device *dev,
199*4882a593Smuzhiyun unsigned int cmd, unsigned long arg)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
202*4882a593Smuzhiyun int val, touser = 0;
203*4882a593Smuzhiyun int ret;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun switch (cmd) {
206*4882a593Smuzhiyun case RTC_VL_READ:
207*4882a593Smuzhiyun ret = regmap_read(pcf2127->regmap, PCF2127_REG_CTRL3, &val);
208*4882a593Smuzhiyun if (ret)
209*4882a593Smuzhiyun return ret;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (val & PCF2127_BIT_CTRL3_BLF)
212*4882a593Smuzhiyun touser |= RTC_VL_BACKUP_LOW;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (val & PCF2127_BIT_CTRL3_BF)
215*4882a593Smuzhiyun touser |= RTC_VL_BACKUP_SWITCH;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun return put_user(touser, (unsigned int __user *)arg);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun case RTC_VL_CLR:
220*4882a593Smuzhiyun return regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL3,
221*4882a593Smuzhiyun PCF2127_BIT_CTRL3_BF, 0);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun default:
224*4882a593Smuzhiyun return -ENOIOCTLCMD;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static const struct rtc_class_ops pcf2127_rtc_ops = {
229*4882a593Smuzhiyun .ioctl = pcf2127_rtc_ioctl,
230*4882a593Smuzhiyun .read_time = pcf2127_rtc_read_time,
231*4882a593Smuzhiyun .set_time = pcf2127_rtc_set_time,
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
pcf2127_nvmem_read(void * priv,unsigned int offset,void * val,size_t bytes)234*4882a593Smuzhiyun static int pcf2127_nvmem_read(void *priv, unsigned int offset,
235*4882a593Smuzhiyun void *val, size_t bytes)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun struct pcf2127 *pcf2127 = priv;
238*4882a593Smuzhiyun int ret;
239*4882a593Smuzhiyun unsigned char offsetbuf[] = { offset >> 8, offset };
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun ret = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_RAM_ADDR_MSB,
242*4882a593Smuzhiyun offsetbuf, 2);
243*4882a593Smuzhiyun if (ret)
244*4882a593Smuzhiyun return ret;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun return regmap_bulk_read(pcf2127->regmap, PCF2127_REG_RAM_RD_CMD,
247*4882a593Smuzhiyun val, bytes);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
pcf2127_nvmem_write(void * priv,unsigned int offset,void * val,size_t bytes)250*4882a593Smuzhiyun static int pcf2127_nvmem_write(void *priv, unsigned int offset,
251*4882a593Smuzhiyun void *val, size_t bytes)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun struct pcf2127 *pcf2127 = priv;
254*4882a593Smuzhiyun int ret;
255*4882a593Smuzhiyun unsigned char offsetbuf[] = { offset >> 8, offset };
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun ret = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_RAM_ADDR_MSB,
258*4882a593Smuzhiyun offsetbuf, 2);
259*4882a593Smuzhiyun if (ret)
260*4882a593Smuzhiyun return ret;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return regmap_bulk_write(pcf2127->regmap, PCF2127_REG_RAM_WRT_CMD,
263*4882a593Smuzhiyun val, bytes);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* watchdog driver */
267*4882a593Smuzhiyun
pcf2127_wdt_ping(struct watchdog_device * wdd)268*4882a593Smuzhiyun static int pcf2127_wdt_ping(struct watchdog_device *wdd)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun struct pcf2127 *pcf2127 = watchdog_get_drvdata(wdd);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun return regmap_write(pcf2127->regmap, PCF2127_REG_WD_VAL, wdd->timeout);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /*
276*4882a593Smuzhiyun * Restart watchdog timer if feature is active.
277*4882a593Smuzhiyun *
278*4882a593Smuzhiyun * Note: Reading CTRL2 register causes watchdog to stop which is unfortunate,
279*4882a593Smuzhiyun * since register also contain control/status flags for other features.
280*4882a593Smuzhiyun * Always call this function after reading CTRL2 register.
281*4882a593Smuzhiyun */
pcf2127_wdt_active_ping(struct watchdog_device * wdd)282*4882a593Smuzhiyun static int pcf2127_wdt_active_ping(struct watchdog_device *wdd)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun int ret = 0;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (watchdog_active(wdd)) {
287*4882a593Smuzhiyun ret = pcf2127_wdt_ping(wdd);
288*4882a593Smuzhiyun if (ret)
289*4882a593Smuzhiyun dev_err(wdd->parent,
290*4882a593Smuzhiyun "%s: watchdog restart failed, ret=%d\n",
291*4882a593Smuzhiyun __func__, ret);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun return ret;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
pcf2127_wdt_start(struct watchdog_device * wdd)297*4882a593Smuzhiyun static int pcf2127_wdt_start(struct watchdog_device *wdd)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun return pcf2127_wdt_ping(wdd);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
pcf2127_wdt_stop(struct watchdog_device * wdd)302*4882a593Smuzhiyun static int pcf2127_wdt_stop(struct watchdog_device *wdd)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun struct pcf2127 *pcf2127 = watchdog_get_drvdata(wdd);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun return regmap_write(pcf2127->regmap, PCF2127_REG_WD_VAL,
307*4882a593Smuzhiyun PCF2127_WD_VAL_STOP);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
pcf2127_wdt_set_timeout(struct watchdog_device * wdd,unsigned int new_timeout)310*4882a593Smuzhiyun static int pcf2127_wdt_set_timeout(struct watchdog_device *wdd,
311*4882a593Smuzhiyun unsigned int new_timeout)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun dev_dbg(wdd->parent, "new watchdog timeout: %is (old: %is)\n",
314*4882a593Smuzhiyun new_timeout, wdd->timeout);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun wdd->timeout = new_timeout;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun return pcf2127_wdt_active_ping(wdd);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun static const struct watchdog_info pcf2127_wdt_info = {
322*4882a593Smuzhiyun .identity = "NXP PCF2127/PCF2129 Watchdog",
323*4882a593Smuzhiyun .options = WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT,
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun static const struct watchdog_ops pcf2127_watchdog_ops = {
327*4882a593Smuzhiyun .owner = THIS_MODULE,
328*4882a593Smuzhiyun .start = pcf2127_wdt_start,
329*4882a593Smuzhiyun .stop = pcf2127_wdt_stop,
330*4882a593Smuzhiyun .ping = pcf2127_wdt_ping,
331*4882a593Smuzhiyun .set_timeout = pcf2127_wdt_set_timeout,
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun
pcf2127_watchdog_init(struct device * dev,struct pcf2127 * pcf2127)334*4882a593Smuzhiyun static int pcf2127_watchdog_init(struct device *dev, struct pcf2127 *pcf2127)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun u32 wdd_timeout;
337*4882a593Smuzhiyun int ret;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_WATCHDOG) ||
340*4882a593Smuzhiyun !device_property_read_bool(dev, "reset-source"))
341*4882a593Smuzhiyun return 0;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun pcf2127->wdd.parent = dev;
344*4882a593Smuzhiyun pcf2127->wdd.info = &pcf2127_wdt_info;
345*4882a593Smuzhiyun pcf2127->wdd.ops = &pcf2127_watchdog_ops;
346*4882a593Smuzhiyun pcf2127->wdd.min_timeout = PCF2127_WD_VAL_MIN;
347*4882a593Smuzhiyun pcf2127->wdd.max_timeout = PCF2127_WD_VAL_MAX;
348*4882a593Smuzhiyun pcf2127->wdd.timeout = PCF2127_WD_VAL_DEFAULT;
349*4882a593Smuzhiyun pcf2127->wdd.min_hw_heartbeat_ms = 500;
350*4882a593Smuzhiyun pcf2127->wdd.status = WATCHDOG_NOWAYOUT_INIT_STATUS;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun watchdog_set_drvdata(&pcf2127->wdd, pcf2127);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* Test if watchdog timer is started by bootloader */
355*4882a593Smuzhiyun ret = regmap_read(pcf2127->regmap, PCF2127_REG_WD_VAL, &wdd_timeout);
356*4882a593Smuzhiyun if (ret)
357*4882a593Smuzhiyun return ret;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun if (wdd_timeout)
360*4882a593Smuzhiyun set_bit(WDOG_HW_RUNNING, &pcf2127->wdd.status);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun return devm_watchdog_register_device(dev, &pcf2127->wdd);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /* Alarm */
pcf2127_rtc_read_alarm(struct device * dev,struct rtc_wkalrm * alrm)366*4882a593Smuzhiyun static int pcf2127_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
369*4882a593Smuzhiyun u8 buf[5];
370*4882a593Smuzhiyun unsigned int ctrl2;
371*4882a593Smuzhiyun int ret;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun ret = regmap_read(pcf2127->regmap, PCF2127_REG_CTRL2, &ctrl2);
374*4882a593Smuzhiyun if (ret)
375*4882a593Smuzhiyun return ret;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun ret = pcf2127_wdt_active_ping(&pcf2127->wdd);
378*4882a593Smuzhiyun if (ret)
379*4882a593Smuzhiyun return ret;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun ret = regmap_bulk_read(pcf2127->regmap, PCF2127_REG_ALARM_SC, buf,
382*4882a593Smuzhiyun sizeof(buf));
383*4882a593Smuzhiyun if (ret)
384*4882a593Smuzhiyun return ret;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun alrm->enabled = ctrl2 & PCF2127_BIT_CTRL2_AIE;
387*4882a593Smuzhiyun alrm->pending = ctrl2 & PCF2127_BIT_CTRL2_AF;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun alrm->time.tm_sec = bcd2bin(buf[0] & 0x7F);
390*4882a593Smuzhiyun alrm->time.tm_min = bcd2bin(buf[1] & 0x7F);
391*4882a593Smuzhiyun alrm->time.tm_hour = bcd2bin(buf[2] & 0x3F);
392*4882a593Smuzhiyun alrm->time.tm_mday = bcd2bin(buf[3] & 0x3F);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun return 0;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
pcf2127_rtc_alarm_irq_enable(struct device * dev,u32 enable)397*4882a593Smuzhiyun static int pcf2127_rtc_alarm_irq_enable(struct device *dev, u32 enable)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
400*4882a593Smuzhiyun int ret;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL2,
403*4882a593Smuzhiyun PCF2127_BIT_CTRL2_AIE,
404*4882a593Smuzhiyun enable ? PCF2127_BIT_CTRL2_AIE : 0);
405*4882a593Smuzhiyun if (ret)
406*4882a593Smuzhiyun return ret;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun return pcf2127_wdt_active_ping(&pcf2127->wdd);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
pcf2127_rtc_set_alarm(struct device * dev,struct rtc_wkalrm * alrm)411*4882a593Smuzhiyun static int pcf2127_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
414*4882a593Smuzhiyun uint8_t buf[5];
415*4882a593Smuzhiyun int ret;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL2,
418*4882a593Smuzhiyun PCF2127_BIT_CTRL2_AF, 0);
419*4882a593Smuzhiyun if (ret)
420*4882a593Smuzhiyun return ret;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun ret = pcf2127_wdt_active_ping(&pcf2127->wdd);
423*4882a593Smuzhiyun if (ret)
424*4882a593Smuzhiyun return ret;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun buf[0] = bin2bcd(alrm->time.tm_sec);
427*4882a593Smuzhiyun buf[1] = bin2bcd(alrm->time.tm_min);
428*4882a593Smuzhiyun buf[2] = bin2bcd(alrm->time.tm_hour);
429*4882a593Smuzhiyun buf[3] = bin2bcd(alrm->time.tm_mday);
430*4882a593Smuzhiyun buf[4] = PCF2127_BIT_ALARM_AE; /* Do not match on week day */
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun ret = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_ALARM_SC, buf,
433*4882a593Smuzhiyun sizeof(buf));
434*4882a593Smuzhiyun if (ret)
435*4882a593Smuzhiyun return ret;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun return pcf2127_rtc_alarm_irq_enable(dev, alrm->enabled);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
pcf2127_rtc_irq(int irq,void * dev)440*4882a593Smuzhiyun static irqreturn_t pcf2127_rtc_irq(int irq, void *dev)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
443*4882a593Smuzhiyun unsigned int ctrl2 = 0;
444*4882a593Smuzhiyun int ret = 0;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun ret = regmap_read(pcf2127->regmap, PCF2127_REG_CTRL2, &ctrl2);
447*4882a593Smuzhiyun if (ret)
448*4882a593Smuzhiyun return IRQ_NONE;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun if (!(ctrl2 & PCF2127_BIT_CTRL2_AF))
451*4882a593Smuzhiyun return IRQ_NONE;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun regmap_write(pcf2127->regmap, PCF2127_REG_CTRL2,
454*4882a593Smuzhiyun ctrl2 & ~(PCF2127_BIT_CTRL2_AF | PCF2127_BIT_CTRL2_WDTF));
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun rtc_update_irq(pcf2127->rtc, 1, RTC_IRQF | RTC_AF);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun pcf2127_wdt_active_ping(&pcf2127->wdd);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun return IRQ_HANDLED;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun static const struct rtc_class_ops pcf2127_rtc_alrm_ops = {
464*4882a593Smuzhiyun .ioctl = pcf2127_rtc_ioctl,
465*4882a593Smuzhiyun .read_time = pcf2127_rtc_read_time,
466*4882a593Smuzhiyun .set_time = pcf2127_rtc_set_time,
467*4882a593Smuzhiyun .read_alarm = pcf2127_rtc_read_alarm,
468*4882a593Smuzhiyun .set_alarm = pcf2127_rtc_set_alarm,
469*4882a593Smuzhiyun .alarm_irq_enable = pcf2127_rtc_alarm_irq_enable,
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* sysfs interface */
473*4882a593Smuzhiyun
timestamp0_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)474*4882a593Smuzhiyun static ssize_t timestamp0_store(struct device *dev,
475*4882a593Smuzhiyun struct device_attribute *attr,
476*4882a593Smuzhiyun const char *buf, size_t count)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun struct pcf2127 *pcf2127 = dev_get_drvdata(dev->parent);
479*4882a593Smuzhiyun int ret;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL1,
482*4882a593Smuzhiyun PCF2127_BIT_CTRL1_TSF1, 0);
483*4882a593Smuzhiyun if (ret) {
484*4882a593Smuzhiyun dev_err(dev, "%s: update ctrl1 ret=%d\n", __func__, ret);
485*4882a593Smuzhiyun return ret;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL2,
489*4882a593Smuzhiyun PCF2127_BIT_CTRL2_TSF2, 0);
490*4882a593Smuzhiyun if (ret) {
491*4882a593Smuzhiyun dev_err(dev, "%s: update ctrl2 ret=%d\n", __func__, ret);
492*4882a593Smuzhiyun return ret;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun ret = pcf2127_wdt_active_ping(&pcf2127->wdd);
496*4882a593Smuzhiyun if (ret)
497*4882a593Smuzhiyun return ret;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun return count;
500*4882a593Smuzhiyun };
501*4882a593Smuzhiyun
timestamp0_show(struct device * dev,struct device_attribute * attr,char * buf)502*4882a593Smuzhiyun static ssize_t timestamp0_show(struct device *dev,
503*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun struct pcf2127 *pcf2127 = dev_get_drvdata(dev->parent);
506*4882a593Smuzhiyun struct rtc_time tm;
507*4882a593Smuzhiyun int ret;
508*4882a593Smuzhiyun unsigned char data[25];
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun ret = regmap_bulk_read(pcf2127->regmap, PCF2127_REG_CTRL1, data,
511*4882a593Smuzhiyun sizeof(data));
512*4882a593Smuzhiyun if (ret) {
513*4882a593Smuzhiyun dev_err(dev, "%s: read error ret=%d\n", __func__, ret);
514*4882a593Smuzhiyun return ret;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun dev_dbg(dev,
518*4882a593Smuzhiyun "%s: raw data is cr1=%02x, cr2=%02x, cr3=%02x, ts_sc=%02x, "
519*4882a593Smuzhiyun "ts_mn=%02x, ts_hr=%02x, ts_dm=%02x, ts_mo=%02x, ts_yr=%02x\n",
520*4882a593Smuzhiyun __func__, data[PCF2127_REG_CTRL1], data[PCF2127_REG_CTRL2],
521*4882a593Smuzhiyun data[PCF2127_REG_CTRL3], data[PCF2127_REG_TS_SC],
522*4882a593Smuzhiyun data[PCF2127_REG_TS_MN], data[PCF2127_REG_TS_HR],
523*4882a593Smuzhiyun data[PCF2127_REG_TS_DM], data[PCF2127_REG_TS_MO],
524*4882a593Smuzhiyun data[PCF2127_REG_TS_YR]);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun ret = pcf2127_wdt_active_ping(&pcf2127->wdd);
527*4882a593Smuzhiyun if (ret)
528*4882a593Smuzhiyun return ret;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun if (!(data[PCF2127_REG_CTRL1] & PCF2127_BIT_CTRL1_TSF1) &&
531*4882a593Smuzhiyun !(data[PCF2127_REG_CTRL2] & PCF2127_BIT_CTRL2_TSF2))
532*4882a593Smuzhiyun return 0;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun tm.tm_sec = bcd2bin(data[PCF2127_REG_TS_SC] & 0x7F);
535*4882a593Smuzhiyun tm.tm_min = bcd2bin(data[PCF2127_REG_TS_MN] & 0x7F);
536*4882a593Smuzhiyun tm.tm_hour = bcd2bin(data[PCF2127_REG_TS_HR] & 0x3F);
537*4882a593Smuzhiyun tm.tm_mday = bcd2bin(data[PCF2127_REG_TS_DM] & 0x3F);
538*4882a593Smuzhiyun /* TS_MO register (month) value range: 1-12 */
539*4882a593Smuzhiyun tm.tm_mon = bcd2bin(data[PCF2127_REG_TS_MO] & 0x1F) - 1;
540*4882a593Smuzhiyun tm.tm_year = bcd2bin(data[PCF2127_REG_TS_YR]);
541*4882a593Smuzhiyun if (tm.tm_year < 70)
542*4882a593Smuzhiyun tm.tm_year += 100; /* assume we are in 1970...2069 */
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun ret = rtc_valid_tm(&tm);
545*4882a593Smuzhiyun if (ret)
546*4882a593Smuzhiyun return ret;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun return sprintf(buf, "%llu\n",
549*4882a593Smuzhiyun (unsigned long long)rtc_tm_to_time64(&tm));
550*4882a593Smuzhiyun };
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun static DEVICE_ATTR_RW(timestamp0);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun static struct attribute *pcf2127_attrs[] = {
555*4882a593Smuzhiyun &dev_attr_timestamp0.attr,
556*4882a593Smuzhiyun NULL
557*4882a593Smuzhiyun };
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun static const struct attribute_group pcf2127_attr_group = {
560*4882a593Smuzhiyun .attrs = pcf2127_attrs,
561*4882a593Smuzhiyun };
562*4882a593Smuzhiyun
pcf2127_probe(struct device * dev,struct regmap * regmap,int alarm_irq,const char * name,bool has_nvmem)563*4882a593Smuzhiyun static int pcf2127_probe(struct device *dev, struct regmap *regmap,
564*4882a593Smuzhiyun int alarm_irq, const char *name, bool has_nvmem)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun struct pcf2127 *pcf2127;
567*4882a593Smuzhiyun int ret = 0;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun dev_dbg(dev, "%s\n", __func__);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun pcf2127 = devm_kzalloc(dev, sizeof(*pcf2127), GFP_KERNEL);
572*4882a593Smuzhiyun if (!pcf2127)
573*4882a593Smuzhiyun return -ENOMEM;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun pcf2127->regmap = regmap;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun dev_set_drvdata(dev, pcf2127);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun pcf2127->rtc = devm_rtc_allocate_device(dev);
580*4882a593Smuzhiyun if (IS_ERR(pcf2127->rtc))
581*4882a593Smuzhiyun return PTR_ERR(pcf2127->rtc);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun pcf2127->rtc->ops = &pcf2127_rtc_ops;
584*4882a593Smuzhiyun pcf2127->rtc->range_min = RTC_TIMESTAMP_BEGIN_2000;
585*4882a593Smuzhiyun pcf2127->rtc->range_max = RTC_TIMESTAMP_END_2099;
586*4882a593Smuzhiyun pcf2127->rtc->set_start_time = true; /* Sets actual start to 1970 */
587*4882a593Smuzhiyun pcf2127->rtc->uie_unsupported = 1;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun if (alarm_irq > 0) {
590*4882a593Smuzhiyun ret = devm_request_threaded_irq(dev, alarm_irq, NULL,
591*4882a593Smuzhiyun pcf2127_rtc_irq,
592*4882a593Smuzhiyun IRQF_TRIGGER_LOW | IRQF_ONESHOT,
593*4882a593Smuzhiyun dev_name(dev), dev);
594*4882a593Smuzhiyun if (ret) {
595*4882a593Smuzhiyun dev_err(dev, "failed to request alarm irq\n");
596*4882a593Smuzhiyun return ret;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun if (alarm_irq > 0 || device_property_read_bool(dev, "wakeup-source")) {
601*4882a593Smuzhiyun device_init_wakeup(dev, true);
602*4882a593Smuzhiyun pcf2127->rtc->ops = &pcf2127_rtc_alrm_ops;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun if (has_nvmem) {
606*4882a593Smuzhiyun struct nvmem_config nvmem_cfg = {
607*4882a593Smuzhiyun .priv = pcf2127,
608*4882a593Smuzhiyun .reg_read = pcf2127_nvmem_read,
609*4882a593Smuzhiyun .reg_write = pcf2127_nvmem_write,
610*4882a593Smuzhiyun .size = 512,
611*4882a593Smuzhiyun };
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun ret = rtc_nvmem_register(pcf2127->rtc, &nvmem_cfg);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /*
617*4882a593Smuzhiyun * Watchdog timer enabled and reset pin /RST activated when timed out.
618*4882a593Smuzhiyun * Select 1Hz clock source for watchdog timer.
619*4882a593Smuzhiyun * Note: Countdown timer disabled and not available.
620*4882a593Smuzhiyun */
621*4882a593Smuzhiyun ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_WD_CTL,
622*4882a593Smuzhiyun PCF2127_BIT_WD_CTL_CD1 |
623*4882a593Smuzhiyun PCF2127_BIT_WD_CTL_CD0 |
624*4882a593Smuzhiyun PCF2127_BIT_WD_CTL_TF1 |
625*4882a593Smuzhiyun PCF2127_BIT_WD_CTL_TF0,
626*4882a593Smuzhiyun PCF2127_BIT_WD_CTL_CD1 |
627*4882a593Smuzhiyun PCF2127_BIT_WD_CTL_CD0 |
628*4882a593Smuzhiyun PCF2127_BIT_WD_CTL_TF1);
629*4882a593Smuzhiyun if (ret) {
630*4882a593Smuzhiyun dev_err(dev, "%s: watchdog config (wd_ctl) failed\n", __func__);
631*4882a593Smuzhiyun return ret;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun pcf2127_watchdog_init(dev, pcf2127);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun /*
637*4882a593Smuzhiyun * Disable battery low/switch-over timestamp and interrupts.
638*4882a593Smuzhiyun * Clear battery interrupt flags which can block new trigger events.
639*4882a593Smuzhiyun * Note: This is the default chip behaviour but added to ensure
640*4882a593Smuzhiyun * correct tamper timestamp and interrupt function.
641*4882a593Smuzhiyun */
642*4882a593Smuzhiyun ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL3,
643*4882a593Smuzhiyun PCF2127_BIT_CTRL3_BTSE |
644*4882a593Smuzhiyun PCF2127_BIT_CTRL3_BIE |
645*4882a593Smuzhiyun PCF2127_BIT_CTRL3_BLIE, 0);
646*4882a593Smuzhiyun if (ret) {
647*4882a593Smuzhiyun dev_err(dev, "%s: interrupt config (ctrl3) failed\n",
648*4882a593Smuzhiyun __func__);
649*4882a593Smuzhiyun return ret;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun /*
653*4882a593Smuzhiyun * Enable timestamp function and store timestamp of first trigger
654*4882a593Smuzhiyun * event until TSF1 and TFS2 interrupt flags are cleared.
655*4882a593Smuzhiyun */
656*4882a593Smuzhiyun ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_TS_CTRL,
657*4882a593Smuzhiyun PCF2127_BIT_TS_CTRL_TSOFF |
658*4882a593Smuzhiyun PCF2127_BIT_TS_CTRL_TSM,
659*4882a593Smuzhiyun PCF2127_BIT_TS_CTRL_TSM);
660*4882a593Smuzhiyun if (ret) {
661*4882a593Smuzhiyun dev_err(dev, "%s: tamper detection config (ts_ctrl) failed\n",
662*4882a593Smuzhiyun __func__);
663*4882a593Smuzhiyun return ret;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun /*
667*4882a593Smuzhiyun * Enable interrupt generation when TSF1 or TSF2 timestamp flags
668*4882a593Smuzhiyun * are set. Interrupt signal is an open-drain output and can be
669*4882a593Smuzhiyun * left floating if unused.
670*4882a593Smuzhiyun */
671*4882a593Smuzhiyun ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL2,
672*4882a593Smuzhiyun PCF2127_BIT_CTRL2_TSIE,
673*4882a593Smuzhiyun PCF2127_BIT_CTRL2_TSIE);
674*4882a593Smuzhiyun if (ret) {
675*4882a593Smuzhiyun dev_err(dev, "%s: tamper detection config (ctrl2) failed\n",
676*4882a593Smuzhiyun __func__);
677*4882a593Smuzhiyun return ret;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun ret = rtc_add_group(pcf2127->rtc, &pcf2127_attr_group);
681*4882a593Smuzhiyun if (ret) {
682*4882a593Smuzhiyun dev_err(dev, "%s: tamper sysfs registering failed\n",
683*4882a593Smuzhiyun __func__);
684*4882a593Smuzhiyun return ret;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun return rtc_register_device(pcf2127->rtc);
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun #ifdef CONFIG_OF
691*4882a593Smuzhiyun static const struct of_device_id pcf2127_of_match[] = {
692*4882a593Smuzhiyun { .compatible = "nxp,pcf2127" },
693*4882a593Smuzhiyun { .compatible = "nxp,pcf2129" },
694*4882a593Smuzhiyun { .compatible = "nxp,pca2129" },
695*4882a593Smuzhiyun {}
696*4882a593Smuzhiyun };
697*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, pcf2127_of_match);
698*4882a593Smuzhiyun #endif
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C)
701*4882a593Smuzhiyun
pcf2127_i2c_write(void * context,const void * data,size_t count)702*4882a593Smuzhiyun static int pcf2127_i2c_write(void *context, const void *data, size_t count)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun struct device *dev = context;
705*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
706*4882a593Smuzhiyun int ret;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun ret = i2c_master_send(client, data, count);
709*4882a593Smuzhiyun if (ret != count)
710*4882a593Smuzhiyun return ret < 0 ? ret : -EIO;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun return 0;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
pcf2127_i2c_gather_write(void * context,const void * reg,size_t reg_size,const void * val,size_t val_size)715*4882a593Smuzhiyun static int pcf2127_i2c_gather_write(void *context,
716*4882a593Smuzhiyun const void *reg, size_t reg_size,
717*4882a593Smuzhiyun const void *val, size_t val_size)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun struct device *dev = context;
720*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
721*4882a593Smuzhiyun int ret;
722*4882a593Smuzhiyun void *buf;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun if (WARN_ON(reg_size != 1))
725*4882a593Smuzhiyun return -EINVAL;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun buf = kmalloc(val_size + 1, GFP_KERNEL);
728*4882a593Smuzhiyun if (!buf)
729*4882a593Smuzhiyun return -ENOMEM;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun memcpy(buf, reg, 1);
732*4882a593Smuzhiyun memcpy(buf + 1, val, val_size);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun ret = i2c_master_send(client, buf, val_size + 1);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun kfree(buf);
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun if (ret != val_size + 1)
739*4882a593Smuzhiyun return ret < 0 ? ret : -EIO;
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun return 0;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
pcf2127_i2c_read(void * context,const void * reg,size_t reg_size,void * val,size_t val_size)744*4882a593Smuzhiyun static int pcf2127_i2c_read(void *context, const void *reg, size_t reg_size,
745*4882a593Smuzhiyun void *val, size_t val_size)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun struct device *dev = context;
748*4882a593Smuzhiyun struct i2c_client *client = to_i2c_client(dev);
749*4882a593Smuzhiyun int ret;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun if (WARN_ON(reg_size != 1))
752*4882a593Smuzhiyun return -EINVAL;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun ret = i2c_master_send(client, reg, 1);
755*4882a593Smuzhiyun if (ret != 1)
756*4882a593Smuzhiyun return ret < 0 ? ret : -EIO;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun ret = i2c_master_recv(client, val, val_size);
759*4882a593Smuzhiyun if (ret != val_size)
760*4882a593Smuzhiyun return ret < 0 ? ret : -EIO;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun return 0;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun /*
766*4882a593Smuzhiyun * The reason we need this custom regmap_bus instead of using regmap_init_i2c()
767*4882a593Smuzhiyun * is that the STOP condition is required between set register address and
768*4882a593Smuzhiyun * read register data when reading from registers.
769*4882a593Smuzhiyun */
770*4882a593Smuzhiyun static const struct regmap_bus pcf2127_i2c_regmap = {
771*4882a593Smuzhiyun .write = pcf2127_i2c_write,
772*4882a593Smuzhiyun .gather_write = pcf2127_i2c_gather_write,
773*4882a593Smuzhiyun .read = pcf2127_i2c_read,
774*4882a593Smuzhiyun };
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun static struct i2c_driver pcf2127_i2c_driver;
777*4882a593Smuzhiyun
pcf2127_i2c_probe(struct i2c_client * client,const struct i2c_device_id * id)778*4882a593Smuzhiyun static int pcf2127_i2c_probe(struct i2c_client *client,
779*4882a593Smuzhiyun const struct i2c_device_id *id)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun struct regmap *regmap;
782*4882a593Smuzhiyun static const struct regmap_config config = {
783*4882a593Smuzhiyun .reg_bits = 8,
784*4882a593Smuzhiyun .val_bits = 8,
785*4882a593Smuzhiyun .max_register = 0x1d,
786*4882a593Smuzhiyun };
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun if (!i2c_check_functionality(client->adapter, I2C_FUNC_I2C))
789*4882a593Smuzhiyun return -ENODEV;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun regmap = devm_regmap_init(&client->dev, &pcf2127_i2c_regmap,
792*4882a593Smuzhiyun &client->dev, &config);
793*4882a593Smuzhiyun if (IS_ERR(regmap)) {
794*4882a593Smuzhiyun dev_err(&client->dev, "%s: regmap allocation failed: %ld\n",
795*4882a593Smuzhiyun __func__, PTR_ERR(regmap));
796*4882a593Smuzhiyun return PTR_ERR(regmap);
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun return pcf2127_probe(&client->dev, regmap, client->irq,
800*4882a593Smuzhiyun pcf2127_i2c_driver.driver.name, id->driver_data);
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun static const struct i2c_device_id pcf2127_i2c_id[] = {
804*4882a593Smuzhiyun { "pcf2127", 1 },
805*4882a593Smuzhiyun { "pcf2129", 0 },
806*4882a593Smuzhiyun { "pca2129", 0 },
807*4882a593Smuzhiyun { }
808*4882a593Smuzhiyun };
809*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, pcf2127_i2c_id);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun static struct i2c_driver pcf2127_i2c_driver = {
812*4882a593Smuzhiyun .driver = {
813*4882a593Smuzhiyun .name = "rtc-pcf2127-i2c",
814*4882a593Smuzhiyun .of_match_table = of_match_ptr(pcf2127_of_match),
815*4882a593Smuzhiyun },
816*4882a593Smuzhiyun .probe = pcf2127_i2c_probe,
817*4882a593Smuzhiyun .id_table = pcf2127_i2c_id,
818*4882a593Smuzhiyun };
819*4882a593Smuzhiyun
pcf2127_i2c_register_driver(void)820*4882a593Smuzhiyun static int pcf2127_i2c_register_driver(void)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun return i2c_add_driver(&pcf2127_i2c_driver);
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
pcf2127_i2c_unregister_driver(void)825*4882a593Smuzhiyun static void pcf2127_i2c_unregister_driver(void)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun i2c_del_driver(&pcf2127_i2c_driver);
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun #else
831*4882a593Smuzhiyun
pcf2127_i2c_register_driver(void)832*4882a593Smuzhiyun static int pcf2127_i2c_register_driver(void)
833*4882a593Smuzhiyun {
834*4882a593Smuzhiyun return 0;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
pcf2127_i2c_unregister_driver(void)837*4882a593Smuzhiyun static void pcf2127_i2c_unregister_driver(void)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun #endif
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SPI_MASTER)
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun static struct spi_driver pcf2127_spi_driver;
846*4882a593Smuzhiyun
pcf2127_spi_probe(struct spi_device * spi)847*4882a593Smuzhiyun static int pcf2127_spi_probe(struct spi_device *spi)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun static const struct regmap_config config = {
850*4882a593Smuzhiyun .reg_bits = 8,
851*4882a593Smuzhiyun .val_bits = 8,
852*4882a593Smuzhiyun .read_flag_mask = 0xa0,
853*4882a593Smuzhiyun .write_flag_mask = 0x20,
854*4882a593Smuzhiyun .max_register = 0x1d,
855*4882a593Smuzhiyun };
856*4882a593Smuzhiyun struct regmap *regmap;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun regmap = devm_regmap_init_spi(spi, &config);
859*4882a593Smuzhiyun if (IS_ERR(regmap)) {
860*4882a593Smuzhiyun dev_err(&spi->dev, "%s: regmap allocation failed: %ld\n",
861*4882a593Smuzhiyun __func__, PTR_ERR(regmap));
862*4882a593Smuzhiyun return PTR_ERR(regmap);
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun return pcf2127_probe(&spi->dev, regmap, spi->irq,
866*4882a593Smuzhiyun pcf2127_spi_driver.driver.name,
867*4882a593Smuzhiyun spi_get_device_id(spi)->driver_data);
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun static const struct spi_device_id pcf2127_spi_id[] = {
871*4882a593Smuzhiyun { "pcf2127", 1 },
872*4882a593Smuzhiyun { "pcf2129", 0 },
873*4882a593Smuzhiyun { "pca2129", 0 },
874*4882a593Smuzhiyun { }
875*4882a593Smuzhiyun };
876*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, pcf2127_spi_id);
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun static struct spi_driver pcf2127_spi_driver = {
879*4882a593Smuzhiyun .driver = {
880*4882a593Smuzhiyun .name = "rtc-pcf2127-spi",
881*4882a593Smuzhiyun .of_match_table = of_match_ptr(pcf2127_of_match),
882*4882a593Smuzhiyun },
883*4882a593Smuzhiyun .probe = pcf2127_spi_probe,
884*4882a593Smuzhiyun .id_table = pcf2127_spi_id,
885*4882a593Smuzhiyun };
886*4882a593Smuzhiyun
pcf2127_spi_register_driver(void)887*4882a593Smuzhiyun static int pcf2127_spi_register_driver(void)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun return spi_register_driver(&pcf2127_spi_driver);
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun
pcf2127_spi_unregister_driver(void)892*4882a593Smuzhiyun static void pcf2127_spi_unregister_driver(void)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun spi_unregister_driver(&pcf2127_spi_driver);
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun #else
898*4882a593Smuzhiyun
pcf2127_spi_register_driver(void)899*4882a593Smuzhiyun static int pcf2127_spi_register_driver(void)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun return 0;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
pcf2127_spi_unregister_driver(void)904*4882a593Smuzhiyun static void pcf2127_spi_unregister_driver(void)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun #endif
909*4882a593Smuzhiyun
pcf2127_init(void)910*4882a593Smuzhiyun static int __init pcf2127_init(void)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun int ret;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun ret = pcf2127_i2c_register_driver();
915*4882a593Smuzhiyun if (ret) {
916*4882a593Smuzhiyun pr_err("Failed to register pcf2127 i2c driver: %d\n", ret);
917*4882a593Smuzhiyun return ret;
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun ret = pcf2127_spi_register_driver();
921*4882a593Smuzhiyun if (ret) {
922*4882a593Smuzhiyun pr_err("Failed to register pcf2127 spi driver: %d\n", ret);
923*4882a593Smuzhiyun pcf2127_i2c_unregister_driver();
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun return ret;
927*4882a593Smuzhiyun }
module_init(pcf2127_init)928*4882a593Smuzhiyun module_init(pcf2127_init)
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun static void __exit pcf2127_exit(void)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun pcf2127_spi_unregister_driver();
933*4882a593Smuzhiyun pcf2127_i2c_unregister_driver();
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun module_exit(pcf2127_exit)
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun MODULE_AUTHOR("Renaud Cerrato <r.cerrato@til-technologies.fr>");
938*4882a593Smuzhiyun MODULE_DESCRIPTION("NXP PCF2127/29 RTC driver");
939*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
940