1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * An SPI driver for the Philips PCF2123 RTC
4*4882a593Smuzhiyun * Copyright 2009 Cyber Switching, Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Author: Chris Verges <chrisv@cyberswitching.com>
7*4882a593Smuzhiyun * Maintainers: http://www.cyberswitching.com
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * based on the RS5C348 driver in this same directory.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Thanks to Christian Pellegrin <chripell@fsfe.org> for
12*4882a593Smuzhiyun * the sysfs contributions to this driver.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * Please note that the CS is active high, so platform data
15*4882a593Smuzhiyun * should look something like:
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * static struct spi_board_info ek_spi_devices[] = {
18*4882a593Smuzhiyun * ...
19*4882a593Smuzhiyun * {
20*4882a593Smuzhiyun * .modalias = "rtc-pcf2123",
21*4882a593Smuzhiyun * .chip_select = 1,
22*4882a593Smuzhiyun * .controller_data = (void *)AT91_PIN_PA10,
23*4882a593Smuzhiyun * .max_speed_hz = 1000 * 1000,
24*4882a593Smuzhiyun * .mode = SPI_CS_HIGH,
25*4882a593Smuzhiyun * .bus_num = 0,
26*4882a593Smuzhiyun * },
27*4882a593Smuzhiyun * ...
28*4882a593Smuzhiyun *};
29*4882a593Smuzhiyun */
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include <linux/bcd.h>
32*4882a593Smuzhiyun #include <linux/delay.h>
33*4882a593Smuzhiyun #include <linux/device.h>
34*4882a593Smuzhiyun #include <linux/errno.h>
35*4882a593Smuzhiyun #include <linux/init.h>
36*4882a593Smuzhiyun #include <linux/kernel.h>
37*4882a593Smuzhiyun #include <linux/of.h>
38*4882a593Smuzhiyun #include <linux/string.h>
39*4882a593Smuzhiyun #include <linux/slab.h>
40*4882a593Smuzhiyun #include <linux/rtc.h>
41*4882a593Smuzhiyun #include <linux/spi/spi.h>
42*4882a593Smuzhiyun #include <linux/module.h>
43*4882a593Smuzhiyun #include <linux/regmap.h>
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* REGISTERS */
46*4882a593Smuzhiyun #define PCF2123_REG_CTRL1 (0x00) /* Control Register 1 */
47*4882a593Smuzhiyun #define PCF2123_REG_CTRL2 (0x01) /* Control Register 2 */
48*4882a593Smuzhiyun #define PCF2123_REG_SC (0x02) /* datetime */
49*4882a593Smuzhiyun #define PCF2123_REG_MN (0x03)
50*4882a593Smuzhiyun #define PCF2123_REG_HR (0x04)
51*4882a593Smuzhiyun #define PCF2123_REG_DM (0x05)
52*4882a593Smuzhiyun #define PCF2123_REG_DW (0x06)
53*4882a593Smuzhiyun #define PCF2123_REG_MO (0x07)
54*4882a593Smuzhiyun #define PCF2123_REG_YR (0x08)
55*4882a593Smuzhiyun #define PCF2123_REG_ALRM_MN (0x09) /* Alarm Registers */
56*4882a593Smuzhiyun #define PCF2123_REG_ALRM_HR (0x0a)
57*4882a593Smuzhiyun #define PCF2123_REG_ALRM_DM (0x0b)
58*4882a593Smuzhiyun #define PCF2123_REG_ALRM_DW (0x0c)
59*4882a593Smuzhiyun #define PCF2123_REG_OFFSET (0x0d) /* Clock Rate Offset Register */
60*4882a593Smuzhiyun #define PCF2123_REG_TMR_CLKOUT (0x0e) /* Timer Registers */
61*4882a593Smuzhiyun #define PCF2123_REG_CTDWN_TMR (0x0f)
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* PCF2123_REG_CTRL1 BITS */
64*4882a593Smuzhiyun #define CTRL1_CLEAR (0) /* Clear */
65*4882a593Smuzhiyun #define CTRL1_CORR_INT BIT(1) /* Correction irq enable */
66*4882a593Smuzhiyun #define CTRL1_12_HOUR BIT(2) /* 12 hour time */
67*4882a593Smuzhiyun #define CTRL1_SW_RESET (BIT(3) | BIT(4) | BIT(6)) /* Software reset */
68*4882a593Smuzhiyun #define CTRL1_STOP BIT(5) /* Stop the clock */
69*4882a593Smuzhiyun #define CTRL1_EXT_TEST BIT(7) /* External clock test mode */
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* PCF2123_REG_CTRL2 BITS */
72*4882a593Smuzhiyun #define CTRL2_TIE BIT(0) /* Countdown timer irq enable */
73*4882a593Smuzhiyun #define CTRL2_AIE BIT(1) /* Alarm irq enable */
74*4882a593Smuzhiyun #define CTRL2_TF BIT(2) /* Countdown timer flag */
75*4882a593Smuzhiyun #define CTRL2_AF BIT(3) /* Alarm flag */
76*4882a593Smuzhiyun #define CTRL2_TI_TP BIT(4) /* Irq pin generates pulse */
77*4882a593Smuzhiyun #define CTRL2_MSF BIT(5) /* Minute or second irq flag */
78*4882a593Smuzhiyun #define CTRL2_SI BIT(6) /* Second irq enable */
79*4882a593Smuzhiyun #define CTRL2_MI BIT(7) /* Minute irq enable */
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* PCF2123_REG_SC BITS */
82*4882a593Smuzhiyun #define OSC_HAS_STOPPED BIT(7) /* Clock has been stopped */
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* PCF2123_REG_ALRM_XX BITS */
85*4882a593Smuzhiyun #define ALRM_DISABLE BIT(7) /* MN, HR, DM, or DW alarm matching */
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* PCF2123_REG_TMR_CLKOUT BITS */
88*4882a593Smuzhiyun #define CD_TMR_4096KHZ (0) /* 4096 KHz countdown timer */
89*4882a593Smuzhiyun #define CD_TMR_64HZ (1) /* 64 Hz countdown timer */
90*4882a593Smuzhiyun #define CD_TMR_1HZ (2) /* 1 Hz countdown timer */
91*4882a593Smuzhiyun #define CD_TMR_60th_HZ (3) /* 60th Hz countdown timer */
92*4882a593Smuzhiyun #define CD_TMR_TE BIT(3) /* Countdown timer enable */
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* PCF2123_REG_OFFSET BITS */
95*4882a593Smuzhiyun #define OFFSET_SIGN_BIT 6 /* 2's complement sign bit */
96*4882a593Smuzhiyun #define OFFSET_COARSE BIT(7) /* Coarse mode offset */
97*4882a593Smuzhiyun #define OFFSET_STEP (2170) /* Offset step in parts per billion */
98*4882a593Smuzhiyun #define OFFSET_MASK GENMASK(6, 0) /* Offset value */
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* READ/WRITE ADDRESS BITS */
101*4882a593Smuzhiyun #define PCF2123_WRITE BIT(4)
102*4882a593Smuzhiyun #define PCF2123_READ (BIT(4) | BIT(7))
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun static struct spi_driver pcf2123_driver;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun struct pcf2123_data {
108*4882a593Smuzhiyun struct rtc_device *rtc;
109*4882a593Smuzhiyun struct regmap *map;
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun static const struct regmap_config pcf2123_regmap_config = {
113*4882a593Smuzhiyun .reg_bits = 8,
114*4882a593Smuzhiyun .val_bits = 8,
115*4882a593Smuzhiyun .read_flag_mask = PCF2123_READ,
116*4882a593Smuzhiyun .write_flag_mask = PCF2123_WRITE,
117*4882a593Smuzhiyun .max_register = PCF2123_REG_CTDWN_TMR,
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
pcf2123_read_offset(struct device * dev,long * offset)120*4882a593Smuzhiyun static int pcf2123_read_offset(struct device *dev, long *offset)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun struct pcf2123_data *pcf2123 = dev_get_drvdata(dev);
123*4882a593Smuzhiyun int ret, val;
124*4882a593Smuzhiyun unsigned int reg;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun ret = regmap_read(pcf2123->map, PCF2123_REG_OFFSET, ®);
127*4882a593Smuzhiyun if (ret)
128*4882a593Smuzhiyun return ret;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun val = sign_extend32((reg & OFFSET_MASK), OFFSET_SIGN_BIT);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (reg & OFFSET_COARSE)
133*4882a593Smuzhiyun val *= 2;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun *offset = ((long)val) * OFFSET_STEP;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return 0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun * The offset register is a 7 bit signed value with a coarse bit in bit 7.
142*4882a593Smuzhiyun * The main difference between the two is normal offset adjusts the first
143*4882a593Smuzhiyun * second of n minutes every other hour, with 61, 62 and 63 being shoved
144*4882a593Smuzhiyun * into the 60th minute.
145*4882a593Smuzhiyun * The coarse adjustment does the same, but every hour.
146*4882a593Smuzhiyun * the two overlap, with every even normal offset value corresponding
147*4882a593Smuzhiyun * to a coarse offset. Based on this algorithm, it seems that despite the
148*4882a593Smuzhiyun * name, coarse offset is a better fit for overlapping values.
149*4882a593Smuzhiyun */
pcf2123_set_offset(struct device * dev,long offset)150*4882a593Smuzhiyun static int pcf2123_set_offset(struct device *dev, long offset)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun struct pcf2123_data *pcf2123 = dev_get_drvdata(dev);
153*4882a593Smuzhiyun s8 reg;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun if (offset > OFFSET_STEP * 127)
156*4882a593Smuzhiyun reg = 127;
157*4882a593Smuzhiyun else if (offset < OFFSET_STEP * -128)
158*4882a593Smuzhiyun reg = -128;
159*4882a593Smuzhiyun else
160*4882a593Smuzhiyun reg = DIV_ROUND_CLOSEST(offset, OFFSET_STEP);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* choose fine offset only for odd values in the normal range */
163*4882a593Smuzhiyun if (reg & 1 && reg <= 63 && reg >= -64) {
164*4882a593Smuzhiyun /* Normal offset. Clear the coarse bit */
165*4882a593Smuzhiyun reg &= ~OFFSET_COARSE;
166*4882a593Smuzhiyun } else {
167*4882a593Smuzhiyun /* Coarse offset. Divide by 2 and set the coarse bit */
168*4882a593Smuzhiyun reg >>= 1;
169*4882a593Smuzhiyun reg |= OFFSET_COARSE;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun return regmap_write(pcf2123->map, PCF2123_REG_OFFSET, (unsigned int)reg);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
pcf2123_rtc_read_time(struct device * dev,struct rtc_time * tm)175*4882a593Smuzhiyun static int pcf2123_rtc_read_time(struct device *dev, struct rtc_time *tm)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun struct pcf2123_data *pcf2123 = dev_get_drvdata(dev);
178*4882a593Smuzhiyun u8 rxbuf[7];
179*4882a593Smuzhiyun int ret;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun ret = regmap_bulk_read(pcf2123->map, PCF2123_REG_SC, rxbuf,
182*4882a593Smuzhiyun sizeof(rxbuf));
183*4882a593Smuzhiyun if (ret)
184*4882a593Smuzhiyun return ret;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (rxbuf[0] & OSC_HAS_STOPPED) {
187*4882a593Smuzhiyun dev_info(dev, "clock was stopped. Time is not valid\n");
188*4882a593Smuzhiyun return -EINVAL;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun tm->tm_sec = bcd2bin(rxbuf[0] & 0x7F);
192*4882a593Smuzhiyun tm->tm_min = bcd2bin(rxbuf[1] & 0x7F);
193*4882a593Smuzhiyun tm->tm_hour = bcd2bin(rxbuf[2] & 0x3F); /* rtc hr 0-23 */
194*4882a593Smuzhiyun tm->tm_mday = bcd2bin(rxbuf[3] & 0x3F);
195*4882a593Smuzhiyun tm->tm_wday = rxbuf[4] & 0x07;
196*4882a593Smuzhiyun tm->tm_mon = bcd2bin(rxbuf[5] & 0x1F) - 1; /* rtc mn 1-12 */
197*4882a593Smuzhiyun tm->tm_year = bcd2bin(rxbuf[6]) + 100;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun dev_dbg(dev, "%s: tm is %ptR\n", __func__, tm);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun return 0;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
pcf2123_rtc_set_time(struct device * dev,struct rtc_time * tm)204*4882a593Smuzhiyun static int pcf2123_rtc_set_time(struct device *dev, struct rtc_time *tm)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun struct pcf2123_data *pcf2123 = dev_get_drvdata(dev);
207*4882a593Smuzhiyun u8 txbuf[7];
208*4882a593Smuzhiyun int ret;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun dev_dbg(dev, "%s: tm is %ptR\n", __func__, tm);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* Stop the counter first */
213*4882a593Smuzhiyun ret = regmap_write(pcf2123->map, PCF2123_REG_CTRL1, CTRL1_STOP);
214*4882a593Smuzhiyun if (ret)
215*4882a593Smuzhiyun return ret;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Set the new time */
218*4882a593Smuzhiyun txbuf[0] = bin2bcd(tm->tm_sec & 0x7F);
219*4882a593Smuzhiyun txbuf[1] = bin2bcd(tm->tm_min & 0x7F);
220*4882a593Smuzhiyun txbuf[2] = bin2bcd(tm->tm_hour & 0x3F);
221*4882a593Smuzhiyun txbuf[3] = bin2bcd(tm->tm_mday & 0x3F);
222*4882a593Smuzhiyun txbuf[4] = tm->tm_wday & 0x07;
223*4882a593Smuzhiyun txbuf[5] = bin2bcd((tm->tm_mon + 1) & 0x1F); /* rtc mn 1-12 */
224*4882a593Smuzhiyun txbuf[6] = bin2bcd(tm->tm_year - 100);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun ret = regmap_bulk_write(pcf2123->map, PCF2123_REG_SC, txbuf,
227*4882a593Smuzhiyun sizeof(txbuf));
228*4882a593Smuzhiyun if (ret)
229*4882a593Smuzhiyun return ret;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* Start the counter */
232*4882a593Smuzhiyun ret = regmap_write(pcf2123->map, PCF2123_REG_CTRL1, CTRL1_CLEAR);
233*4882a593Smuzhiyun if (ret)
234*4882a593Smuzhiyun return ret;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun return 0;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
pcf2123_rtc_alarm_irq_enable(struct device * dev,unsigned int en)239*4882a593Smuzhiyun static int pcf2123_rtc_alarm_irq_enable(struct device *dev, unsigned int en)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun struct pcf2123_data *pcf2123 = dev_get_drvdata(dev);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun return regmap_update_bits(pcf2123->map, PCF2123_REG_CTRL2, CTRL2_AIE,
244*4882a593Smuzhiyun en ? CTRL2_AIE : 0);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
pcf2123_rtc_read_alarm(struct device * dev,struct rtc_wkalrm * alm)247*4882a593Smuzhiyun static int pcf2123_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alm)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun struct pcf2123_data *pcf2123 = dev_get_drvdata(dev);
250*4882a593Smuzhiyun u8 rxbuf[4];
251*4882a593Smuzhiyun int ret;
252*4882a593Smuzhiyun unsigned int val = 0;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun ret = regmap_bulk_read(pcf2123->map, PCF2123_REG_ALRM_MN, rxbuf,
255*4882a593Smuzhiyun sizeof(rxbuf));
256*4882a593Smuzhiyun if (ret)
257*4882a593Smuzhiyun return ret;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun alm->time.tm_min = bcd2bin(rxbuf[0] & 0x7F);
260*4882a593Smuzhiyun alm->time.tm_hour = bcd2bin(rxbuf[1] & 0x3F);
261*4882a593Smuzhiyun alm->time.tm_mday = bcd2bin(rxbuf[2] & 0x3F);
262*4882a593Smuzhiyun alm->time.tm_wday = bcd2bin(rxbuf[3] & 0x07);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun dev_dbg(dev, "%s: alm is %ptR\n", __func__, &alm->time);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun ret = regmap_read(pcf2123->map, PCF2123_REG_CTRL2, &val);
267*4882a593Smuzhiyun if (ret)
268*4882a593Smuzhiyun return ret;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun alm->enabled = !!(val & CTRL2_AIE);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun return 0;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
pcf2123_rtc_set_alarm(struct device * dev,struct rtc_wkalrm * alm)275*4882a593Smuzhiyun static int pcf2123_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alm)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun struct pcf2123_data *pcf2123 = dev_get_drvdata(dev);
278*4882a593Smuzhiyun u8 txbuf[4];
279*4882a593Smuzhiyun int ret;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun dev_dbg(dev, "%s: alm is %ptR\n", __func__, &alm->time);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* Disable alarm interrupt */
284*4882a593Smuzhiyun ret = regmap_update_bits(pcf2123->map, PCF2123_REG_CTRL2, CTRL2_AIE, 0);
285*4882a593Smuzhiyun if (ret)
286*4882a593Smuzhiyun return ret;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* Ensure alarm flag is clear */
289*4882a593Smuzhiyun ret = regmap_update_bits(pcf2123->map, PCF2123_REG_CTRL2, CTRL2_AF, 0);
290*4882a593Smuzhiyun if (ret)
291*4882a593Smuzhiyun return ret;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* Set new alarm */
294*4882a593Smuzhiyun txbuf[0] = bin2bcd(alm->time.tm_min & 0x7F);
295*4882a593Smuzhiyun txbuf[1] = bin2bcd(alm->time.tm_hour & 0x3F);
296*4882a593Smuzhiyun txbuf[2] = bin2bcd(alm->time.tm_mday & 0x3F);
297*4882a593Smuzhiyun txbuf[3] = ALRM_DISABLE;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun ret = regmap_bulk_write(pcf2123->map, PCF2123_REG_ALRM_MN, txbuf,
300*4882a593Smuzhiyun sizeof(txbuf));
301*4882a593Smuzhiyun if (ret)
302*4882a593Smuzhiyun return ret;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun return pcf2123_rtc_alarm_irq_enable(dev, alm->enabled);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
pcf2123_rtc_irq(int irq,void * dev)307*4882a593Smuzhiyun static irqreturn_t pcf2123_rtc_irq(int irq, void *dev)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun struct pcf2123_data *pcf2123 = dev_get_drvdata(dev);
310*4882a593Smuzhiyun struct mutex *lock = &pcf2123->rtc->ops_lock;
311*4882a593Smuzhiyun unsigned int val = 0;
312*4882a593Smuzhiyun int ret = IRQ_NONE;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun mutex_lock(lock);
315*4882a593Smuzhiyun regmap_read(pcf2123->map, PCF2123_REG_CTRL2, &val);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* Alarm? */
318*4882a593Smuzhiyun if (val & CTRL2_AF) {
319*4882a593Smuzhiyun ret = IRQ_HANDLED;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* Clear alarm flag */
322*4882a593Smuzhiyun regmap_update_bits(pcf2123->map, PCF2123_REG_CTRL2, CTRL2_AF, 0);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun rtc_update_irq(pcf2123->rtc, 1, RTC_IRQF | RTC_AF);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun mutex_unlock(lock);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun return ret;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
pcf2123_reset(struct device * dev)332*4882a593Smuzhiyun static int pcf2123_reset(struct device *dev)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun struct pcf2123_data *pcf2123 = dev_get_drvdata(dev);
335*4882a593Smuzhiyun int ret;
336*4882a593Smuzhiyun unsigned int val = 0;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun ret = regmap_write(pcf2123->map, PCF2123_REG_CTRL1, CTRL1_SW_RESET);
339*4882a593Smuzhiyun if (ret)
340*4882a593Smuzhiyun return ret;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* Stop the counter */
343*4882a593Smuzhiyun dev_dbg(dev, "stopping RTC\n");
344*4882a593Smuzhiyun ret = regmap_write(pcf2123->map, PCF2123_REG_CTRL1, CTRL1_STOP);
345*4882a593Smuzhiyun if (ret)
346*4882a593Smuzhiyun return ret;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /* See if the counter was actually stopped */
349*4882a593Smuzhiyun dev_dbg(dev, "checking for presence of RTC\n");
350*4882a593Smuzhiyun ret = regmap_read(pcf2123->map, PCF2123_REG_CTRL1, &val);
351*4882a593Smuzhiyun if (ret)
352*4882a593Smuzhiyun return ret;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun dev_dbg(dev, "received data from RTC (0x%08X)\n", val);
355*4882a593Smuzhiyun if (!(val & CTRL1_STOP))
356*4882a593Smuzhiyun return -ENODEV;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* Start the counter */
359*4882a593Smuzhiyun ret = regmap_write(pcf2123->map, PCF2123_REG_CTRL1, CTRL1_CLEAR);
360*4882a593Smuzhiyun if (ret)
361*4882a593Smuzhiyun return ret;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun return 0;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun static const struct rtc_class_ops pcf2123_rtc_ops = {
367*4882a593Smuzhiyun .read_time = pcf2123_rtc_read_time,
368*4882a593Smuzhiyun .set_time = pcf2123_rtc_set_time,
369*4882a593Smuzhiyun .read_offset = pcf2123_read_offset,
370*4882a593Smuzhiyun .set_offset = pcf2123_set_offset,
371*4882a593Smuzhiyun .read_alarm = pcf2123_rtc_read_alarm,
372*4882a593Smuzhiyun .set_alarm = pcf2123_rtc_set_alarm,
373*4882a593Smuzhiyun .alarm_irq_enable = pcf2123_rtc_alarm_irq_enable,
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun
pcf2123_probe(struct spi_device * spi)376*4882a593Smuzhiyun static int pcf2123_probe(struct spi_device *spi)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun struct rtc_device *rtc;
379*4882a593Smuzhiyun struct rtc_time tm;
380*4882a593Smuzhiyun struct pcf2123_data *pcf2123;
381*4882a593Smuzhiyun int ret = 0;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun pcf2123 = devm_kzalloc(&spi->dev, sizeof(struct pcf2123_data),
384*4882a593Smuzhiyun GFP_KERNEL);
385*4882a593Smuzhiyun if (!pcf2123)
386*4882a593Smuzhiyun return -ENOMEM;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun dev_set_drvdata(&spi->dev, pcf2123);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun pcf2123->map = devm_regmap_init_spi(spi, &pcf2123_regmap_config);
391*4882a593Smuzhiyun if (IS_ERR(pcf2123->map)) {
392*4882a593Smuzhiyun dev_err(&spi->dev, "regmap init failed.\n");
393*4882a593Smuzhiyun return PTR_ERR(pcf2123->map);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun ret = pcf2123_rtc_read_time(&spi->dev, &tm);
397*4882a593Smuzhiyun if (ret < 0) {
398*4882a593Smuzhiyun ret = pcf2123_reset(&spi->dev);
399*4882a593Smuzhiyun if (ret < 0) {
400*4882a593Smuzhiyun dev_err(&spi->dev, "chip not found\n");
401*4882a593Smuzhiyun return ret;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun dev_info(&spi->dev, "spiclk %u KHz.\n",
406*4882a593Smuzhiyun (spi->max_speed_hz + 500) / 1000);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* Finalize the initialization */
409*4882a593Smuzhiyun rtc = devm_rtc_allocate_device(&spi->dev);
410*4882a593Smuzhiyun if (IS_ERR(rtc))
411*4882a593Smuzhiyun return PTR_ERR(rtc);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun pcf2123->rtc = rtc;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /* Register alarm irq */
416*4882a593Smuzhiyun if (spi->irq > 0) {
417*4882a593Smuzhiyun ret = devm_request_threaded_irq(&spi->dev, spi->irq, NULL,
418*4882a593Smuzhiyun pcf2123_rtc_irq,
419*4882a593Smuzhiyun IRQF_TRIGGER_LOW | IRQF_ONESHOT,
420*4882a593Smuzhiyun pcf2123_driver.driver.name, &spi->dev);
421*4882a593Smuzhiyun if (!ret)
422*4882a593Smuzhiyun device_init_wakeup(&spi->dev, true);
423*4882a593Smuzhiyun else
424*4882a593Smuzhiyun dev_err(&spi->dev, "could not request irq.\n");
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* The PCF2123's alarm only has minute accuracy. Must add timer
428*4882a593Smuzhiyun * support to this driver to generate interrupts more than once
429*4882a593Smuzhiyun * per minute.
430*4882a593Smuzhiyun */
431*4882a593Smuzhiyun rtc->uie_unsupported = 1;
432*4882a593Smuzhiyun rtc->ops = &pcf2123_rtc_ops;
433*4882a593Smuzhiyun rtc->range_min = RTC_TIMESTAMP_BEGIN_2000;
434*4882a593Smuzhiyun rtc->range_max = RTC_TIMESTAMP_END_2099;
435*4882a593Smuzhiyun rtc->set_start_time = true;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun ret = rtc_register_device(rtc);
438*4882a593Smuzhiyun if (ret)
439*4882a593Smuzhiyun return ret;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun return 0;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun #ifdef CONFIG_OF
445*4882a593Smuzhiyun static const struct of_device_id pcf2123_dt_ids[] = {
446*4882a593Smuzhiyun { .compatible = "nxp,pcf2123", },
447*4882a593Smuzhiyun { .compatible = "microcrystal,rv2123", },
448*4882a593Smuzhiyun /* Deprecated, do not use */
449*4882a593Smuzhiyun { .compatible = "nxp,rtc-pcf2123", },
450*4882a593Smuzhiyun { /* sentinel */ }
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, pcf2123_dt_ids);
453*4882a593Smuzhiyun #endif
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun static struct spi_driver pcf2123_driver = {
456*4882a593Smuzhiyun .driver = {
457*4882a593Smuzhiyun .name = "rtc-pcf2123",
458*4882a593Smuzhiyun .of_match_table = of_match_ptr(pcf2123_dt_ids),
459*4882a593Smuzhiyun },
460*4882a593Smuzhiyun .probe = pcf2123_probe,
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun module_spi_driver(pcf2123_driver);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun MODULE_AUTHOR("Chris Verges <chrisv@cyberswitching.com>");
466*4882a593Smuzhiyun MODULE_DESCRIPTION("NXP PCF2123 RTC driver");
467*4882a593Smuzhiyun MODULE_LICENSE("GPL");
468