1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014-2015 MediaTek Inc.
4*4882a593Smuzhiyun * Author: Tianping.Fang <tianping.fang@mediatek.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/interrupt.h>
9*4882a593Smuzhiyun #include <linux/mfd/mt6397/core.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/mutex.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/rtc.h>
16*4882a593Smuzhiyun #include <linux/mfd/mt6397/rtc.h>
17*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
18*4882a593Smuzhiyun
mtk_rtc_write_trigger(struct mt6397_rtc * rtc)19*4882a593Smuzhiyun static int mtk_rtc_write_trigger(struct mt6397_rtc *rtc)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun int ret;
22*4882a593Smuzhiyun u32 data;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun ret = regmap_write(rtc->regmap, rtc->addr_base + rtc->data->wrtgr, 1);
25*4882a593Smuzhiyun if (ret < 0)
26*4882a593Smuzhiyun return ret;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun ret = regmap_read_poll_timeout(rtc->regmap,
29*4882a593Smuzhiyun rtc->addr_base + RTC_BBPU, data,
30*4882a593Smuzhiyun !(data & RTC_BBPU_CBUSY),
31*4882a593Smuzhiyun MTK_RTC_POLL_DELAY_US,
32*4882a593Smuzhiyun MTK_RTC_POLL_TIMEOUT);
33*4882a593Smuzhiyun if (ret < 0)
34*4882a593Smuzhiyun dev_err(rtc->rtc_dev->dev.parent,
35*4882a593Smuzhiyun "failed to write WRTGR: %d\n", ret);
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun return ret;
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
mtk_rtc_irq_handler_thread(int irq,void * data)40*4882a593Smuzhiyun static irqreturn_t mtk_rtc_irq_handler_thread(int irq, void *data)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun struct mt6397_rtc *rtc = data;
43*4882a593Smuzhiyun u32 irqsta, irqen;
44*4882a593Smuzhiyun int ret;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun ret = regmap_read(rtc->regmap, rtc->addr_base + RTC_IRQ_STA, &irqsta);
47*4882a593Smuzhiyun if ((ret >= 0) && (irqsta & RTC_IRQ_STA_AL)) {
48*4882a593Smuzhiyun rtc_update_irq(rtc->rtc_dev, 1, RTC_IRQF | RTC_AF);
49*4882a593Smuzhiyun irqen = irqsta & ~RTC_IRQ_EN_AL;
50*4882a593Smuzhiyun mutex_lock(&rtc->lock);
51*4882a593Smuzhiyun if (regmap_write(rtc->regmap, rtc->addr_base + RTC_IRQ_EN,
52*4882a593Smuzhiyun irqen) == 0)
53*4882a593Smuzhiyun mtk_rtc_write_trigger(rtc);
54*4882a593Smuzhiyun mutex_unlock(&rtc->lock);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun return IRQ_HANDLED;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun return IRQ_NONE;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
__mtk_rtc_read_time(struct mt6397_rtc * rtc,struct rtc_time * tm,int * sec)62*4882a593Smuzhiyun static int __mtk_rtc_read_time(struct mt6397_rtc *rtc,
63*4882a593Smuzhiyun struct rtc_time *tm, int *sec)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun int ret;
66*4882a593Smuzhiyun u16 data[RTC_OFFSET_COUNT];
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun mutex_lock(&rtc->lock);
69*4882a593Smuzhiyun ret = regmap_bulk_read(rtc->regmap, rtc->addr_base + RTC_TC_SEC,
70*4882a593Smuzhiyun data, RTC_OFFSET_COUNT);
71*4882a593Smuzhiyun if (ret < 0)
72*4882a593Smuzhiyun goto exit;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun tm->tm_sec = data[RTC_OFFSET_SEC];
75*4882a593Smuzhiyun tm->tm_min = data[RTC_OFFSET_MIN];
76*4882a593Smuzhiyun tm->tm_hour = data[RTC_OFFSET_HOUR];
77*4882a593Smuzhiyun tm->tm_mday = data[RTC_OFFSET_DOM];
78*4882a593Smuzhiyun tm->tm_mon = data[RTC_OFFSET_MTH];
79*4882a593Smuzhiyun tm->tm_year = data[RTC_OFFSET_YEAR];
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun ret = regmap_read(rtc->regmap, rtc->addr_base + RTC_TC_SEC, sec);
82*4882a593Smuzhiyun exit:
83*4882a593Smuzhiyun mutex_unlock(&rtc->lock);
84*4882a593Smuzhiyun return ret;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
mtk_rtc_read_time(struct device * dev,struct rtc_time * tm)87*4882a593Smuzhiyun static int mtk_rtc_read_time(struct device *dev, struct rtc_time *tm)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun time64_t time;
90*4882a593Smuzhiyun struct mt6397_rtc *rtc = dev_get_drvdata(dev);
91*4882a593Smuzhiyun int days, sec, ret;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun do {
94*4882a593Smuzhiyun ret = __mtk_rtc_read_time(rtc, tm, &sec);
95*4882a593Smuzhiyun if (ret < 0)
96*4882a593Smuzhiyun goto exit;
97*4882a593Smuzhiyun } while (sec < tm->tm_sec);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* HW register use 7 bits to store year data, minus
100*4882a593Smuzhiyun * RTC_MIN_YEAR_OFFSET before write year data to register, and plus
101*4882a593Smuzhiyun * RTC_MIN_YEAR_OFFSET back after read year from register
102*4882a593Smuzhiyun */
103*4882a593Smuzhiyun tm->tm_year += RTC_MIN_YEAR_OFFSET;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* HW register start mon from one, but tm_mon start from zero. */
106*4882a593Smuzhiyun tm->tm_mon--;
107*4882a593Smuzhiyun time = rtc_tm_to_time64(tm);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* rtc_tm_to_time64 covert Gregorian date to seconds since
110*4882a593Smuzhiyun * 01-01-1970 00:00:00, and this date is Thursday.
111*4882a593Smuzhiyun */
112*4882a593Smuzhiyun days = div_s64(time, 86400);
113*4882a593Smuzhiyun tm->tm_wday = (days + 4) % 7;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun exit:
116*4882a593Smuzhiyun return ret;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
mtk_rtc_set_time(struct device * dev,struct rtc_time * tm)119*4882a593Smuzhiyun static int mtk_rtc_set_time(struct device *dev, struct rtc_time *tm)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun struct mt6397_rtc *rtc = dev_get_drvdata(dev);
122*4882a593Smuzhiyun int ret;
123*4882a593Smuzhiyun u16 data[RTC_OFFSET_COUNT];
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun tm->tm_year -= RTC_MIN_YEAR_OFFSET;
126*4882a593Smuzhiyun tm->tm_mon++;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun data[RTC_OFFSET_SEC] = tm->tm_sec;
129*4882a593Smuzhiyun data[RTC_OFFSET_MIN] = tm->tm_min;
130*4882a593Smuzhiyun data[RTC_OFFSET_HOUR] = tm->tm_hour;
131*4882a593Smuzhiyun data[RTC_OFFSET_DOM] = tm->tm_mday;
132*4882a593Smuzhiyun data[RTC_OFFSET_MTH] = tm->tm_mon;
133*4882a593Smuzhiyun data[RTC_OFFSET_YEAR] = tm->tm_year;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun mutex_lock(&rtc->lock);
136*4882a593Smuzhiyun ret = regmap_bulk_write(rtc->regmap, rtc->addr_base + RTC_TC_SEC,
137*4882a593Smuzhiyun data, RTC_OFFSET_COUNT);
138*4882a593Smuzhiyun if (ret < 0)
139*4882a593Smuzhiyun goto exit;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* Time register write to hardware after call trigger function */
142*4882a593Smuzhiyun ret = mtk_rtc_write_trigger(rtc);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun exit:
145*4882a593Smuzhiyun mutex_unlock(&rtc->lock);
146*4882a593Smuzhiyun return ret;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
mtk_rtc_read_alarm(struct device * dev,struct rtc_wkalrm * alm)149*4882a593Smuzhiyun static int mtk_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alm)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun struct rtc_time *tm = &alm->time;
152*4882a593Smuzhiyun struct mt6397_rtc *rtc = dev_get_drvdata(dev);
153*4882a593Smuzhiyun u32 irqen, pdn2;
154*4882a593Smuzhiyun int ret;
155*4882a593Smuzhiyun u16 data[RTC_OFFSET_COUNT];
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun mutex_lock(&rtc->lock);
158*4882a593Smuzhiyun ret = regmap_read(rtc->regmap, rtc->addr_base + RTC_IRQ_EN, &irqen);
159*4882a593Smuzhiyun if (ret < 0)
160*4882a593Smuzhiyun goto err_exit;
161*4882a593Smuzhiyun ret = regmap_read(rtc->regmap, rtc->addr_base + RTC_PDN2, &pdn2);
162*4882a593Smuzhiyun if (ret < 0)
163*4882a593Smuzhiyun goto err_exit;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun ret = regmap_bulk_read(rtc->regmap, rtc->addr_base + RTC_AL_SEC,
166*4882a593Smuzhiyun data, RTC_OFFSET_COUNT);
167*4882a593Smuzhiyun if (ret < 0)
168*4882a593Smuzhiyun goto err_exit;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun alm->enabled = !!(irqen & RTC_IRQ_EN_AL);
171*4882a593Smuzhiyun alm->pending = !!(pdn2 & RTC_PDN2_PWRON_ALARM);
172*4882a593Smuzhiyun mutex_unlock(&rtc->lock);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun tm->tm_sec = data[RTC_OFFSET_SEC] & RTC_AL_SEC_MASK;
175*4882a593Smuzhiyun tm->tm_min = data[RTC_OFFSET_MIN] & RTC_AL_MIN_MASK;
176*4882a593Smuzhiyun tm->tm_hour = data[RTC_OFFSET_HOUR] & RTC_AL_HOU_MASK;
177*4882a593Smuzhiyun tm->tm_mday = data[RTC_OFFSET_DOM] & RTC_AL_DOM_MASK;
178*4882a593Smuzhiyun tm->tm_mon = data[RTC_OFFSET_MTH] & RTC_AL_MTH_MASK;
179*4882a593Smuzhiyun tm->tm_year = data[RTC_OFFSET_YEAR] & RTC_AL_YEA_MASK;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun tm->tm_year += RTC_MIN_YEAR_OFFSET;
182*4882a593Smuzhiyun tm->tm_mon--;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun return 0;
185*4882a593Smuzhiyun err_exit:
186*4882a593Smuzhiyun mutex_unlock(&rtc->lock);
187*4882a593Smuzhiyun return ret;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
mtk_rtc_set_alarm(struct device * dev,struct rtc_wkalrm * alm)190*4882a593Smuzhiyun static int mtk_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alm)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct rtc_time *tm = &alm->time;
193*4882a593Smuzhiyun struct mt6397_rtc *rtc = dev_get_drvdata(dev);
194*4882a593Smuzhiyun int ret;
195*4882a593Smuzhiyun u16 data[RTC_OFFSET_COUNT];
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun tm->tm_year -= RTC_MIN_YEAR_OFFSET;
198*4882a593Smuzhiyun tm->tm_mon++;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun mutex_lock(&rtc->lock);
201*4882a593Smuzhiyun ret = regmap_bulk_read(rtc->regmap, rtc->addr_base + RTC_AL_SEC,
202*4882a593Smuzhiyun data, RTC_OFFSET_COUNT);
203*4882a593Smuzhiyun if (ret < 0)
204*4882a593Smuzhiyun goto exit;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun data[RTC_OFFSET_SEC] = ((data[RTC_OFFSET_SEC] & ~(RTC_AL_SEC_MASK)) |
207*4882a593Smuzhiyun (tm->tm_sec & RTC_AL_SEC_MASK));
208*4882a593Smuzhiyun data[RTC_OFFSET_MIN] = ((data[RTC_OFFSET_MIN] & ~(RTC_AL_MIN_MASK)) |
209*4882a593Smuzhiyun (tm->tm_min & RTC_AL_MIN_MASK));
210*4882a593Smuzhiyun data[RTC_OFFSET_HOUR] = ((data[RTC_OFFSET_HOUR] & ~(RTC_AL_HOU_MASK)) |
211*4882a593Smuzhiyun (tm->tm_hour & RTC_AL_HOU_MASK));
212*4882a593Smuzhiyun data[RTC_OFFSET_DOM] = ((data[RTC_OFFSET_DOM] & ~(RTC_AL_DOM_MASK)) |
213*4882a593Smuzhiyun (tm->tm_mday & RTC_AL_DOM_MASK));
214*4882a593Smuzhiyun data[RTC_OFFSET_MTH] = ((data[RTC_OFFSET_MTH] & ~(RTC_AL_MTH_MASK)) |
215*4882a593Smuzhiyun (tm->tm_mon & RTC_AL_MTH_MASK));
216*4882a593Smuzhiyun data[RTC_OFFSET_YEAR] = ((data[RTC_OFFSET_YEAR] & ~(RTC_AL_YEA_MASK)) |
217*4882a593Smuzhiyun (tm->tm_year & RTC_AL_YEA_MASK));
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun if (alm->enabled) {
220*4882a593Smuzhiyun ret = regmap_bulk_write(rtc->regmap,
221*4882a593Smuzhiyun rtc->addr_base + RTC_AL_SEC,
222*4882a593Smuzhiyun data, RTC_OFFSET_COUNT);
223*4882a593Smuzhiyun if (ret < 0)
224*4882a593Smuzhiyun goto exit;
225*4882a593Smuzhiyun ret = regmap_write(rtc->regmap, rtc->addr_base + RTC_AL_MASK,
226*4882a593Smuzhiyun RTC_AL_MASK_DOW);
227*4882a593Smuzhiyun if (ret < 0)
228*4882a593Smuzhiyun goto exit;
229*4882a593Smuzhiyun ret = regmap_update_bits(rtc->regmap,
230*4882a593Smuzhiyun rtc->addr_base + RTC_IRQ_EN,
231*4882a593Smuzhiyun RTC_IRQ_EN_ONESHOT_AL,
232*4882a593Smuzhiyun RTC_IRQ_EN_ONESHOT_AL);
233*4882a593Smuzhiyun if (ret < 0)
234*4882a593Smuzhiyun goto exit;
235*4882a593Smuzhiyun } else {
236*4882a593Smuzhiyun ret = regmap_update_bits(rtc->regmap,
237*4882a593Smuzhiyun rtc->addr_base + RTC_IRQ_EN,
238*4882a593Smuzhiyun RTC_IRQ_EN_ONESHOT_AL, 0);
239*4882a593Smuzhiyun if (ret < 0)
240*4882a593Smuzhiyun goto exit;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* All alarm time register write to hardware after calling
244*4882a593Smuzhiyun * mtk_rtc_write_trigger. This can avoid race condition if alarm
245*4882a593Smuzhiyun * occur happen during writing alarm time register.
246*4882a593Smuzhiyun */
247*4882a593Smuzhiyun ret = mtk_rtc_write_trigger(rtc);
248*4882a593Smuzhiyun exit:
249*4882a593Smuzhiyun mutex_unlock(&rtc->lock);
250*4882a593Smuzhiyun return ret;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun static const struct rtc_class_ops mtk_rtc_ops = {
254*4882a593Smuzhiyun .read_time = mtk_rtc_read_time,
255*4882a593Smuzhiyun .set_time = mtk_rtc_set_time,
256*4882a593Smuzhiyun .read_alarm = mtk_rtc_read_alarm,
257*4882a593Smuzhiyun .set_alarm = mtk_rtc_set_alarm,
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
mtk_rtc_probe(struct platform_device * pdev)260*4882a593Smuzhiyun static int mtk_rtc_probe(struct platform_device *pdev)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun struct resource *res;
263*4882a593Smuzhiyun struct mt6397_chip *mt6397_chip = dev_get_drvdata(pdev->dev.parent);
264*4882a593Smuzhiyun struct mt6397_rtc *rtc;
265*4882a593Smuzhiyun int ret;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun rtc = devm_kzalloc(&pdev->dev, sizeof(struct mt6397_rtc), GFP_KERNEL);
268*4882a593Smuzhiyun if (!rtc)
269*4882a593Smuzhiyun return -ENOMEM;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
272*4882a593Smuzhiyun if (!res)
273*4882a593Smuzhiyun return -EINVAL;
274*4882a593Smuzhiyun rtc->addr_base = res->start;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun rtc->data = of_device_get_match_data(&pdev->dev);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun rtc->irq = platform_get_irq(pdev, 0);
279*4882a593Smuzhiyun if (rtc->irq < 0)
280*4882a593Smuzhiyun return rtc->irq;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun rtc->regmap = mt6397_chip->regmap;
283*4882a593Smuzhiyun mutex_init(&rtc->lock);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun platform_set_drvdata(pdev, rtc);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun rtc->rtc_dev = devm_rtc_allocate_device(&pdev->dev);
288*4882a593Smuzhiyun if (IS_ERR(rtc->rtc_dev))
289*4882a593Smuzhiyun return PTR_ERR(rtc->rtc_dev);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun ret = devm_request_threaded_irq(&pdev->dev, rtc->irq, NULL,
292*4882a593Smuzhiyun mtk_rtc_irq_handler_thread,
293*4882a593Smuzhiyun IRQF_ONESHOT | IRQF_TRIGGER_HIGH,
294*4882a593Smuzhiyun "mt6397-rtc", rtc);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun if (ret) {
297*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to request alarm IRQ: %d: %d\n",
298*4882a593Smuzhiyun rtc->irq, ret);
299*4882a593Smuzhiyun return ret;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun device_init_wakeup(&pdev->dev, 1);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun rtc->rtc_dev->ops = &mtk_rtc_ops;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun return rtc_register_device(rtc->rtc_dev);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
mt6397_rtc_suspend(struct device * dev)310*4882a593Smuzhiyun static int mt6397_rtc_suspend(struct device *dev)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun struct mt6397_rtc *rtc = dev_get_drvdata(dev);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (device_may_wakeup(dev))
315*4882a593Smuzhiyun enable_irq_wake(rtc->irq);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun return 0;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
mt6397_rtc_resume(struct device * dev)320*4882a593Smuzhiyun static int mt6397_rtc_resume(struct device *dev)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun struct mt6397_rtc *rtc = dev_get_drvdata(dev);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun if (device_may_wakeup(dev))
325*4882a593Smuzhiyun disable_irq_wake(rtc->irq);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun return 0;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun #endif
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(mt6397_pm_ops, mt6397_rtc_suspend,
332*4882a593Smuzhiyun mt6397_rtc_resume);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun static const struct mtk_rtc_data mt6358_rtc_data = {
335*4882a593Smuzhiyun .wrtgr = RTC_WRTGR_MT6358,
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun static const struct mtk_rtc_data mt6397_rtc_data = {
339*4882a593Smuzhiyun .wrtgr = RTC_WRTGR_MT6397,
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun static const struct of_device_id mt6397_rtc_of_match[] = {
343*4882a593Smuzhiyun { .compatible = "mediatek,mt6323-rtc", .data = &mt6397_rtc_data },
344*4882a593Smuzhiyun { .compatible = "mediatek,mt6358-rtc", .data = &mt6358_rtc_data },
345*4882a593Smuzhiyun { .compatible = "mediatek,mt6397-rtc", .data = &mt6397_rtc_data },
346*4882a593Smuzhiyun { }
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mt6397_rtc_of_match);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun static struct platform_driver mtk_rtc_driver = {
351*4882a593Smuzhiyun .driver = {
352*4882a593Smuzhiyun .name = "mt6397-rtc",
353*4882a593Smuzhiyun .of_match_table = mt6397_rtc_of_match,
354*4882a593Smuzhiyun .pm = &mt6397_pm_ops,
355*4882a593Smuzhiyun },
356*4882a593Smuzhiyun .probe = mtk_rtc_probe,
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun module_platform_driver(mtk_rtc_driver);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
362*4882a593Smuzhiyun MODULE_AUTHOR("Tianping Fang <tianping.fang@mediatek.com>");
363*4882a593Smuzhiyun MODULE_DESCRIPTION("RTC Driver for MediaTek MT6397 PMIC");
364