xref: /OK3568_Linux_fs/kernel/drivers/rtc/rtc-mt2712.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2019 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: Ran Bi <ran.bi@mediatek.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/irqdomain.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/of_irq.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/rtc.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define MT2712_BBPU		0x0000
18*4882a593Smuzhiyun #define MT2712_BBPU_CLRPKY	BIT(4)
19*4882a593Smuzhiyun #define MT2712_BBPU_RELOAD	BIT(5)
20*4882a593Smuzhiyun #define MT2712_BBPU_CBUSY	BIT(6)
21*4882a593Smuzhiyun #define MT2712_BBPU_KEY		(0x43 << 8)
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define MT2712_IRQ_STA		0x0004
24*4882a593Smuzhiyun #define MT2712_IRQ_STA_AL	BIT(0)
25*4882a593Smuzhiyun #define MT2712_IRQ_STA_TC	BIT(1)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define MT2712_IRQ_EN		0x0008
28*4882a593Smuzhiyun #define MT2712_IRQ_EN_AL	BIT(0)
29*4882a593Smuzhiyun #define MT2712_IRQ_EN_TC	BIT(1)
30*4882a593Smuzhiyun #define MT2712_IRQ_EN_ONESHOT	BIT(2)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define MT2712_CII_EN		0x000c
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define MT2712_AL_MASK		0x0010
35*4882a593Smuzhiyun #define MT2712_AL_MASK_DOW	BIT(4)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define MT2712_TC_SEC		0x0014
38*4882a593Smuzhiyun #define MT2712_TC_MIN		0x0018
39*4882a593Smuzhiyun #define MT2712_TC_HOU		0x001c
40*4882a593Smuzhiyun #define MT2712_TC_DOM		0x0020
41*4882a593Smuzhiyun #define MT2712_TC_DOW		0x0024
42*4882a593Smuzhiyun #define MT2712_TC_MTH		0x0028
43*4882a593Smuzhiyun #define MT2712_TC_YEA		0x002c
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define MT2712_AL_SEC		0x0030
46*4882a593Smuzhiyun #define MT2712_AL_MIN		0x0034
47*4882a593Smuzhiyun #define MT2712_AL_HOU		0x0038
48*4882a593Smuzhiyun #define MT2712_AL_DOM		0x003c
49*4882a593Smuzhiyun #define MT2712_AL_DOW		0x0040
50*4882a593Smuzhiyun #define MT2712_AL_MTH		0x0044
51*4882a593Smuzhiyun #define MT2712_AL_YEA		0x0048
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define MT2712_SEC_MASK		0x003f
54*4882a593Smuzhiyun #define MT2712_MIN_MASK		0x003f
55*4882a593Smuzhiyun #define MT2712_HOU_MASK		0x001f
56*4882a593Smuzhiyun #define MT2712_DOM_MASK		0x001f
57*4882a593Smuzhiyun #define MT2712_DOW_MASK		0x0007
58*4882a593Smuzhiyun #define MT2712_MTH_MASK		0x000f
59*4882a593Smuzhiyun #define MT2712_YEA_MASK		0x007f
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define MT2712_POWERKEY1	0x004c
62*4882a593Smuzhiyun #define MT2712_POWERKEY2	0x0050
63*4882a593Smuzhiyun #define MT2712_POWERKEY1_KEY	0xa357
64*4882a593Smuzhiyun #define MT2712_POWERKEY2_KEY	0x67d2
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define MT2712_CON0		0x005c
67*4882a593Smuzhiyun #define MT2712_CON1		0x0060
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define MT2712_PROT		0x0070
70*4882a593Smuzhiyun #define MT2712_PROT_UNLOCK1	0x9136
71*4882a593Smuzhiyun #define MT2712_PROT_UNLOCK2	0x586a
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define MT2712_WRTGR		0x0078
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define MT2712_RTC_TIMESTAMP_END_2127	4985971199LL
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun struct mt2712_rtc {
78*4882a593Smuzhiyun 	struct rtc_device	*rtc;
79*4882a593Smuzhiyun 	void __iomem		*base;
80*4882a593Smuzhiyun 	int			irq;
81*4882a593Smuzhiyun 	u8			irq_wake_enabled;
82*4882a593Smuzhiyun 	u8			powerlost;
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
mt2712_readl(struct mt2712_rtc * mt2712_rtc,u32 reg)85*4882a593Smuzhiyun static inline u32 mt2712_readl(struct mt2712_rtc *mt2712_rtc, u32 reg)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	return readl(mt2712_rtc->base + reg);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
mt2712_writel(struct mt2712_rtc * mt2712_rtc,u32 reg,u32 val)90*4882a593Smuzhiyun static inline void mt2712_writel(struct mt2712_rtc *mt2712_rtc,
91*4882a593Smuzhiyun 				 u32 reg, u32 val)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	writel(val, mt2712_rtc->base + reg);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
mt2712_rtc_write_trigger(struct mt2712_rtc * mt2712_rtc)96*4882a593Smuzhiyun static void mt2712_rtc_write_trigger(struct mt2712_rtc *mt2712_rtc)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	unsigned long timeout = jiffies + HZ / 10;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_WRTGR, 1);
101*4882a593Smuzhiyun 	while (1) {
102*4882a593Smuzhiyun 		if (!(mt2712_readl(mt2712_rtc, MT2712_BBPU)
103*4882a593Smuzhiyun 					& MT2712_BBPU_CBUSY))
104*4882a593Smuzhiyun 			break;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 		if (time_after(jiffies, timeout)) {
107*4882a593Smuzhiyun 			dev_err(&mt2712_rtc->rtc->dev,
108*4882a593Smuzhiyun 				"%s time out!\n", __func__);
109*4882a593Smuzhiyun 			break;
110*4882a593Smuzhiyun 		}
111*4882a593Smuzhiyun 		cpu_relax();
112*4882a593Smuzhiyun 	}
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
mt2712_rtc_writeif_unlock(struct mt2712_rtc * mt2712_rtc)115*4882a593Smuzhiyun static void mt2712_rtc_writeif_unlock(struct mt2712_rtc *mt2712_rtc)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_PROT, MT2712_PROT_UNLOCK1);
118*4882a593Smuzhiyun 	mt2712_rtc_write_trigger(mt2712_rtc);
119*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_PROT, MT2712_PROT_UNLOCK2);
120*4882a593Smuzhiyun 	mt2712_rtc_write_trigger(mt2712_rtc);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
rtc_irq_handler_thread(int irq,void * data)123*4882a593Smuzhiyun static irqreturn_t rtc_irq_handler_thread(int irq, void *data)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	struct mt2712_rtc *mt2712_rtc = data;
126*4882a593Smuzhiyun 	u16 irqsta;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	/* Clear interrupt */
129*4882a593Smuzhiyun 	irqsta = mt2712_readl(mt2712_rtc, MT2712_IRQ_STA);
130*4882a593Smuzhiyun 	if (irqsta & MT2712_IRQ_STA_AL) {
131*4882a593Smuzhiyun 		rtc_update_irq(mt2712_rtc->rtc, 1, RTC_IRQF | RTC_AF);
132*4882a593Smuzhiyun 		return IRQ_HANDLED;
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	return IRQ_NONE;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
__mt2712_rtc_read_time(struct mt2712_rtc * mt2712_rtc,struct rtc_time * tm,int * sec)138*4882a593Smuzhiyun static void __mt2712_rtc_read_time(struct mt2712_rtc *mt2712_rtc,
139*4882a593Smuzhiyun 				   struct rtc_time *tm, int *sec)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	tm->tm_sec  = mt2712_readl(mt2712_rtc, MT2712_TC_SEC)
142*4882a593Smuzhiyun 			& MT2712_SEC_MASK;
143*4882a593Smuzhiyun 	tm->tm_min  = mt2712_readl(mt2712_rtc, MT2712_TC_MIN)
144*4882a593Smuzhiyun 			& MT2712_MIN_MASK;
145*4882a593Smuzhiyun 	tm->tm_hour = mt2712_readl(mt2712_rtc, MT2712_TC_HOU)
146*4882a593Smuzhiyun 			& MT2712_HOU_MASK;
147*4882a593Smuzhiyun 	tm->tm_mday = mt2712_readl(mt2712_rtc, MT2712_TC_DOM)
148*4882a593Smuzhiyun 			& MT2712_DOM_MASK;
149*4882a593Smuzhiyun 	tm->tm_mon  = (mt2712_readl(mt2712_rtc, MT2712_TC_MTH) - 1)
150*4882a593Smuzhiyun 			& MT2712_MTH_MASK;
151*4882a593Smuzhiyun 	tm->tm_year = (mt2712_readl(mt2712_rtc, MT2712_TC_YEA) + 100)
152*4882a593Smuzhiyun 			& MT2712_YEA_MASK;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	*sec = mt2712_readl(mt2712_rtc, MT2712_TC_SEC) & MT2712_SEC_MASK;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
mt2712_rtc_read_time(struct device * dev,struct rtc_time * tm)157*4882a593Smuzhiyun static int mt2712_rtc_read_time(struct device *dev, struct rtc_time *tm)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	struct mt2712_rtc *mt2712_rtc = dev_get_drvdata(dev);
160*4882a593Smuzhiyun 	int sec;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	if (mt2712_rtc->powerlost)
163*4882a593Smuzhiyun 		return -EINVAL;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	do {
166*4882a593Smuzhiyun 		__mt2712_rtc_read_time(mt2712_rtc, tm, &sec);
167*4882a593Smuzhiyun 	} while (sec < tm->tm_sec);	/* SEC has carried */
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
mt2712_rtc_set_time(struct device * dev,struct rtc_time * tm)172*4882a593Smuzhiyun static int mt2712_rtc_set_time(struct device *dev, struct rtc_time *tm)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	struct mt2712_rtc *mt2712_rtc = dev_get_drvdata(dev);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_TC_SEC, tm->tm_sec  & MT2712_SEC_MASK);
177*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_TC_MIN, tm->tm_min  & MT2712_MIN_MASK);
178*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_TC_HOU, tm->tm_hour & MT2712_HOU_MASK);
179*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_TC_DOM, tm->tm_mday & MT2712_DOM_MASK);
180*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_TC_MTH,
181*4882a593Smuzhiyun 		      (tm->tm_mon + 1) & MT2712_MTH_MASK);
182*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_TC_YEA,
183*4882a593Smuzhiyun 		      (tm->tm_year - 100) & MT2712_YEA_MASK);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	mt2712_rtc_write_trigger(mt2712_rtc);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	if (mt2712_rtc->powerlost)
188*4882a593Smuzhiyun 		mt2712_rtc->powerlost = false;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	return 0;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
mt2712_rtc_read_alarm(struct device * dev,struct rtc_wkalrm * alm)193*4882a593Smuzhiyun static int mt2712_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alm)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	struct mt2712_rtc *mt2712_rtc = dev_get_drvdata(dev);
196*4882a593Smuzhiyun 	struct rtc_time *tm = &alm->time;
197*4882a593Smuzhiyun 	u16 irqen;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	irqen = mt2712_readl(mt2712_rtc, MT2712_IRQ_EN);
200*4882a593Smuzhiyun 	alm->enabled = !!(irqen & MT2712_IRQ_EN_AL);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	tm->tm_sec  = mt2712_readl(mt2712_rtc, MT2712_AL_SEC) & MT2712_SEC_MASK;
203*4882a593Smuzhiyun 	tm->tm_min  = mt2712_readl(mt2712_rtc, MT2712_AL_MIN) & MT2712_MIN_MASK;
204*4882a593Smuzhiyun 	tm->tm_hour = mt2712_readl(mt2712_rtc, MT2712_AL_HOU) & MT2712_HOU_MASK;
205*4882a593Smuzhiyun 	tm->tm_mday = mt2712_readl(mt2712_rtc, MT2712_AL_DOM) & MT2712_DOM_MASK;
206*4882a593Smuzhiyun 	tm->tm_mon  = (mt2712_readl(mt2712_rtc, MT2712_AL_MTH) - 1)
207*4882a593Smuzhiyun 		      & MT2712_MTH_MASK;
208*4882a593Smuzhiyun 	tm->tm_year = (mt2712_readl(mt2712_rtc, MT2712_AL_YEA) + 100)
209*4882a593Smuzhiyun 		      & MT2712_YEA_MASK;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	return 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
mt2712_rtc_alarm_irq_enable(struct device * dev,unsigned int enabled)214*4882a593Smuzhiyun static int mt2712_rtc_alarm_irq_enable(struct device *dev,
215*4882a593Smuzhiyun 				       unsigned int enabled)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	struct mt2712_rtc *mt2712_rtc = dev_get_drvdata(dev);
218*4882a593Smuzhiyun 	u16 irqen;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	irqen = mt2712_readl(mt2712_rtc, MT2712_IRQ_EN);
221*4882a593Smuzhiyun 	if (enabled)
222*4882a593Smuzhiyun 		irqen |= MT2712_IRQ_EN_AL;
223*4882a593Smuzhiyun 	else
224*4882a593Smuzhiyun 		irqen &= ~MT2712_IRQ_EN_AL;
225*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_IRQ_EN, irqen);
226*4882a593Smuzhiyun 	mt2712_rtc_write_trigger(mt2712_rtc);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	return 0;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
mt2712_rtc_set_alarm(struct device * dev,struct rtc_wkalrm * alm)231*4882a593Smuzhiyun static int mt2712_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alm)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	struct mt2712_rtc *mt2712_rtc = dev_get_drvdata(dev);
234*4882a593Smuzhiyun 	struct rtc_time *tm = &alm->time;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	dev_dbg(&mt2712_rtc->rtc->dev, "set al time: %ptR, alm en: %d\n",
237*4882a593Smuzhiyun 		tm, alm->enabled);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_AL_SEC,
240*4882a593Smuzhiyun 		      (mt2712_readl(mt2712_rtc, MT2712_AL_SEC)
241*4882a593Smuzhiyun 		       & ~(MT2712_SEC_MASK)) | (tm->tm_sec  & MT2712_SEC_MASK));
242*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_AL_MIN,
243*4882a593Smuzhiyun 		      (mt2712_readl(mt2712_rtc, MT2712_AL_MIN)
244*4882a593Smuzhiyun 		       & ~(MT2712_MIN_MASK)) | (tm->tm_min  & MT2712_MIN_MASK));
245*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_AL_HOU,
246*4882a593Smuzhiyun 		      (mt2712_readl(mt2712_rtc, MT2712_AL_HOU)
247*4882a593Smuzhiyun 		       & ~(MT2712_HOU_MASK)) | (tm->tm_hour & MT2712_HOU_MASK));
248*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_AL_DOM,
249*4882a593Smuzhiyun 		      (mt2712_readl(mt2712_rtc, MT2712_AL_DOM)
250*4882a593Smuzhiyun 		       & ~(MT2712_DOM_MASK)) | (tm->tm_mday & MT2712_DOM_MASK));
251*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_AL_MTH,
252*4882a593Smuzhiyun 		      (mt2712_readl(mt2712_rtc, MT2712_AL_MTH)
253*4882a593Smuzhiyun 		       & ~(MT2712_MTH_MASK))
254*4882a593Smuzhiyun 		      | ((tm->tm_mon + 1) & MT2712_MTH_MASK));
255*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_AL_YEA,
256*4882a593Smuzhiyun 		      (mt2712_readl(mt2712_rtc, MT2712_AL_YEA)
257*4882a593Smuzhiyun 		       & ~(MT2712_YEA_MASK))
258*4882a593Smuzhiyun 		      | ((tm->tm_year - 100) & MT2712_YEA_MASK));
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	/* mask day of week */
261*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_AL_MASK, MT2712_AL_MASK_DOW);
262*4882a593Smuzhiyun 	mt2712_rtc_write_trigger(mt2712_rtc);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	mt2712_rtc_alarm_irq_enable(dev, alm->enabled);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun /* Init RTC register */
mt2712_rtc_hw_init(struct mt2712_rtc * mt2712_rtc)270*4882a593Smuzhiyun static void mt2712_rtc_hw_init(struct mt2712_rtc *mt2712_rtc)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	u32 p1, p2;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_BBPU,
275*4882a593Smuzhiyun 		      MT2712_BBPU_KEY | MT2712_BBPU_RELOAD);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_CII_EN, 0);
278*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_AL_MASK, 0);
279*4882a593Smuzhiyun 	/* necessary before set MT2712_POWERKEY */
280*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_CON0, 0x4848);
281*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_CON1, 0x0048);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	mt2712_rtc_write_trigger(mt2712_rtc);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	p1 = mt2712_readl(mt2712_rtc, MT2712_POWERKEY1);
286*4882a593Smuzhiyun 	p2 = mt2712_readl(mt2712_rtc, MT2712_POWERKEY2);
287*4882a593Smuzhiyun 	if (p1 != MT2712_POWERKEY1_KEY || p2 != MT2712_POWERKEY2_KEY) {
288*4882a593Smuzhiyun 		mt2712_rtc->powerlost = true;
289*4882a593Smuzhiyun 		dev_dbg(&mt2712_rtc->rtc->dev,
290*4882a593Smuzhiyun 			"powerkey not set (lost power)\n");
291*4882a593Smuzhiyun 	} else {
292*4882a593Smuzhiyun 		mt2712_rtc->powerlost = false;
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* RTC need POWERKEY1/2 match, then goto normal work mode */
296*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_POWERKEY1, MT2712_POWERKEY1_KEY);
297*4882a593Smuzhiyun 	mt2712_writel(mt2712_rtc, MT2712_POWERKEY2, MT2712_POWERKEY2_KEY);
298*4882a593Smuzhiyun 	mt2712_rtc_write_trigger(mt2712_rtc);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	mt2712_rtc_writeif_unlock(mt2712_rtc);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun static const struct rtc_class_ops mt2712_rtc_ops = {
304*4882a593Smuzhiyun 	.read_time	= mt2712_rtc_read_time,
305*4882a593Smuzhiyun 	.set_time	= mt2712_rtc_set_time,
306*4882a593Smuzhiyun 	.read_alarm	= mt2712_rtc_read_alarm,
307*4882a593Smuzhiyun 	.set_alarm	= mt2712_rtc_set_alarm,
308*4882a593Smuzhiyun 	.alarm_irq_enable = mt2712_rtc_alarm_irq_enable,
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun 
mt2712_rtc_probe(struct platform_device * pdev)311*4882a593Smuzhiyun static int mt2712_rtc_probe(struct platform_device *pdev)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	struct mt2712_rtc *mt2712_rtc;
314*4882a593Smuzhiyun 	int ret;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	mt2712_rtc = devm_kzalloc(&pdev->dev,
317*4882a593Smuzhiyun 				  sizeof(struct mt2712_rtc), GFP_KERNEL);
318*4882a593Smuzhiyun 	if (!mt2712_rtc)
319*4882a593Smuzhiyun 		return -ENOMEM;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	mt2712_rtc->base = devm_platform_ioremap_resource(pdev, 0);
322*4882a593Smuzhiyun 	if (IS_ERR(mt2712_rtc->base))
323*4882a593Smuzhiyun 		return PTR_ERR(mt2712_rtc->base);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	/* rtc hw init */
326*4882a593Smuzhiyun 	mt2712_rtc_hw_init(mt2712_rtc);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	mt2712_rtc->irq = platform_get_irq(pdev, 0);
329*4882a593Smuzhiyun 	if (mt2712_rtc->irq < 0)
330*4882a593Smuzhiyun 		return mt2712_rtc->irq;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	platform_set_drvdata(pdev, mt2712_rtc);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	mt2712_rtc->rtc = devm_rtc_allocate_device(&pdev->dev);
335*4882a593Smuzhiyun 	if (IS_ERR(mt2712_rtc->rtc))
336*4882a593Smuzhiyun 		return PTR_ERR(mt2712_rtc->rtc);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(&pdev->dev, mt2712_rtc->irq, NULL,
339*4882a593Smuzhiyun 					rtc_irq_handler_thread,
340*4882a593Smuzhiyun 					IRQF_ONESHOT | IRQF_TRIGGER_LOW,
341*4882a593Smuzhiyun 					dev_name(&mt2712_rtc->rtc->dev),
342*4882a593Smuzhiyun 					mt2712_rtc);
343*4882a593Smuzhiyun 	if (ret) {
344*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to request alarm IRQ: %d: %d\n",
345*4882a593Smuzhiyun 			mt2712_rtc->irq, ret);
346*4882a593Smuzhiyun 		return ret;
347*4882a593Smuzhiyun 	}
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	device_init_wakeup(&pdev->dev, true);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	mt2712_rtc->rtc->ops = &mt2712_rtc_ops;
352*4882a593Smuzhiyun 	mt2712_rtc->rtc->range_min = RTC_TIMESTAMP_BEGIN_2000;
353*4882a593Smuzhiyun 	mt2712_rtc->rtc->range_max = MT2712_RTC_TIMESTAMP_END_2127;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	return rtc_register_device(mt2712_rtc->rtc);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
mt2712_rtc_suspend(struct device * dev)359*4882a593Smuzhiyun static int mt2712_rtc_suspend(struct device *dev)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	int wake_status = 0;
362*4882a593Smuzhiyun 	struct mt2712_rtc *mt2712_rtc = dev_get_drvdata(dev);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	if (device_may_wakeup(dev)) {
365*4882a593Smuzhiyun 		wake_status = enable_irq_wake(mt2712_rtc->irq);
366*4882a593Smuzhiyun 		if (!wake_status)
367*4882a593Smuzhiyun 			mt2712_rtc->irq_wake_enabled = true;
368*4882a593Smuzhiyun 	}
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	return 0;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
mt2712_rtc_resume(struct device * dev)373*4882a593Smuzhiyun static int mt2712_rtc_resume(struct device *dev)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	int wake_status = 0;
376*4882a593Smuzhiyun 	struct mt2712_rtc *mt2712_rtc = dev_get_drvdata(dev);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	if (device_may_wakeup(dev) && mt2712_rtc->irq_wake_enabled) {
379*4882a593Smuzhiyun 		wake_status = disable_irq_wake(mt2712_rtc->irq);
380*4882a593Smuzhiyun 		if (!wake_status)
381*4882a593Smuzhiyun 			mt2712_rtc->irq_wake_enabled = false;
382*4882a593Smuzhiyun 	}
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	return 0;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(mt2712_pm_ops, mt2712_rtc_suspend,
388*4882a593Smuzhiyun 			 mt2712_rtc_resume);
389*4882a593Smuzhiyun #endif
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun static const struct of_device_id mt2712_rtc_of_match[] = {
392*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt2712-rtc", },
393*4882a593Smuzhiyun 	{ },
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mt2712_rtc_of_match);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun static struct platform_driver mt2712_rtc_driver = {
399*4882a593Smuzhiyun 	.driver = {
400*4882a593Smuzhiyun 		.name = "mt2712-rtc",
401*4882a593Smuzhiyun 		.of_match_table = mt2712_rtc_of_match,
402*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
403*4882a593Smuzhiyun 		.pm = &mt2712_pm_ops,
404*4882a593Smuzhiyun #endif
405*4882a593Smuzhiyun 	},
406*4882a593Smuzhiyun 	.probe  = mt2712_rtc_probe,
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun module_platform_driver(mt2712_rtc_driver);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun MODULE_DESCRIPTION("MediaTek MT2712 SoC based RTC Driver");
412*4882a593Smuzhiyun MODULE_AUTHOR("Ran Bi <ran.bi@mediatek.com>");
413*4882a593Smuzhiyun MODULE_LICENSE("GPL");
414