xref: /OK3568_Linux_fs/kernel/drivers/rtc/rtc-m48t59.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ST M48T59 RTC driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2007 Wind River Systems, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Mark Zhan <rongkai.zhan@windriver.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/rtc.h>
17*4882a593Smuzhiyun #include <linux/rtc/m48t59.h>
18*4882a593Smuzhiyun #include <linux/bcd.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #ifndef NO_IRQ
22*4882a593Smuzhiyun #define NO_IRQ	(-1)
23*4882a593Smuzhiyun #endif
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define M48T59_READ(reg) (pdata->read_byte(dev, pdata->offset + reg))
26*4882a593Smuzhiyun #define M48T59_WRITE(val, reg) \
27*4882a593Smuzhiyun 	(pdata->write_byte(dev, pdata->offset + reg, val))
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define M48T59_SET_BITS(mask, reg)	\
30*4882a593Smuzhiyun 	M48T59_WRITE((M48T59_READ(reg) | (mask)), (reg))
31*4882a593Smuzhiyun #define M48T59_CLEAR_BITS(mask, reg)	\
32*4882a593Smuzhiyun 	M48T59_WRITE((M48T59_READ(reg) & ~(mask)), (reg))
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct m48t59_private {
35*4882a593Smuzhiyun 	void __iomem *ioaddr;
36*4882a593Smuzhiyun 	int irq;
37*4882a593Smuzhiyun 	struct rtc_device *rtc;
38*4882a593Smuzhiyun 	spinlock_t lock; /* serialize the NVRAM and RTC access */
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /*
42*4882a593Smuzhiyun  * This is the generic access method when the chip is memory-mapped
43*4882a593Smuzhiyun  */
44*4882a593Smuzhiyun static void
m48t59_mem_writeb(struct device * dev,u32 ofs,u8 val)45*4882a593Smuzhiyun m48t59_mem_writeb(struct device *dev, u32 ofs, u8 val)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	struct m48t59_private *m48t59 = dev_get_drvdata(dev);
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	writeb(val, m48t59->ioaddr+ofs);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static u8
m48t59_mem_readb(struct device * dev,u32 ofs)53*4882a593Smuzhiyun m48t59_mem_readb(struct device *dev, u32 ofs)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	struct m48t59_private *m48t59 = dev_get_drvdata(dev);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	return readb(m48t59->ioaddr+ofs);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun  * NOTE: M48T59 only uses BCD mode
62*4882a593Smuzhiyun  */
m48t59_rtc_read_time(struct device * dev,struct rtc_time * tm)63*4882a593Smuzhiyun static int m48t59_rtc_read_time(struct device *dev, struct rtc_time *tm)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	struct m48t59_plat_data *pdata = dev_get_platdata(dev);
66*4882a593Smuzhiyun 	struct m48t59_private *m48t59 = dev_get_drvdata(dev);
67*4882a593Smuzhiyun 	unsigned long flags;
68*4882a593Smuzhiyun 	u8 val;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	spin_lock_irqsave(&m48t59->lock, flags);
71*4882a593Smuzhiyun 	/* Issue the READ command */
72*4882a593Smuzhiyun 	M48T59_SET_BITS(M48T59_CNTL_READ, M48T59_CNTL);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	tm->tm_year	= bcd2bin(M48T59_READ(M48T59_YEAR));
75*4882a593Smuzhiyun 	/* tm_mon is 0-11 */
76*4882a593Smuzhiyun 	tm->tm_mon	= bcd2bin(M48T59_READ(M48T59_MONTH)) - 1;
77*4882a593Smuzhiyun 	tm->tm_mday	= bcd2bin(M48T59_READ(M48T59_MDAY));
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	val = M48T59_READ(M48T59_WDAY);
80*4882a593Smuzhiyun 	if ((pdata->type == M48T59RTC_TYPE_M48T59) &&
81*4882a593Smuzhiyun 	    (val & M48T59_WDAY_CEB) && (val & M48T59_WDAY_CB)) {
82*4882a593Smuzhiyun 		dev_dbg(dev, "Century bit is enabled\n");
83*4882a593Smuzhiyun 		tm->tm_year += 100;	/* one century */
84*4882a593Smuzhiyun 	}
85*4882a593Smuzhiyun #ifdef CONFIG_SPARC
86*4882a593Smuzhiyun 	/* Sun SPARC machines count years since 1968 */
87*4882a593Smuzhiyun 	tm->tm_year += 68;
88*4882a593Smuzhiyun #endif
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	tm->tm_wday	= bcd2bin(val & 0x07);
91*4882a593Smuzhiyun 	tm->tm_hour	= bcd2bin(M48T59_READ(M48T59_HOUR) & 0x3F);
92*4882a593Smuzhiyun 	tm->tm_min	= bcd2bin(M48T59_READ(M48T59_MIN) & 0x7F);
93*4882a593Smuzhiyun 	tm->tm_sec	= bcd2bin(M48T59_READ(M48T59_SEC) & 0x7F);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	/* Clear the READ bit */
96*4882a593Smuzhiyun 	M48T59_CLEAR_BITS(M48T59_CNTL_READ, M48T59_CNTL);
97*4882a593Smuzhiyun 	spin_unlock_irqrestore(&m48t59->lock, flags);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	dev_dbg(dev, "RTC read time %ptR\n", tm);
100*4882a593Smuzhiyun 	return 0;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
m48t59_rtc_set_time(struct device * dev,struct rtc_time * tm)103*4882a593Smuzhiyun static int m48t59_rtc_set_time(struct device *dev, struct rtc_time *tm)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	struct m48t59_plat_data *pdata = dev_get_platdata(dev);
106*4882a593Smuzhiyun 	struct m48t59_private *m48t59 = dev_get_drvdata(dev);
107*4882a593Smuzhiyun 	unsigned long flags;
108*4882a593Smuzhiyun 	u8 val = 0;
109*4882a593Smuzhiyun 	int year = tm->tm_year;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #ifdef CONFIG_SPARC
112*4882a593Smuzhiyun 	/* Sun SPARC machines count years since 1968 */
113*4882a593Smuzhiyun 	year -= 68;
114*4882a593Smuzhiyun #endif
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	dev_dbg(dev, "RTC set time %04d-%02d-%02d %02d/%02d/%02d\n",
117*4882a593Smuzhiyun 		year + 1900, tm->tm_mon, tm->tm_mday,
118*4882a593Smuzhiyun 		tm->tm_hour, tm->tm_min, tm->tm_sec);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	if (year < 0)
121*4882a593Smuzhiyun 		return -EINVAL;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	spin_lock_irqsave(&m48t59->lock, flags);
124*4882a593Smuzhiyun 	/* Issue the WRITE command */
125*4882a593Smuzhiyun 	M48T59_SET_BITS(M48T59_CNTL_WRITE, M48T59_CNTL);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	M48T59_WRITE((bin2bcd(tm->tm_sec) & 0x7F), M48T59_SEC);
128*4882a593Smuzhiyun 	M48T59_WRITE((bin2bcd(tm->tm_min) & 0x7F), M48T59_MIN);
129*4882a593Smuzhiyun 	M48T59_WRITE((bin2bcd(tm->tm_hour) & 0x3F), M48T59_HOUR);
130*4882a593Smuzhiyun 	M48T59_WRITE((bin2bcd(tm->tm_mday) & 0x3F), M48T59_MDAY);
131*4882a593Smuzhiyun 	/* tm_mon is 0-11 */
132*4882a593Smuzhiyun 	M48T59_WRITE((bin2bcd(tm->tm_mon + 1) & 0x1F), M48T59_MONTH);
133*4882a593Smuzhiyun 	M48T59_WRITE(bin2bcd(year % 100), M48T59_YEAR);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	if (pdata->type == M48T59RTC_TYPE_M48T59 && (year / 100))
136*4882a593Smuzhiyun 		val = (M48T59_WDAY_CEB | M48T59_WDAY_CB);
137*4882a593Smuzhiyun 	val |= (bin2bcd(tm->tm_wday) & 0x07);
138*4882a593Smuzhiyun 	M48T59_WRITE(val, M48T59_WDAY);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	/* Clear the WRITE bit */
141*4882a593Smuzhiyun 	M48T59_CLEAR_BITS(M48T59_CNTL_WRITE, M48T59_CNTL);
142*4882a593Smuzhiyun 	spin_unlock_irqrestore(&m48t59->lock, flags);
143*4882a593Smuzhiyun 	return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /*
147*4882a593Smuzhiyun  * Read alarm time and date in RTC
148*4882a593Smuzhiyun  */
m48t59_rtc_readalarm(struct device * dev,struct rtc_wkalrm * alrm)149*4882a593Smuzhiyun static int m48t59_rtc_readalarm(struct device *dev, struct rtc_wkalrm *alrm)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	struct m48t59_plat_data *pdata = dev_get_platdata(dev);
152*4882a593Smuzhiyun 	struct m48t59_private *m48t59 = dev_get_drvdata(dev);
153*4882a593Smuzhiyun 	struct rtc_time *tm = &alrm->time;
154*4882a593Smuzhiyun 	unsigned long flags;
155*4882a593Smuzhiyun 	u8 val;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* If no irq, we don't support ALARM */
158*4882a593Smuzhiyun 	if (m48t59->irq == NO_IRQ)
159*4882a593Smuzhiyun 		return -EIO;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	spin_lock_irqsave(&m48t59->lock, flags);
162*4882a593Smuzhiyun 	/* Issue the READ command */
163*4882a593Smuzhiyun 	M48T59_SET_BITS(M48T59_CNTL_READ, M48T59_CNTL);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	tm->tm_year = bcd2bin(M48T59_READ(M48T59_YEAR));
166*4882a593Smuzhiyun #ifdef CONFIG_SPARC
167*4882a593Smuzhiyun 	/* Sun SPARC machines count years since 1968 */
168*4882a593Smuzhiyun 	tm->tm_year += 68;
169*4882a593Smuzhiyun #endif
170*4882a593Smuzhiyun 	/* tm_mon is 0-11 */
171*4882a593Smuzhiyun 	tm->tm_mon = bcd2bin(M48T59_READ(M48T59_MONTH)) - 1;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	val = M48T59_READ(M48T59_WDAY);
174*4882a593Smuzhiyun 	if ((val & M48T59_WDAY_CEB) && (val & M48T59_WDAY_CB))
175*4882a593Smuzhiyun 		tm->tm_year += 100;	/* one century */
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	tm->tm_mday = bcd2bin(M48T59_READ(M48T59_ALARM_DATE));
178*4882a593Smuzhiyun 	tm->tm_hour = bcd2bin(M48T59_READ(M48T59_ALARM_HOUR));
179*4882a593Smuzhiyun 	tm->tm_min = bcd2bin(M48T59_READ(M48T59_ALARM_MIN));
180*4882a593Smuzhiyun 	tm->tm_sec = bcd2bin(M48T59_READ(M48T59_ALARM_SEC));
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/* Clear the READ bit */
183*4882a593Smuzhiyun 	M48T59_CLEAR_BITS(M48T59_CNTL_READ, M48T59_CNTL);
184*4882a593Smuzhiyun 	spin_unlock_irqrestore(&m48t59->lock, flags);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	dev_dbg(dev, "RTC read alarm time %ptR\n", tm);
187*4882a593Smuzhiyun 	return rtc_valid_tm(tm);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /*
191*4882a593Smuzhiyun  * Set alarm time and date in RTC
192*4882a593Smuzhiyun  */
m48t59_rtc_setalarm(struct device * dev,struct rtc_wkalrm * alrm)193*4882a593Smuzhiyun static int m48t59_rtc_setalarm(struct device *dev, struct rtc_wkalrm *alrm)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	struct m48t59_plat_data *pdata = dev_get_platdata(dev);
196*4882a593Smuzhiyun 	struct m48t59_private *m48t59 = dev_get_drvdata(dev);
197*4882a593Smuzhiyun 	struct rtc_time *tm = &alrm->time;
198*4882a593Smuzhiyun 	u8 mday, hour, min, sec;
199*4882a593Smuzhiyun 	unsigned long flags;
200*4882a593Smuzhiyun 	int year = tm->tm_year;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #ifdef CONFIG_SPARC
203*4882a593Smuzhiyun 	/* Sun SPARC machines count years since 1968 */
204*4882a593Smuzhiyun 	year -= 68;
205*4882a593Smuzhiyun #endif
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	/* If no irq, we don't support ALARM */
208*4882a593Smuzhiyun 	if (m48t59->irq == NO_IRQ)
209*4882a593Smuzhiyun 		return -EIO;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	if (year < 0)
212*4882a593Smuzhiyun 		return -EINVAL;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	/*
215*4882a593Smuzhiyun 	 * 0xff means "always match"
216*4882a593Smuzhiyun 	 */
217*4882a593Smuzhiyun 	mday = tm->tm_mday;
218*4882a593Smuzhiyun 	mday = (mday >= 1 && mday <= 31) ? bin2bcd(mday) : 0xff;
219*4882a593Smuzhiyun 	if (mday == 0xff)
220*4882a593Smuzhiyun 		mday = M48T59_READ(M48T59_MDAY);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	hour = tm->tm_hour;
223*4882a593Smuzhiyun 	hour = (hour < 24) ? bin2bcd(hour) : 0x00;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	min = tm->tm_min;
226*4882a593Smuzhiyun 	min = (min < 60) ? bin2bcd(min) : 0x00;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	sec = tm->tm_sec;
229*4882a593Smuzhiyun 	sec = (sec < 60) ? bin2bcd(sec) : 0x00;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	spin_lock_irqsave(&m48t59->lock, flags);
232*4882a593Smuzhiyun 	/* Issue the WRITE command */
233*4882a593Smuzhiyun 	M48T59_SET_BITS(M48T59_CNTL_WRITE, M48T59_CNTL);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	M48T59_WRITE(mday, M48T59_ALARM_DATE);
236*4882a593Smuzhiyun 	M48T59_WRITE(hour, M48T59_ALARM_HOUR);
237*4882a593Smuzhiyun 	M48T59_WRITE(min, M48T59_ALARM_MIN);
238*4882a593Smuzhiyun 	M48T59_WRITE(sec, M48T59_ALARM_SEC);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	/* Clear the WRITE bit */
241*4882a593Smuzhiyun 	M48T59_CLEAR_BITS(M48T59_CNTL_WRITE, M48T59_CNTL);
242*4882a593Smuzhiyun 	spin_unlock_irqrestore(&m48t59->lock, flags);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	dev_dbg(dev, "RTC set alarm time %04d-%02d-%02d %02d/%02d/%02d\n",
245*4882a593Smuzhiyun 		year + 1900, tm->tm_mon, tm->tm_mday,
246*4882a593Smuzhiyun 		tm->tm_hour, tm->tm_min, tm->tm_sec);
247*4882a593Smuzhiyun 	return 0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun /*
251*4882a593Smuzhiyun  * Handle commands from user-space
252*4882a593Smuzhiyun  */
m48t59_rtc_alarm_irq_enable(struct device * dev,unsigned int enabled)253*4882a593Smuzhiyun static int m48t59_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	struct m48t59_plat_data *pdata = dev_get_platdata(dev);
256*4882a593Smuzhiyun 	struct m48t59_private *m48t59 = dev_get_drvdata(dev);
257*4882a593Smuzhiyun 	unsigned long flags;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	spin_lock_irqsave(&m48t59->lock, flags);
260*4882a593Smuzhiyun 	if (enabled)
261*4882a593Smuzhiyun 		M48T59_WRITE(M48T59_INTR_AFE, M48T59_INTR);
262*4882a593Smuzhiyun 	else
263*4882a593Smuzhiyun 		M48T59_WRITE(0x00, M48T59_INTR);
264*4882a593Smuzhiyun 	spin_unlock_irqrestore(&m48t59->lock, flags);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
m48t59_rtc_proc(struct device * dev,struct seq_file * seq)269*4882a593Smuzhiyun static int m48t59_rtc_proc(struct device *dev, struct seq_file *seq)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	struct m48t59_plat_data *pdata = dev_get_platdata(dev);
272*4882a593Smuzhiyun 	struct m48t59_private *m48t59 = dev_get_drvdata(dev);
273*4882a593Smuzhiyun 	unsigned long flags;
274*4882a593Smuzhiyun 	u8 val;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	spin_lock_irqsave(&m48t59->lock, flags);
277*4882a593Smuzhiyun 	val = M48T59_READ(M48T59_FLAGS);
278*4882a593Smuzhiyun 	spin_unlock_irqrestore(&m48t59->lock, flags);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	seq_printf(seq, "battery\t\t: %s\n",
281*4882a593Smuzhiyun 		 (val & M48T59_FLAGS_BF) ? "low" : "normal");
282*4882a593Smuzhiyun 	return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun /*
286*4882a593Smuzhiyun  * IRQ handler for the RTC
287*4882a593Smuzhiyun  */
m48t59_rtc_interrupt(int irq,void * dev_id)288*4882a593Smuzhiyun static irqreturn_t m48t59_rtc_interrupt(int irq, void *dev_id)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	struct device *dev = (struct device *)dev_id;
291*4882a593Smuzhiyun 	struct m48t59_plat_data *pdata = dev_get_platdata(dev);
292*4882a593Smuzhiyun 	struct m48t59_private *m48t59 = dev_get_drvdata(dev);
293*4882a593Smuzhiyun 	u8 event;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	spin_lock(&m48t59->lock);
296*4882a593Smuzhiyun 	event = M48T59_READ(M48T59_FLAGS);
297*4882a593Smuzhiyun 	spin_unlock(&m48t59->lock);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	if (event & M48T59_FLAGS_AF) {
300*4882a593Smuzhiyun 		rtc_update_irq(m48t59->rtc, 1, (RTC_AF | RTC_IRQF));
301*4882a593Smuzhiyun 		return IRQ_HANDLED;
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	return IRQ_NONE;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun static const struct rtc_class_ops m48t59_rtc_ops = {
308*4882a593Smuzhiyun 	.read_time	= m48t59_rtc_read_time,
309*4882a593Smuzhiyun 	.set_time	= m48t59_rtc_set_time,
310*4882a593Smuzhiyun 	.read_alarm	= m48t59_rtc_readalarm,
311*4882a593Smuzhiyun 	.set_alarm	= m48t59_rtc_setalarm,
312*4882a593Smuzhiyun 	.proc		= m48t59_rtc_proc,
313*4882a593Smuzhiyun 	.alarm_irq_enable = m48t59_rtc_alarm_irq_enable,
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun static const struct rtc_class_ops m48t02_rtc_ops = {
317*4882a593Smuzhiyun 	.read_time	= m48t59_rtc_read_time,
318*4882a593Smuzhiyun 	.set_time	= m48t59_rtc_set_time,
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun 
m48t59_nvram_read(void * priv,unsigned int offset,void * val,size_t size)321*4882a593Smuzhiyun static int m48t59_nvram_read(void *priv, unsigned int offset, void *val,
322*4882a593Smuzhiyun 			     size_t size)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	struct platform_device *pdev = priv;
325*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
326*4882a593Smuzhiyun 	struct m48t59_plat_data *pdata = dev_get_platdata(&pdev->dev);
327*4882a593Smuzhiyun 	struct m48t59_private *m48t59 = platform_get_drvdata(pdev);
328*4882a593Smuzhiyun 	ssize_t cnt = 0;
329*4882a593Smuzhiyun 	unsigned long flags;
330*4882a593Smuzhiyun 	u8 *buf = val;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	spin_lock_irqsave(&m48t59->lock, flags);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	for (; cnt < size; cnt++)
335*4882a593Smuzhiyun 		*buf++ = M48T59_READ(cnt);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	spin_unlock_irqrestore(&m48t59->lock, flags);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	return 0;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
m48t59_nvram_write(void * priv,unsigned int offset,void * val,size_t size)342*4882a593Smuzhiyun static int m48t59_nvram_write(void *priv, unsigned int offset, void *val,
343*4882a593Smuzhiyun 			      size_t size)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	struct platform_device *pdev = priv;
346*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
347*4882a593Smuzhiyun 	struct m48t59_plat_data *pdata = dev_get_platdata(&pdev->dev);
348*4882a593Smuzhiyun 	struct m48t59_private *m48t59 = platform_get_drvdata(pdev);
349*4882a593Smuzhiyun 	ssize_t cnt = 0;
350*4882a593Smuzhiyun 	unsigned long flags;
351*4882a593Smuzhiyun 	u8 *buf = val;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	spin_lock_irqsave(&m48t59->lock, flags);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	for (; cnt < size; cnt++)
356*4882a593Smuzhiyun 		M48T59_WRITE(*buf++, cnt);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	spin_unlock_irqrestore(&m48t59->lock, flags);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	return 0;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
m48t59_rtc_probe(struct platform_device * pdev)363*4882a593Smuzhiyun static int m48t59_rtc_probe(struct platform_device *pdev)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	struct m48t59_plat_data *pdata = dev_get_platdata(&pdev->dev);
366*4882a593Smuzhiyun 	struct m48t59_private *m48t59 = NULL;
367*4882a593Smuzhiyun 	struct resource *res;
368*4882a593Smuzhiyun 	int ret = -ENOMEM;
369*4882a593Smuzhiyun 	const struct rtc_class_ops *ops;
370*4882a593Smuzhiyun 	struct nvmem_config nvmem_cfg = {
371*4882a593Smuzhiyun 		.name = "m48t59-",
372*4882a593Smuzhiyun 		.word_size = 1,
373*4882a593Smuzhiyun 		.stride = 1,
374*4882a593Smuzhiyun 		.reg_read = m48t59_nvram_read,
375*4882a593Smuzhiyun 		.reg_write = m48t59_nvram_write,
376*4882a593Smuzhiyun 		.priv = pdev,
377*4882a593Smuzhiyun 	};
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* This chip could be memory-mapped or I/O-mapped */
380*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
381*4882a593Smuzhiyun 	if (!res) {
382*4882a593Smuzhiyun 		res = platform_get_resource(pdev, IORESOURCE_IO, 0);
383*4882a593Smuzhiyun 		if (!res)
384*4882a593Smuzhiyun 			return -EINVAL;
385*4882a593Smuzhiyun 	}
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	if (res->flags & IORESOURCE_IO) {
388*4882a593Smuzhiyun 		/* If we are I/O-mapped, the platform should provide
389*4882a593Smuzhiyun 		 * the operations accessing chip registers.
390*4882a593Smuzhiyun 		 */
391*4882a593Smuzhiyun 		if (!pdata || !pdata->write_byte || !pdata->read_byte)
392*4882a593Smuzhiyun 			return -EINVAL;
393*4882a593Smuzhiyun 	} else if (res->flags & IORESOURCE_MEM) {
394*4882a593Smuzhiyun 		/* we are memory-mapped */
395*4882a593Smuzhiyun 		if (!pdata) {
396*4882a593Smuzhiyun 			pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata),
397*4882a593Smuzhiyun 						GFP_KERNEL);
398*4882a593Smuzhiyun 			if (!pdata)
399*4882a593Smuzhiyun 				return -ENOMEM;
400*4882a593Smuzhiyun 			/* Ensure we only kmalloc platform data once */
401*4882a593Smuzhiyun 			pdev->dev.platform_data = pdata;
402*4882a593Smuzhiyun 		}
403*4882a593Smuzhiyun 		if (!pdata->type)
404*4882a593Smuzhiyun 			pdata->type = M48T59RTC_TYPE_M48T59;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 		/* Try to use the generic memory read/write ops */
407*4882a593Smuzhiyun 		if (!pdata->write_byte)
408*4882a593Smuzhiyun 			pdata->write_byte = m48t59_mem_writeb;
409*4882a593Smuzhiyun 		if (!pdata->read_byte)
410*4882a593Smuzhiyun 			pdata->read_byte = m48t59_mem_readb;
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	m48t59 = devm_kzalloc(&pdev->dev, sizeof(*m48t59), GFP_KERNEL);
414*4882a593Smuzhiyun 	if (!m48t59)
415*4882a593Smuzhiyun 		return -ENOMEM;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	m48t59->ioaddr = pdata->ioaddr;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	if (!m48t59->ioaddr) {
420*4882a593Smuzhiyun 		/* ioaddr not mapped externally */
421*4882a593Smuzhiyun 		m48t59->ioaddr = devm_ioremap(&pdev->dev, res->start,
422*4882a593Smuzhiyun 						resource_size(res));
423*4882a593Smuzhiyun 		if (!m48t59->ioaddr)
424*4882a593Smuzhiyun 			return ret;
425*4882a593Smuzhiyun 	}
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	/* Try to get irq number. We also can work in
428*4882a593Smuzhiyun 	 * the mode without IRQ.
429*4882a593Smuzhiyun 	 */
430*4882a593Smuzhiyun 	m48t59->irq = platform_get_irq(pdev, 0);
431*4882a593Smuzhiyun 	if (m48t59->irq <= 0)
432*4882a593Smuzhiyun 		m48t59->irq = NO_IRQ;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	if (m48t59->irq != NO_IRQ) {
435*4882a593Smuzhiyun 		ret = devm_request_irq(&pdev->dev, m48t59->irq,
436*4882a593Smuzhiyun 				m48t59_rtc_interrupt, IRQF_SHARED,
437*4882a593Smuzhiyun 				"rtc-m48t59", &pdev->dev);
438*4882a593Smuzhiyun 		if (ret)
439*4882a593Smuzhiyun 			return ret;
440*4882a593Smuzhiyun 	}
441*4882a593Smuzhiyun 	switch (pdata->type) {
442*4882a593Smuzhiyun 	case M48T59RTC_TYPE_M48T59:
443*4882a593Smuzhiyun 		ops = &m48t59_rtc_ops;
444*4882a593Smuzhiyun 		pdata->offset = 0x1ff0;
445*4882a593Smuzhiyun 		break;
446*4882a593Smuzhiyun 	case M48T59RTC_TYPE_M48T02:
447*4882a593Smuzhiyun 		ops = &m48t02_rtc_ops;
448*4882a593Smuzhiyun 		pdata->offset = 0x7f0;
449*4882a593Smuzhiyun 		break;
450*4882a593Smuzhiyun 	case M48T59RTC_TYPE_M48T08:
451*4882a593Smuzhiyun 		ops = &m48t02_rtc_ops;
452*4882a593Smuzhiyun 		pdata->offset = 0x1ff0;
453*4882a593Smuzhiyun 		break;
454*4882a593Smuzhiyun 	default:
455*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unknown RTC type\n");
456*4882a593Smuzhiyun 		return -ENODEV;
457*4882a593Smuzhiyun 	}
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	spin_lock_init(&m48t59->lock);
460*4882a593Smuzhiyun 	platform_set_drvdata(pdev, m48t59);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	m48t59->rtc = devm_rtc_allocate_device(&pdev->dev);
463*4882a593Smuzhiyun 	if (IS_ERR(m48t59->rtc))
464*4882a593Smuzhiyun 		return PTR_ERR(m48t59->rtc);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	m48t59->rtc->nvram_old_abi = true;
467*4882a593Smuzhiyun 	m48t59->rtc->ops = ops;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	nvmem_cfg.size = pdata->offset;
470*4882a593Smuzhiyun 	ret = rtc_nvmem_register(m48t59->rtc, &nvmem_cfg);
471*4882a593Smuzhiyun 	if (ret)
472*4882a593Smuzhiyun 		return ret;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	ret = rtc_register_device(m48t59->rtc);
475*4882a593Smuzhiyun 	if (ret)
476*4882a593Smuzhiyun 		return ret;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	return 0;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun /* work with hotplug and coldplug */
482*4882a593Smuzhiyun MODULE_ALIAS("platform:rtc-m48t59");
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun static struct platform_driver m48t59_rtc_driver = {
485*4882a593Smuzhiyun 	.driver		= {
486*4882a593Smuzhiyun 		.name	= "rtc-m48t59",
487*4882a593Smuzhiyun 	},
488*4882a593Smuzhiyun 	.probe		= m48t59_rtc_probe,
489*4882a593Smuzhiyun };
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun module_platform_driver(m48t59_rtc_driver);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun MODULE_AUTHOR("Mark Zhan <rongkai.zhan@windriver.com>");
494*4882a593Smuzhiyun MODULE_DESCRIPTION("M48T59/M48T02/M48T08 RTC driver");
495*4882a593Smuzhiyun MODULE_LICENSE("GPL");
496