1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2009-2010, Lars-Peter Clausen <lars@metafoo.de>
4*4882a593Smuzhiyun * Copyright (C) 2010, Paul Cercueil <paul@crapouillou.net>
5*4882a593Smuzhiyun * JZ4740 SoC RTC driver
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/pm_wakeirq.h>
15*4882a593Smuzhiyun #include <linux/reboot.h>
16*4882a593Smuzhiyun #include <linux/rtc.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/spinlock.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define JZ_REG_RTC_CTRL 0x00
21*4882a593Smuzhiyun #define JZ_REG_RTC_SEC 0x04
22*4882a593Smuzhiyun #define JZ_REG_RTC_SEC_ALARM 0x08
23*4882a593Smuzhiyun #define JZ_REG_RTC_REGULATOR 0x0C
24*4882a593Smuzhiyun #define JZ_REG_RTC_HIBERNATE 0x20
25*4882a593Smuzhiyun #define JZ_REG_RTC_WAKEUP_FILTER 0x24
26*4882a593Smuzhiyun #define JZ_REG_RTC_RESET_COUNTER 0x28
27*4882a593Smuzhiyun #define JZ_REG_RTC_SCRATCHPAD 0x34
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* The following are present on the jz4780 */
30*4882a593Smuzhiyun #define JZ_REG_RTC_WENR 0x3C
31*4882a593Smuzhiyun #define JZ_RTC_WENR_WEN BIT(31)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define JZ_RTC_CTRL_WRDY BIT(7)
34*4882a593Smuzhiyun #define JZ_RTC_CTRL_1HZ BIT(6)
35*4882a593Smuzhiyun #define JZ_RTC_CTRL_1HZ_IRQ BIT(5)
36*4882a593Smuzhiyun #define JZ_RTC_CTRL_AF BIT(4)
37*4882a593Smuzhiyun #define JZ_RTC_CTRL_AF_IRQ BIT(3)
38*4882a593Smuzhiyun #define JZ_RTC_CTRL_AE BIT(2)
39*4882a593Smuzhiyun #define JZ_RTC_CTRL_ENABLE BIT(0)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* Magic value to enable writes on jz4780 */
42*4882a593Smuzhiyun #define JZ_RTC_WENR_MAGIC 0xA55A
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define JZ_RTC_WAKEUP_FILTER_MASK 0x0000FFE0
45*4882a593Smuzhiyun #define JZ_RTC_RESET_COUNTER_MASK 0x00000FE0
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun enum jz4740_rtc_type {
48*4882a593Smuzhiyun ID_JZ4740,
49*4882a593Smuzhiyun ID_JZ4760,
50*4882a593Smuzhiyun ID_JZ4780,
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun struct jz4740_rtc {
54*4882a593Smuzhiyun void __iomem *base;
55*4882a593Smuzhiyun enum jz4740_rtc_type type;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun struct rtc_device *rtc;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun spinlock_t lock;
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static struct device *dev_for_power_off;
63*4882a593Smuzhiyun
jz4740_rtc_reg_read(struct jz4740_rtc * rtc,size_t reg)64*4882a593Smuzhiyun static inline uint32_t jz4740_rtc_reg_read(struct jz4740_rtc *rtc, size_t reg)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun return readl(rtc->base + reg);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
jz4740_rtc_wait_write_ready(struct jz4740_rtc * rtc)69*4882a593Smuzhiyun static int jz4740_rtc_wait_write_ready(struct jz4740_rtc *rtc)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun uint32_t ctrl;
72*4882a593Smuzhiyun int timeout = 10000;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun do {
75*4882a593Smuzhiyun ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
76*4882a593Smuzhiyun } while (!(ctrl & JZ_RTC_CTRL_WRDY) && --timeout);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun return timeout ? 0 : -EIO;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
jz4780_rtc_enable_write(struct jz4740_rtc * rtc)81*4882a593Smuzhiyun static inline int jz4780_rtc_enable_write(struct jz4740_rtc *rtc)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun uint32_t ctrl;
84*4882a593Smuzhiyun int ret, timeout = 10000;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun ret = jz4740_rtc_wait_write_ready(rtc);
87*4882a593Smuzhiyun if (ret != 0)
88*4882a593Smuzhiyun return ret;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun writel(JZ_RTC_WENR_MAGIC, rtc->base + JZ_REG_RTC_WENR);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun do {
93*4882a593Smuzhiyun ctrl = readl(rtc->base + JZ_REG_RTC_WENR);
94*4882a593Smuzhiyun } while (!(ctrl & JZ_RTC_WENR_WEN) && --timeout);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun return timeout ? 0 : -EIO;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
jz4740_rtc_reg_write(struct jz4740_rtc * rtc,size_t reg,uint32_t val)99*4882a593Smuzhiyun static inline int jz4740_rtc_reg_write(struct jz4740_rtc *rtc, size_t reg,
100*4882a593Smuzhiyun uint32_t val)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun int ret = 0;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun if (rtc->type >= ID_JZ4760)
105*4882a593Smuzhiyun ret = jz4780_rtc_enable_write(rtc);
106*4882a593Smuzhiyun if (ret == 0)
107*4882a593Smuzhiyun ret = jz4740_rtc_wait_write_ready(rtc);
108*4882a593Smuzhiyun if (ret == 0)
109*4882a593Smuzhiyun writel(val, rtc->base + reg);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun return ret;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
jz4740_rtc_ctrl_set_bits(struct jz4740_rtc * rtc,uint32_t mask,bool set)114*4882a593Smuzhiyun static int jz4740_rtc_ctrl_set_bits(struct jz4740_rtc *rtc, uint32_t mask,
115*4882a593Smuzhiyun bool set)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun int ret;
118*4882a593Smuzhiyun unsigned long flags;
119*4882a593Smuzhiyun uint32_t ctrl;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun spin_lock_irqsave(&rtc->lock, flags);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Don't clear interrupt flags by accident */
126*4882a593Smuzhiyun ctrl |= JZ_RTC_CTRL_1HZ | JZ_RTC_CTRL_AF;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun if (set)
129*4882a593Smuzhiyun ctrl |= mask;
130*4882a593Smuzhiyun else
131*4882a593Smuzhiyun ctrl &= ~mask;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_CTRL, ctrl);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun spin_unlock_irqrestore(&rtc->lock, flags);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return ret;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
jz4740_rtc_read_time(struct device * dev,struct rtc_time * time)140*4882a593Smuzhiyun static int jz4740_rtc_read_time(struct device *dev, struct rtc_time *time)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun struct jz4740_rtc *rtc = dev_get_drvdata(dev);
143*4882a593Smuzhiyun uint32_t secs, secs2;
144*4882a593Smuzhiyun int timeout = 5;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SCRATCHPAD) != 0x12345678)
147*4882a593Smuzhiyun return -EINVAL;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* If the seconds register is read while it is updated, it can contain a
150*4882a593Smuzhiyun * bogus value. This can be avoided by making sure that two consecutive
151*4882a593Smuzhiyun * reads have the same value.
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun secs = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
154*4882a593Smuzhiyun secs2 = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun while (secs != secs2 && --timeout) {
157*4882a593Smuzhiyun secs = secs2;
158*4882a593Smuzhiyun secs2 = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun if (timeout == 0)
162*4882a593Smuzhiyun return -EIO;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun rtc_time64_to_tm(secs, time);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
jz4740_rtc_set_time(struct device * dev,struct rtc_time * time)169*4882a593Smuzhiyun static int jz4740_rtc_set_time(struct device *dev, struct rtc_time *time)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun struct jz4740_rtc *rtc = dev_get_drvdata(dev);
172*4882a593Smuzhiyun int ret;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SEC, rtc_tm_to_time64(time));
175*4882a593Smuzhiyun if (ret)
176*4882a593Smuzhiyun return ret;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SCRATCHPAD, 0x12345678);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
jz4740_rtc_read_alarm(struct device * dev,struct rtc_wkalrm * alrm)181*4882a593Smuzhiyun static int jz4740_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun struct jz4740_rtc *rtc = dev_get_drvdata(dev);
184*4882a593Smuzhiyun uint32_t secs;
185*4882a593Smuzhiyun uint32_t ctrl;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun secs = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC_ALARM);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun alrm->enabled = !!(ctrl & JZ_RTC_CTRL_AE);
192*4882a593Smuzhiyun alrm->pending = !!(ctrl & JZ_RTC_CTRL_AF);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun rtc_time64_to_tm(secs, &alrm->time);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
jz4740_rtc_set_alarm(struct device * dev,struct rtc_wkalrm * alrm)199*4882a593Smuzhiyun static int jz4740_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun int ret;
202*4882a593Smuzhiyun struct jz4740_rtc *rtc = dev_get_drvdata(dev);
203*4882a593Smuzhiyun uint32_t secs = lower_32_bits(rtc_tm_to_time64(&alrm->time));
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SEC_ALARM, secs);
206*4882a593Smuzhiyun if (!ret)
207*4882a593Smuzhiyun ret = jz4740_rtc_ctrl_set_bits(rtc,
208*4882a593Smuzhiyun JZ_RTC_CTRL_AE | JZ_RTC_CTRL_AF_IRQ, alrm->enabled);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun return ret;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
jz4740_rtc_alarm_irq_enable(struct device * dev,unsigned int enable)213*4882a593Smuzhiyun static int jz4740_rtc_alarm_irq_enable(struct device *dev, unsigned int enable)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun struct jz4740_rtc *rtc = dev_get_drvdata(dev);
216*4882a593Smuzhiyun return jz4740_rtc_ctrl_set_bits(rtc, JZ_RTC_CTRL_AF_IRQ, enable);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun static const struct rtc_class_ops jz4740_rtc_ops = {
220*4882a593Smuzhiyun .read_time = jz4740_rtc_read_time,
221*4882a593Smuzhiyun .set_time = jz4740_rtc_set_time,
222*4882a593Smuzhiyun .read_alarm = jz4740_rtc_read_alarm,
223*4882a593Smuzhiyun .set_alarm = jz4740_rtc_set_alarm,
224*4882a593Smuzhiyun .alarm_irq_enable = jz4740_rtc_alarm_irq_enable,
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
jz4740_rtc_irq(int irq,void * data)227*4882a593Smuzhiyun static irqreturn_t jz4740_rtc_irq(int irq, void *data)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun struct jz4740_rtc *rtc = data;
230*4882a593Smuzhiyun uint32_t ctrl;
231*4882a593Smuzhiyun unsigned long events = 0;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun if (ctrl & JZ_RTC_CTRL_1HZ)
236*4882a593Smuzhiyun events |= (RTC_UF | RTC_IRQF);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun if (ctrl & JZ_RTC_CTRL_AF)
239*4882a593Smuzhiyun events |= (RTC_AF | RTC_IRQF);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun rtc_update_irq(rtc->rtc, 1, events);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun jz4740_rtc_ctrl_set_bits(rtc, JZ_RTC_CTRL_1HZ | JZ_RTC_CTRL_AF, false);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun return IRQ_HANDLED;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
jz4740_rtc_poweroff(struct device * dev)248*4882a593Smuzhiyun static void jz4740_rtc_poweroff(struct device *dev)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun struct jz4740_rtc *rtc = dev_get_drvdata(dev);
251*4882a593Smuzhiyun jz4740_rtc_reg_write(rtc, JZ_REG_RTC_HIBERNATE, 1);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
jz4740_rtc_power_off(void)254*4882a593Smuzhiyun static void jz4740_rtc_power_off(void)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun jz4740_rtc_poweroff(dev_for_power_off);
257*4882a593Smuzhiyun kernel_halt();
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
jz4740_rtc_clk_disable(void * data)260*4882a593Smuzhiyun static void jz4740_rtc_clk_disable(void *data)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun clk_disable_unprepare(data);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun static const struct of_device_id jz4740_rtc_of_match[] = {
266*4882a593Smuzhiyun { .compatible = "ingenic,jz4740-rtc", .data = (void *)ID_JZ4740 },
267*4882a593Smuzhiyun { .compatible = "ingenic,jz4760-rtc", .data = (void *)ID_JZ4760 },
268*4882a593Smuzhiyun { .compatible = "ingenic,jz4780-rtc", .data = (void *)ID_JZ4780 },
269*4882a593Smuzhiyun {},
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, jz4740_rtc_of_match);
272*4882a593Smuzhiyun
jz4740_rtc_set_wakeup_params(struct jz4740_rtc * rtc,struct device_node * np,unsigned long rate)273*4882a593Smuzhiyun static void jz4740_rtc_set_wakeup_params(struct jz4740_rtc *rtc,
274*4882a593Smuzhiyun struct device_node *np,
275*4882a593Smuzhiyun unsigned long rate)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun unsigned long wakeup_ticks, reset_ticks;
278*4882a593Smuzhiyun unsigned int min_wakeup_pin_assert_time = 60; /* Default: 60ms */
279*4882a593Smuzhiyun unsigned int reset_pin_assert_time = 100; /* Default: 100ms */
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun of_property_read_u32(np, "ingenic,reset-pin-assert-time-ms",
282*4882a593Smuzhiyun &reset_pin_assert_time);
283*4882a593Smuzhiyun of_property_read_u32(np, "ingenic,min-wakeup-pin-assert-time-ms",
284*4882a593Smuzhiyun &min_wakeup_pin_assert_time);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /*
287*4882a593Smuzhiyun * Set minimum wakeup pin assertion time: 100 ms.
288*4882a593Smuzhiyun * Range is 0 to 2 sec if RTC is clocked at 32 kHz.
289*4882a593Smuzhiyun */
290*4882a593Smuzhiyun wakeup_ticks = (min_wakeup_pin_assert_time * rate) / 1000;
291*4882a593Smuzhiyun if (wakeup_ticks < JZ_RTC_WAKEUP_FILTER_MASK)
292*4882a593Smuzhiyun wakeup_ticks &= JZ_RTC_WAKEUP_FILTER_MASK;
293*4882a593Smuzhiyun else
294*4882a593Smuzhiyun wakeup_ticks = JZ_RTC_WAKEUP_FILTER_MASK;
295*4882a593Smuzhiyun jz4740_rtc_reg_write(rtc, JZ_REG_RTC_WAKEUP_FILTER, wakeup_ticks);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /*
298*4882a593Smuzhiyun * Set reset pin low-level assertion time after wakeup: 60 ms.
299*4882a593Smuzhiyun * Range is 0 to 125 ms if RTC is clocked at 32 kHz.
300*4882a593Smuzhiyun */
301*4882a593Smuzhiyun reset_ticks = (reset_pin_assert_time * rate) / 1000;
302*4882a593Smuzhiyun if (reset_ticks < JZ_RTC_RESET_COUNTER_MASK)
303*4882a593Smuzhiyun reset_ticks &= JZ_RTC_RESET_COUNTER_MASK;
304*4882a593Smuzhiyun else
305*4882a593Smuzhiyun reset_ticks = JZ_RTC_RESET_COUNTER_MASK;
306*4882a593Smuzhiyun jz4740_rtc_reg_write(rtc, JZ_REG_RTC_RESET_COUNTER, reset_ticks);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
jz4740_rtc_probe(struct platform_device * pdev)309*4882a593Smuzhiyun static int jz4740_rtc_probe(struct platform_device *pdev)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun struct device *dev = &pdev->dev;
312*4882a593Smuzhiyun struct device_node *np = dev->of_node;
313*4882a593Smuzhiyun struct jz4740_rtc *rtc;
314*4882a593Smuzhiyun unsigned long rate;
315*4882a593Smuzhiyun struct clk *clk;
316*4882a593Smuzhiyun int ret, irq;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun rtc = devm_kzalloc(dev, sizeof(*rtc), GFP_KERNEL);
319*4882a593Smuzhiyun if (!rtc)
320*4882a593Smuzhiyun return -ENOMEM;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun rtc->type = (enum jz4740_rtc_type)device_get_match_data(dev);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
325*4882a593Smuzhiyun if (irq < 0)
326*4882a593Smuzhiyun return irq;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun rtc->base = devm_platform_ioremap_resource(pdev, 0);
329*4882a593Smuzhiyun if (IS_ERR(rtc->base))
330*4882a593Smuzhiyun return PTR_ERR(rtc->base);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun clk = devm_clk_get(dev, "rtc");
333*4882a593Smuzhiyun if (IS_ERR(clk)) {
334*4882a593Smuzhiyun dev_err(dev, "Failed to get RTC clock\n");
335*4882a593Smuzhiyun return PTR_ERR(clk);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun ret = clk_prepare_enable(clk);
339*4882a593Smuzhiyun if (ret) {
340*4882a593Smuzhiyun dev_err(dev, "Failed to enable clock\n");
341*4882a593Smuzhiyun return ret;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun ret = devm_add_action_or_reset(dev, jz4740_rtc_clk_disable, clk);
345*4882a593Smuzhiyun if (ret) {
346*4882a593Smuzhiyun dev_err(dev, "Failed to register devm action\n");
347*4882a593Smuzhiyun return ret;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun spin_lock_init(&rtc->lock);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun platform_set_drvdata(pdev, rtc);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun device_init_wakeup(dev, 1);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun ret = dev_pm_set_wake_irq(dev, irq);
357*4882a593Smuzhiyun if (ret) {
358*4882a593Smuzhiyun dev_err(dev, "Failed to set wake irq: %d\n", ret);
359*4882a593Smuzhiyun return ret;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun rtc->rtc = devm_rtc_allocate_device(dev);
363*4882a593Smuzhiyun if (IS_ERR(rtc->rtc)) {
364*4882a593Smuzhiyun ret = PTR_ERR(rtc->rtc);
365*4882a593Smuzhiyun dev_err(dev, "Failed to allocate rtc device: %d\n", ret);
366*4882a593Smuzhiyun return ret;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun rtc->rtc->ops = &jz4740_rtc_ops;
370*4882a593Smuzhiyun rtc->rtc->range_max = U32_MAX;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun rate = clk_get_rate(clk);
373*4882a593Smuzhiyun jz4740_rtc_set_wakeup_params(rtc, np, rate);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* Each 1 Hz pulse should happen after (rate) ticks */
376*4882a593Smuzhiyun jz4740_rtc_reg_write(rtc, JZ_REG_RTC_REGULATOR, rate - 1);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun ret = rtc_register_device(rtc->rtc);
379*4882a593Smuzhiyun if (ret)
380*4882a593Smuzhiyun return ret;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun ret = devm_request_irq(dev, irq, jz4740_rtc_irq, 0,
383*4882a593Smuzhiyun pdev->name, rtc);
384*4882a593Smuzhiyun if (ret) {
385*4882a593Smuzhiyun dev_err(dev, "Failed to request rtc irq: %d\n", ret);
386*4882a593Smuzhiyun return ret;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun if (of_device_is_system_power_controller(np)) {
390*4882a593Smuzhiyun dev_for_power_off = dev;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if (!pm_power_off)
393*4882a593Smuzhiyun pm_power_off = jz4740_rtc_power_off;
394*4882a593Smuzhiyun else
395*4882a593Smuzhiyun dev_warn(dev, "Poweroff handler already present!\n");
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun return 0;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun static struct platform_driver jz4740_rtc_driver = {
402*4882a593Smuzhiyun .probe = jz4740_rtc_probe,
403*4882a593Smuzhiyun .driver = {
404*4882a593Smuzhiyun .name = "jz4740-rtc",
405*4882a593Smuzhiyun .of_match_table = jz4740_rtc_of_match,
406*4882a593Smuzhiyun },
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun module_platform_driver(jz4740_rtc_driver);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
412*4882a593Smuzhiyun MODULE_LICENSE("GPL");
413*4882a593Smuzhiyun MODULE_DESCRIPTION("RTC driver for the JZ4740 SoC\n");
414*4882a593Smuzhiyun MODULE_ALIAS("platform:jz4740-rtc");
415