xref: /OK3568_Linux_fs/kernel/drivers/rtc/rtc-ds1307.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * rtc-ds1307.c - RTC driver for some mostly-compatible I2C chips.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2005 James Chapman (ds1337 core)
6*4882a593Smuzhiyun  *  Copyright (C) 2006 David Brownell
7*4882a593Smuzhiyun  *  Copyright (C) 2009 Matthias Fuchs (rx8025 support)
8*4882a593Smuzhiyun  *  Copyright (C) 2012 Bertrand Achard (nvram access fixes)
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/acpi.h>
12*4882a593Smuzhiyun #include <linux/bcd.h>
13*4882a593Smuzhiyun #include <linux/i2c.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/rtc/ds1307.h>
18*4882a593Smuzhiyun #include <linux/rtc.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/string.h>
21*4882a593Smuzhiyun #include <linux/hwmon.h>
22*4882a593Smuzhiyun #include <linux/hwmon-sysfs.h>
23*4882a593Smuzhiyun #include <linux/clk-provider.h>
24*4882a593Smuzhiyun #include <linux/regmap.h>
25*4882a593Smuzhiyun #include <linux/watchdog.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun  * We can't determine type by probing, but if we expect pre-Linux code
29*4882a593Smuzhiyun  * to have set the chip up as a clock (turning on the oscillator and
30*4882a593Smuzhiyun  * setting the date and time), Linux can ignore the non-clock features.
31*4882a593Smuzhiyun  * That's a natural job for a factory or repair bench.
32*4882a593Smuzhiyun  */
33*4882a593Smuzhiyun enum ds_type {
34*4882a593Smuzhiyun 	ds_1307,
35*4882a593Smuzhiyun 	ds_1308,
36*4882a593Smuzhiyun 	ds_1337,
37*4882a593Smuzhiyun 	ds_1338,
38*4882a593Smuzhiyun 	ds_1339,
39*4882a593Smuzhiyun 	ds_1340,
40*4882a593Smuzhiyun 	ds_1341,
41*4882a593Smuzhiyun 	ds_1388,
42*4882a593Smuzhiyun 	ds_3231,
43*4882a593Smuzhiyun 	m41t0,
44*4882a593Smuzhiyun 	m41t00,
45*4882a593Smuzhiyun 	m41t11,
46*4882a593Smuzhiyun 	mcp794xx,
47*4882a593Smuzhiyun 	rx_8025,
48*4882a593Smuzhiyun 	rx_8130,
49*4882a593Smuzhiyun 	last_ds_type /* always last */
50*4882a593Smuzhiyun 	/* rs5c372 too?  different address... */
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* RTC registers don't differ much, except for the century flag */
54*4882a593Smuzhiyun #define DS1307_REG_SECS		0x00	/* 00-59 */
55*4882a593Smuzhiyun #	define DS1307_BIT_CH		0x80
56*4882a593Smuzhiyun #	define DS1340_BIT_nEOSC		0x80
57*4882a593Smuzhiyun #	define MCP794XX_BIT_ST		0x80
58*4882a593Smuzhiyun #define DS1307_REG_MIN		0x01	/* 00-59 */
59*4882a593Smuzhiyun #	define M41T0_BIT_OF		0x80
60*4882a593Smuzhiyun #define DS1307_REG_HOUR		0x02	/* 00-23, or 1-12{am,pm} */
61*4882a593Smuzhiyun #	define DS1307_BIT_12HR		0x40	/* in REG_HOUR */
62*4882a593Smuzhiyun #	define DS1307_BIT_PM		0x20	/* in REG_HOUR */
63*4882a593Smuzhiyun #	define DS1340_BIT_CENTURY_EN	0x80	/* in REG_HOUR */
64*4882a593Smuzhiyun #	define DS1340_BIT_CENTURY	0x40	/* in REG_HOUR */
65*4882a593Smuzhiyun #define DS1307_REG_WDAY		0x03	/* 01-07 */
66*4882a593Smuzhiyun #	define MCP794XX_BIT_VBATEN	0x08
67*4882a593Smuzhiyun #define DS1307_REG_MDAY		0x04	/* 01-31 */
68*4882a593Smuzhiyun #define DS1307_REG_MONTH	0x05	/* 01-12 */
69*4882a593Smuzhiyun #	define DS1337_BIT_CENTURY	0x80	/* in REG_MONTH */
70*4882a593Smuzhiyun #define DS1307_REG_YEAR		0x06	/* 00-99 */
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /*
73*4882a593Smuzhiyun  * Other registers (control, status, alarms, trickle charge, NVRAM, etc)
74*4882a593Smuzhiyun  * start at 7, and they differ a LOT. Only control and status matter for
75*4882a593Smuzhiyun  * basic RTC date and time functionality; be careful using them.
76*4882a593Smuzhiyun  */
77*4882a593Smuzhiyun #define DS1307_REG_CONTROL	0x07		/* or ds1338 */
78*4882a593Smuzhiyun #	define DS1307_BIT_OUT		0x80
79*4882a593Smuzhiyun #	define DS1338_BIT_OSF		0x20
80*4882a593Smuzhiyun #	define DS1307_BIT_SQWE		0x10
81*4882a593Smuzhiyun #	define DS1307_BIT_RS1		0x02
82*4882a593Smuzhiyun #	define DS1307_BIT_RS0		0x01
83*4882a593Smuzhiyun #define DS1337_REG_CONTROL	0x0e
84*4882a593Smuzhiyun #	define DS1337_BIT_nEOSC		0x80
85*4882a593Smuzhiyun #	define DS1339_BIT_BBSQI		0x20
86*4882a593Smuzhiyun #	define DS3231_BIT_BBSQW		0x40 /* same as BBSQI */
87*4882a593Smuzhiyun #	define DS1337_BIT_RS2		0x10
88*4882a593Smuzhiyun #	define DS1337_BIT_RS1		0x08
89*4882a593Smuzhiyun #	define DS1337_BIT_INTCN		0x04
90*4882a593Smuzhiyun #	define DS1337_BIT_A2IE		0x02
91*4882a593Smuzhiyun #	define DS1337_BIT_A1IE		0x01
92*4882a593Smuzhiyun #define DS1340_REG_CONTROL	0x07
93*4882a593Smuzhiyun #	define DS1340_BIT_OUT		0x80
94*4882a593Smuzhiyun #	define DS1340_BIT_FT		0x40
95*4882a593Smuzhiyun #	define DS1340_BIT_CALIB_SIGN	0x20
96*4882a593Smuzhiyun #	define DS1340_M_CALIBRATION	0x1f
97*4882a593Smuzhiyun #define DS1340_REG_FLAG		0x09
98*4882a593Smuzhiyun #	define DS1340_BIT_OSF		0x80
99*4882a593Smuzhiyun #define DS1337_REG_STATUS	0x0f
100*4882a593Smuzhiyun #	define DS1337_BIT_OSF		0x80
101*4882a593Smuzhiyun #	define DS3231_BIT_EN32KHZ	0x08
102*4882a593Smuzhiyun #	define DS1337_BIT_A2I		0x02
103*4882a593Smuzhiyun #	define DS1337_BIT_A1I		0x01
104*4882a593Smuzhiyun #define DS1339_REG_ALARM1_SECS	0x07
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define DS13XX_TRICKLE_CHARGER_MAGIC	0xa0
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define RX8025_REG_CTRL1	0x0e
109*4882a593Smuzhiyun #	define RX8025_BIT_2412		0x20
110*4882a593Smuzhiyun #define RX8025_REG_CTRL2	0x0f
111*4882a593Smuzhiyun #	define RX8025_BIT_PON		0x10
112*4882a593Smuzhiyun #	define RX8025_BIT_VDET		0x40
113*4882a593Smuzhiyun #	define RX8025_BIT_XST		0x20
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define RX8130_REG_ALARM_MIN		0x17
116*4882a593Smuzhiyun #define RX8130_REG_ALARM_HOUR		0x18
117*4882a593Smuzhiyun #define RX8130_REG_ALARM_WEEK_OR_DAY	0x19
118*4882a593Smuzhiyun #define RX8130_REG_EXTENSION		0x1c
119*4882a593Smuzhiyun #define RX8130_REG_EXTENSION_WADA	BIT(3)
120*4882a593Smuzhiyun #define RX8130_REG_FLAG			0x1d
121*4882a593Smuzhiyun #define RX8130_REG_FLAG_VLF		BIT(1)
122*4882a593Smuzhiyun #define RX8130_REG_FLAG_AF		BIT(3)
123*4882a593Smuzhiyun #define RX8130_REG_CONTROL0		0x1e
124*4882a593Smuzhiyun #define RX8130_REG_CONTROL0_AIE		BIT(3)
125*4882a593Smuzhiyun #define RX8130_REG_CONTROL1		0x1f
126*4882a593Smuzhiyun #define RX8130_REG_CONTROL1_INIEN	BIT(4)
127*4882a593Smuzhiyun #define RX8130_REG_CONTROL1_CHGEN	BIT(5)
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define MCP794XX_REG_CONTROL		0x07
130*4882a593Smuzhiyun #	define MCP794XX_BIT_ALM0_EN	0x10
131*4882a593Smuzhiyun #	define MCP794XX_BIT_ALM1_EN	0x20
132*4882a593Smuzhiyun #define MCP794XX_REG_ALARM0_BASE	0x0a
133*4882a593Smuzhiyun #define MCP794XX_REG_ALARM0_CTRL	0x0d
134*4882a593Smuzhiyun #define MCP794XX_REG_ALARM1_BASE	0x11
135*4882a593Smuzhiyun #define MCP794XX_REG_ALARM1_CTRL	0x14
136*4882a593Smuzhiyun #	define MCP794XX_BIT_ALMX_IF	BIT(3)
137*4882a593Smuzhiyun #	define MCP794XX_BIT_ALMX_C0	BIT(4)
138*4882a593Smuzhiyun #	define MCP794XX_BIT_ALMX_C1	BIT(5)
139*4882a593Smuzhiyun #	define MCP794XX_BIT_ALMX_C2	BIT(6)
140*4882a593Smuzhiyun #	define MCP794XX_BIT_ALMX_POL	BIT(7)
141*4882a593Smuzhiyun #	define MCP794XX_MSK_ALMX_MATCH	(MCP794XX_BIT_ALMX_C0 | \
142*4882a593Smuzhiyun 					 MCP794XX_BIT_ALMX_C1 | \
143*4882a593Smuzhiyun 					 MCP794XX_BIT_ALMX_C2)
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #define M41TXX_REG_CONTROL	0x07
146*4882a593Smuzhiyun #	define M41TXX_BIT_OUT		BIT(7)
147*4882a593Smuzhiyun #	define M41TXX_BIT_FT		BIT(6)
148*4882a593Smuzhiyun #	define M41TXX_BIT_CALIB_SIGN	BIT(5)
149*4882a593Smuzhiyun #	define M41TXX_M_CALIBRATION	GENMASK(4, 0)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define DS1388_REG_WDOG_HUN_SECS	0x08
152*4882a593Smuzhiyun #define DS1388_REG_WDOG_SECS		0x09
153*4882a593Smuzhiyun #define DS1388_REG_FLAG			0x0b
154*4882a593Smuzhiyun #	define DS1388_BIT_WF		BIT(6)
155*4882a593Smuzhiyun #	define DS1388_BIT_OSF		BIT(7)
156*4882a593Smuzhiyun #define DS1388_REG_CONTROL		0x0c
157*4882a593Smuzhiyun #	define DS1388_BIT_RST		BIT(0)
158*4882a593Smuzhiyun #	define DS1388_BIT_WDE		BIT(1)
159*4882a593Smuzhiyun #	define DS1388_BIT_nEOSC		BIT(7)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /* negative offset step is -2.034ppm */
162*4882a593Smuzhiyun #define M41TXX_NEG_OFFSET_STEP_PPB	2034
163*4882a593Smuzhiyun /* positive offset step is +4.068ppm */
164*4882a593Smuzhiyun #define M41TXX_POS_OFFSET_STEP_PPB	4068
165*4882a593Smuzhiyun /* Min and max values supported with 'offset' interface by M41TXX */
166*4882a593Smuzhiyun #define M41TXX_MIN_OFFSET	((-31) * M41TXX_NEG_OFFSET_STEP_PPB)
167*4882a593Smuzhiyun #define M41TXX_MAX_OFFSET	((31) * M41TXX_POS_OFFSET_STEP_PPB)
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun struct ds1307 {
170*4882a593Smuzhiyun 	enum ds_type		type;
171*4882a593Smuzhiyun 	unsigned long		flags;
172*4882a593Smuzhiyun #define HAS_NVRAM	0		/* bit 0 == sysfs file active */
173*4882a593Smuzhiyun #define HAS_ALARM	1		/* bit 1 == irq claimed */
174*4882a593Smuzhiyun 	struct device		*dev;
175*4882a593Smuzhiyun 	struct regmap		*regmap;
176*4882a593Smuzhiyun 	const char		*name;
177*4882a593Smuzhiyun 	struct rtc_device	*rtc;
178*4882a593Smuzhiyun #ifdef CONFIG_COMMON_CLK
179*4882a593Smuzhiyun 	struct clk_hw		clks[2];
180*4882a593Smuzhiyun #endif
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun struct chip_desc {
184*4882a593Smuzhiyun 	unsigned		alarm:1;
185*4882a593Smuzhiyun 	u16			nvram_offset;
186*4882a593Smuzhiyun 	u16			nvram_size;
187*4882a593Smuzhiyun 	u8			offset; /* register's offset */
188*4882a593Smuzhiyun 	u8			century_reg;
189*4882a593Smuzhiyun 	u8			century_enable_bit;
190*4882a593Smuzhiyun 	u8			century_bit;
191*4882a593Smuzhiyun 	u8			bbsqi_bit;
192*4882a593Smuzhiyun 	irq_handler_t		irq_handler;
193*4882a593Smuzhiyun 	const struct rtc_class_ops *rtc_ops;
194*4882a593Smuzhiyun 	u16			trickle_charger_reg;
195*4882a593Smuzhiyun 	u8			(*do_trickle_setup)(struct ds1307 *, u32,
196*4882a593Smuzhiyun 						    bool);
197*4882a593Smuzhiyun 	/* Does the RTC require trickle-resistor-ohms to select the value of
198*4882a593Smuzhiyun 	 * the resistor between Vcc and Vbackup?
199*4882a593Smuzhiyun 	 */
200*4882a593Smuzhiyun 	bool			requires_trickle_resistor;
201*4882a593Smuzhiyun 	/* Some RTC's batteries and supercaps were charged by default, others
202*4882a593Smuzhiyun 	 * allow charging but were not configured previously to do so.
203*4882a593Smuzhiyun 	 * Remember this behavior to stay backwards compatible.
204*4882a593Smuzhiyun 	 */
205*4882a593Smuzhiyun 	bool			charge_default;
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun static const struct chip_desc chips[last_ds_type];
209*4882a593Smuzhiyun 
ds1307_get_time(struct device * dev,struct rtc_time * t)210*4882a593Smuzhiyun static int ds1307_get_time(struct device *dev, struct rtc_time *t)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	struct ds1307	*ds1307 = dev_get_drvdata(dev);
213*4882a593Smuzhiyun 	int		tmp, ret;
214*4882a593Smuzhiyun 	const struct chip_desc *chip = &chips[ds1307->type];
215*4882a593Smuzhiyun 	u8 regs[7];
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	if (ds1307->type == rx_8130) {
218*4882a593Smuzhiyun 		unsigned int regflag;
219*4882a593Smuzhiyun 		ret = regmap_read(ds1307->regmap, RX8130_REG_FLAG, &regflag);
220*4882a593Smuzhiyun 		if (ret) {
221*4882a593Smuzhiyun 			dev_err(dev, "%s error %d\n", "read", ret);
222*4882a593Smuzhiyun 			return ret;
223*4882a593Smuzhiyun 		}
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 		if (regflag & RX8130_REG_FLAG_VLF) {
226*4882a593Smuzhiyun 			dev_warn_once(dev, "oscillator failed, set time!\n");
227*4882a593Smuzhiyun 			return -EINVAL;
228*4882a593Smuzhiyun 		}
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	/* read the RTC date and time registers all at once */
232*4882a593Smuzhiyun 	ret = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
233*4882a593Smuzhiyun 			       sizeof(regs));
234*4882a593Smuzhiyun 	if (ret) {
235*4882a593Smuzhiyun 		dev_err(dev, "%s error %d\n", "read", ret);
236*4882a593Smuzhiyun 		return ret;
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	dev_dbg(dev, "%s: %7ph\n", "read", regs);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* if oscillator fail bit is set, no data can be trusted */
242*4882a593Smuzhiyun 	if (ds1307->type == m41t0 &&
243*4882a593Smuzhiyun 	    regs[DS1307_REG_MIN] & M41T0_BIT_OF) {
244*4882a593Smuzhiyun 		dev_warn_once(dev, "oscillator failed, set time!\n");
245*4882a593Smuzhiyun 		return -EINVAL;
246*4882a593Smuzhiyun 	}
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	tmp = regs[DS1307_REG_SECS];
249*4882a593Smuzhiyun 	switch (ds1307->type) {
250*4882a593Smuzhiyun 	case ds_1307:
251*4882a593Smuzhiyun 	case m41t0:
252*4882a593Smuzhiyun 	case m41t00:
253*4882a593Smuzhiyun 	case m41t11:
254*4882a593Smuzhiyun 		if (tmp & DS1307_BIT_CH)
255*4882a593Smuzhiyun 			return -EINVAL;
256*4882a593Smuzhiyun 		break;
257*4882a593Smuzhiyun 	case ds_1308:
258*4882a593Smuzhiyun 	case ds_1338:
259*4882a593Smuzhiyun 		if (tmp & DS1307_BIT_CH)
260*4882a593Smuzhiyun 			return -EINVAL;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 		ret = regmap_read(ds1307->regmap, DS1307_REG_CONTROL, &tmp);
263*4882a593Smuzhiyun 		if (ret)
264*4882a593Smuzhiyun 			return ret;
265*4882a593Smuzhiyun 		if (tmp & DS1338_BIT_OSF)
266*4882a593Smuzhiyun 			return -EINVAL;
267*4882a593Smuzhiyun 		break;
268*4882a593Smuzhiyun 	case ds_1340:
269*4882a593Smuzhiyun 		if (tmp & DS1340_BIT_nEOSC)
270*4882a593Smuzhiyun 			return -EINVAL;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 		ret = regmap_read(ds1307->regmap, DS1340_REG_FLAG, &tmp);
273*4882a593Smuzhiyun 		if (ret)
274*4882a593Smuzhiyun 			return ret;
275*4882a593Smuzhiyun 		if (tmp & DS1340_BIT_OSF)
276*4882a593Smuzhiyun 			return -EINVAL;
277*4882a593Smuzhiyun 		break;
278*4882a593Smuzhiyun 	case ds_1388:
279*4882a593Smuzhiyun 		ret = regmap_read(ds1307->regmap, DS1388_REG_FLAG, &tmp);
280*4882a593Smuzhiyun 		if (ret)
281*4882a593Smuzhiyun 			return ret;
282*4882a593Smuzhiyun 		if (tmp & DS1388_BIT_OSF)
283*4882a593Smuzhiyun 			return -EINVAL;
284*4882a593Smuzhiyun 		break;
285*4882a593Smuzhiyun 	case mcp794xx:
286*4882a593Smuzhiyun 		if (!(tmp & MCP794XX_BIT_ST))
287*4882a593Smuzhiyun 			return -EINVAL;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 		break;
290*4882a593Smuzhiyun 	default:
291*4882a593Smuzhiyun 		break;
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	t->tm_sec = bcd2bin(regs[DS1307_REG_SECS] & 0x7f);
295*4882a593Smuzhiyun 	t->tm_min = bcd2bin(regs[DS1307_REG_MIN] & 0x7f);
296*4882a593Smuzhiyun 	tmp = regs[DS1307_REG_HOUR] & 0x3f;
297*4882a593Smuzhiyun 	t->tm_hour = bcd2bin(tmp);
298*4882a593Smuzhiyun 	/* rx8130 is bit position, not BCD */
299*4882a593Smuzhiyun 	if (ds1307->type == rx_8130)
300*4882a593Smuzhiyun 		t->tm_wday = fls(regs[DS1307_REG_WDAY] & 0x7f);
301*4882a593Smuzhiyun 	else
302*4882a593Smuzhiyun 		t->tm_wday = bcd2bin(regs[DS1307_REG_WDAY] & 0x07) - 1;
303*4882a593Smuzhiyun 	t->tm_mday = bcd2bin(regs[DS1307_REG_MDAY] & 0x3f);
304*4882a593Smuzhiyun 	tmp = regs[DS1307_REG_MONTH] & 0x1f;
305*4882a593Smuzhiyun 	t->tm_mon = bcd2bin(tmp) - 1;
306*4882a593Smuzhiyun 	t->tm_year = bcd2bin(regs[DS1307_REG_YEAR]) + 100;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	if (regs[chip->century_reg] & chip->century_bit &&
309*4882a593Smuzhiyun 	    IS_ENABLED(CONFIG_RTC_DRV_DS1307_CENTURY))
310*4882a593Smuzhiyun 		t->tm_year += 100;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	dev_dbg(dev, "%s secs=%d, mins=%d, "
313*4882a593Smuzhiyun 		"hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
314*4882a593Smuzhiyun 		"read", t->tm_sec, t->tm_min,
315*4882a593Smuzhiyun 		t->tm_hour, t->tm_mday,
316*4882a593Smuzhiyun 		t->tm_mon, t->tm_year, t->tm_wday);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
ds1307_set_time(struct device * dev,struct rtc_time * t)321*4882a593Smuzhiyun static int ds1307_set_time(struct device *dev, struct rtc_time *t)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	struct ds1307	*ds1307 = dev_get_drvdata(dev);
324*4882a593Smuzhiyun 	const struct chip_desc *chip = &chips[ds1307->type];
325*4882a593Smuzhiyun 	int		result;
326*4882a593Smuzhiyun 	int		tmp;
327*4882a593Smuzhiyun 	u8		regs[7];
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	dev_dbg(dev, "%s secs=%d, mins=%d, "
330*4882a593Smuzhiyun 		"hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
331*4882a593Smuzhiyun 		"write", t->tm_sec, t->tm_min,
332*4882a593Smuzhiyun 		t->tm_hour, t->tm_mday,
333*4882a593Smuzhiyun 		t->tm_mon, t->tm_year, t->tm_wday);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	if (t->tm_year < 100)
336*4882a593Smuzhiyun 		return -EINVAL;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun #ifdef CONFIG_RTC_DRV_DS1307_CENTURY
339*4882a593Smuzhiyun 	if (t->tm_year > (chip->century_bit ? 299 : 199))
340*4882a593Smuzhiyun 		return -EINVAL;
341*4882a593Smuzhiyun #else
342*4882a593Smuzhiyun 	if (t->tm_year > 199)
343*4882a593Smuzhiyun 		return -EINVAL;
344*4882a593Smuzhiyun #endif
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	regs[DS1307_REG_SECS] = bin2bcd(t->tm_sec);
347*4882a593Smuzhiyun 	regs[DS1307_REG_MIN] = bin2bcd(t->tm_min);
348*4882a593Smuzhiyun 	regs[DS1307_REG_HOUR] = bin2bcd(t->tm_hour);
349*4882a593Smuzhiyun 	/* rx8130 is bit position, not BCD */
350*4882a593Smuzhiyun 	if (ds1307->type == rx_8130)
351*4882a593Smuzhiyun 		regs[DS1307_REG_WDAY] = 1 << t->tm_wday;
352*4882a593Smuzhiyun 	else
353*4882a593Smuzhiyun 		regs[DS1307_REG_WDAY] = bin2bcd(t->tm_wday + 1);
354*4882a593Smuzhiyun 	regs[DS1307_REG_MDAY] = bin2bcd(t->tm_mday);
355*4882a593Smuzhiyun 	regs[DS1307_REG_MONTH] = bin2bcd(t->tm_mon + 1);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	/* assume 20YY not 19YY */
358*4882a593Smuzhiyun 	tmp = t->tm_year - 100;
359*4882a593Smuzhiyun 	regs[DS1307_REG_YEAR] = bin2bcd(tmp);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	if (chip->century_enable_bit)
362*4882a593Smuzhiyun 		regs[chip->century_reg] |= chip->century_enable_bit;
363*4882a593Smuzhiyun 	if (t->tm_year > 199 && chip->century_bit)
364*4882a593Smuzhiyun 		regs[chip->century_reg] |= chip->century_bit;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	switch (ds1307->type) {
367*4882a593Smuzhiyun 	case ds_1308:
368*4882a593Smuzhiyun 	case ds_1338:
369*4882a593Smuzhiyun 		regmap_update_bits(ds1307->regmap, DS1307_REG_CONTROL,
370*4882a593Smuzhiyun 				   DS1338_BIT_OSF, 0);
371*4882a593Smuzhiyun 		break;
372*4882a593Smuzhiyun 	case ds_1340:
373*4882a593Smuzhiyun 		regmap_update_bits(ds1307->regmap, DS1340_REG_FLAG,
374*4882a593Smuzhiyun 				   DS1340_BIT_OSF, 0);
375*4882a593Smuzhiyun 		break;
376*4882a593Smuzhiyun 	case ds_1388:
377*4882a593Smuzhiyun 		regmap_update_bits(ds1307->regmap, DS1388_REG_FLAG,
378*4882a593Smuzhiyun 				   DS1388_BIT_OSF, 0);
379*4882a593Smuzhiyun 		break;
380*4882a593Smuzhiyun 	case mcp794xx:
381*4882a593Smuzhiyun 		/*
382*4882a593Smuzhiyun 		 * these bits were cleared when preparing the date/time
383*4882a593Smuzhiyun 		 * values and need to be set again before writing the
384*4882a593Smuzhiyun 		 * regsfer out to the device.
385*4882a593Smuzhiyun 		 */
386*4882a593Smuzhiyun 		regs[DS1307_REG_SECS] |= MCP794XX_BIT_ST;
387*4882a593Smuzhiyun 		regs[DS1307_REG_WDAY] |= MCP794XX_BIT_VBATEN;
388*4882a593Smuzhiyun 		break;
389*4882a593Smuzhiyun 	default:
390*4882a593Smuzhiyun 		break;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	dev_dbg(dev, "%s: %7ph\n", "write", regs);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	result = regmap_bulk_write(ds1307->regmap, chip->offset, regs,
396*4882a593Smuzhiyun 				   sizeof(regs));
397*4882a593Smuzhiyun 	if (result) {
398*4882a593Smuzhiyun 		dev_err(dev, "%s error %d\n", "write", result);
399*4882a593Smuzhiyun 		return result;
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	if (ds1307->type == rx_8130) {
403*4882a593Smuzhiyun 		/* clear Voltage Loss Flag as data is available now */
404*4882a593Smuzhiyun 		result = regmap_write(ds1307->regmap, RX8130_REG_FLAG,
405*4882a593Smuzhiyun 				      ~(u8)RX8130_REG_FLAG_VLF);
406*4882a593Smuzhiyun 		if (result) {
407*4882a593Smuzhiyun 			dev_err(dev, "%s error %d\n", "write", result);
408*4882a593Smuzhiyun 			return result;
409*4882a593Smuzhiyun 		}
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	return 0;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
ds1337_read_alarm(struct device * dev,struct rtc_wkalrm * t)415*4882a593Smuzhiyun static int ds1337_read_alarm(struct device *dev, struct rtc_wkalrm *t)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	struct ds1307		*ds1307 = dev_get_drvdata(dev);
418*4882a593Smuzhiyun 	int			ret;
419*4882a593Smuzhiyun 	u8			regs[9];
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	if (!test_bit(HAS_ALARM, &ds1307->flags))
422*4882a593Smuzhiyun 		return -EINVAL;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	/* read all ALARM1, ALARM2, and status registers at once */
425*4882a593Smuzhiyun 	ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS,
426*4882a593Smuzhiyun 			       regs, sizeof(regs));
427*4882a593Smuzhiyun 	if (ret) {
428*4882a593Smuzhiyun 		dev_err(dev, "%s error %d\n", "alarm read", ret);
429*4882a593Smuzhiyun 		return ret;
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	dev_dbg(dev, "%s: %4ph, %3ph, %2ph\n", "alarm read",
433*4882a593Smuzhiyun 		&regs[0], &regs[4], &regs[7]);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	/*
436*4882a593Smuzhiyun 	 * report alarm time (ALARM1); assume 24 hour and day-of-month modes,
437*4882a593Smuzhiyun 	 * and that all four fields are checked matches
438*4882a593Smuzhiyun 	 */
439*4882a593Smuzhiyun 	t->time.tm_sec = bcd2bin(regs[0] & 0x7f);
440*4882a593Smuzhiyun 	t->time.tm_min = bcd2bin(regs[1] & 0x7f);
441*4882a593Smuzhiyun 	t->time.tm_hour = bcd2bin(regs[2] & 0x3f);
442*4882a593Smuzhiyun 	t->time.tm_mday = bcd2bin(regs[3] & 0x3f);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	/* ... and status */
445*4882a593Smuzhiyun 	t->enabled = !!(regs[7] & DS1337_BIT_A1IE);
446*4882a593Smuzhiyun 	t->pending = !!(regs[8] & DS1337_BIT_A1I);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	dev_dbg(dev, "%s secs=%d, mins=%d, "
449*4882a593Smuzhiyun 		"hours=%d, mday=%d, enabled=%d, pending=%d\n",
450*4882a593Smuzhiyun 		"alarm read", t->time.tm_sec, t->time.tm_min,
451*4882a593Smuzhiyun 		t->time.tm_hour, t->time.tm_mday,
452*4882a593Smuzhiyun 		t->enabled, t->pending);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	return 0;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
ds1337_set_alarm(struct device * dev,struct rtc_wkalrm * t)457*4882a593Smuzhiyun static int ds1337_set_alarm(struct device *dev, struct rtc_wkalrm *t)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	struct ds1307		*ds1307 = dev_get_drvdata(dev);
460*4882a593Smuzhiyun 	unsigned char		regs[9];
461*4882a593Smuzhiyun 	u8			control, status;
462*4882a593Smuzhiyun 	int			ret;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	if (!test_bit(HAS_ALARM, &ds1307->flags))
465*4882a593Smuzhiyun 		return -EINVAL;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	dev_dbg(dev, "%s secs=%d, mins=%d, "
468*4882a593Smuzhiyun 		"hours=%d, mday=%d, enabled=%d, pending=%d\n",
469*4882a593Smuzhiyun 		"alarm set", t->time.tm_sec, t->time.tm_min,
470*4882a593Smuzhiyun 		t->time.tm_hour, t->time.tm_mday,
471*4882a593Smuzhiyun 		t->enabled, t->pending);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	/* read current status of both alarms and the chip */
474*4882a593Smuzhiyun 	ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
475*4882a593Smuzhiyun 			       sizeof(regs));
476*4882a593Smuzhiyun 	if (ret) {
477*4882a593Smuzhiyun 		dev_err(dev, "%s error %d\n", "alarm write", ret);
478*4882a593Smuzhiyun 		return ret;
479*4882a593Smuzhiyun 	}
480*4882a593Smuzhiyun 	control = regs[7];
481*4882a593Smuzhiyun 	status = regs[8];
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	dev_dbg(dev, "%s: %4ph, %3ph, %02x %02x\n", "alarm set (old status)",
484*4882a593Smuzhiyun 		&regs[0], &regs[4], control, status);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	/* set ALARM1, using 24 hour and day-of-month modes */
487*4882a593Smuzhiyun 	regs[0] = bin2bcd(t->time.tm_sec);
488*4882a593Smuzhiyun 	regs[1] = bin2bcd(t->time.tm_min);
489*4882a593Smuzhiyun 	regs[2] = bin2bcd(t->time.tm_hour);
490*4882a593Smuzhiyun 	regs[3] = bin2bcd(t->time.tm_mday);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	/* set ALARM2 to non-garbage */
493*4882a593Smuzhiyun 	regs[4] = 0;
494*4882a593Smuzhiyun 	regs[5] = 0;
495*4882a593Smuzhiyun 	regs[6] = 0;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	/* disable alarms */
498*4882a593Smuzhiyun 	regs[7] = control & ~(DS1337_BIT_A1IE | DS1337_BIT_A2IE);
499*4882a593Smuzhiyun 	regs[8] = status & ~(DS1337_BIT_A1I | DS1337_BIT_A2I);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	ret = regmap_bulk_write(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
502*4882a593Smuzhiyun 				sizeof(regs));
503*4882a593Smuzhiyun 	if (ret) {
504*4882a593Smuzhiyun 		dev_err(dev, "can't set alarm time\n");
505*4882a593Smuzhiyun 		return ret;
506*4882a593Smuzhiyun 	}
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	/* optionally enable ALARM1 */
509*4882a593Smuzhiyun 	if (t->enabled) {
510*4882a593Smuzhiyun 		dev_dbg(dev, "alarm IRQ armed\n");
511*4882a593Smuzhiyun 		regs[7] |= DS1337_BIT_A1IE;	/* only ALARM1 is used */
512*4882a593Smuzhiyun 		regmap_write(ds1307->regmap, DS1337_REG_CONTROL, regs[7]);
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	return 0;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun 
ds1307_alarm_irq_enable(struct device * dev,unsigned int enabled)518*4882a593Smuzhiyun static int ds1307_alarm_irq_enable(struct device *dev, unsigned int enabled)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	struct ds1307		*ds1307 = dev_get_drvdata(dev);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	if (!test_bit(HAS_ALARM, &ds1307->flags))
523*4882a593Smuzhiyun 		return -ENOTTY;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	return regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
526*4882a593Smuzhiyun 				  DS1337_BIT_A1IE,
527*4882a593Smuzhiyun 				  enabled ? DS1337_BIT_A1IE : 0);
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun 
do_trickle_setup_ds1339(struct ds1307 * ds1307,u32 ohms,bool diode)530*4882a593Smuzhiyun static u8 do_trickle_setup_ds1339(struct ds1307 *ds1307, u32 ohms, bool diode)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun 	u8 setup = (diode) ? DS1307_TRICKLE_CHARGER_DIODE :
533*4882a593Smuzhiyun 		DS1307_TRICKLE_CHARGER_NO_DIODE;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	setup |= DS13XX_TRICKLE_CHARGER_MAGIC;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	switch (ohms) {
538*4882a593Smuzhiyun 	case 250:
539*4882a593Smuzhiyun 		setup |= DS1307_TRICKLE_CHARGER_250_OHM;
540*4882a593Smuzhiyun 		break;
541*4882a593Smuzhiyun 	case 2000:
542*4882a593Smuzhiyun 		setup |= DS1307_TRICKLE_CHARGER_2K_OHM;
543*4882a593Smuzhiyun 		break;
544*4882a593Smuzhiyun 	case 4000:
545*4882a593Smuzhiyun 		setup |= DS1307_TRICKLE_CHARGER_4K_OHM;
546*4882a593Smuzhiyun 		break;
547*4882a593Smuzhiyun 	default:
548*4882a593Smuzhiyun 		dev_warn(ds1307->dev,
549*4882a593Smuzhiyun 			 "Unsupported ohm value %u in dt\n", ohms);
550*4882a593Smuzhiyun 		return 0;
551*4882a593Smuzhiyun 	}
552*4882a593Smuzhiyun 	return setup;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
do_trickle_setup_rx8130(struct ds1307 * ds1307,u32 ohms,bool diode)555*4882a593Smuzhiyun static u8 do_trickle_setup_rx8130(struct ds1307 *ds1307, u32 ohms, bool diode)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun 	/* make sure that the backup battery is enabled */
558*4882a593Smuzhiyun 	u8 setup = RX8130_REG_CONTROL1_INIEN;
559*4882a593Smuzhiyun 	if (diode)
560*4882a593Smuzhiyun 		setup |= RX8130_REG_CONTROL1_CHGEN;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	return setup;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun 
rx8130_irq(int irq,void * dev_id)565*4882a593Smuzhiyun static irqreturn_t rx8130_irq(int irq, void *dev_id)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	struct ds1307           *ds1307 = dev_id;
568*4882a593Smuzhiyun 	struct mutex            *lock = &ds1307->rtc->ops_lock;
569*4882a593Smuzhiyun 	u8 ctl[3];
570*4882a593Smuzhiyun 	int ret;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	mutex_lock(lock);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	/* Read control registers. */
575*4882a593Smuzhiyun 	ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
576*4882a593Smuzhiyun 			       sizeof(ctl));
577*4882a593Smuzhiyun 	if (ret < 0)
578*4882a593Smuzhiyun 		goto out;
579*4882a593Smuzhiyun 	if (!(ctl[1] & RX8130_REG_FLAG_AF))
580*4882a593Smuzhiyun 		goto out;
581*4882a593Smuzhiyun 	ctl[1] &= ~RX8130_REG_FLAG_AF;
582*4882a593Smuzhiyun 	ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
585*4882a593Smuzhiyun 				sizeof(ctl));
586*4882a593Smuzhiyun 	if (ret < 0)
587*4882a593Smuzhiyun 		goto out;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun out:
592*4882a593Smuzhiyun 	mutex_unlock(lock);
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	return IRQ_HANDLED;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
rx8130_read_alarm(struct device * dev,struct rtc_wkalrm * t)597*4882a593Smuzhiyun static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun 	struct ds1307 *ds1307 = dev_get_drvdata(dev);
600*4882a593Smuzhiyun 	u8 ald[3], ctl[3];
601*4882a593Smuzhiyun 	int ret;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	if (!test_bit(HAS_ALARM, &ds1307->flags))
604*4882a593Smuzhiyun 		return -EINVAL;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	/* Read alarm registers. */
607*4882a593Smuzhiyun 	ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_ALARM_MIN, ald,
608*4882a593Smuzhiyun 			       sizeof(ald));
609*4882a593Smuzhiyun 	if (ret < 0)
610*4882a593Smuzhiyun 		return ret;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	/* Read control registers. */
613*4882a593Smuzhiyun 	ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
614*4882a593Smuzhiyun 			       sizeof(ctl));
615*4882a593Smuzhiyun 	if (ret < 0)
616*4882a593Smuzhiyun 		return ret;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	t->enabled = !!(ctl[2] & RX8130_REG_CONTROL0_AIE);
619*4882a593Smuzhiyun 	t->pending = !!(ctl[1] & RX8130_REG_FLAG_AF);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	/* Report alarm 0 time assuming 24-hour and day-of-month modes. */
622*4882a593Smuzhiyun 	t->time.tm_sec = -1;
623*4882a593Smuzhiyun 	t->time.tm_min = bcd2bin(ald[0] & 0x7f);
624*4882a593Smuzhiyun 	t->time.tm_hour = bcd2bin(ald[1] & 0x7f);
625*4882a593Smuzhiyun 	t->time.tm_wday = -1;
626*4882a593Smuzhiyun 	t->time.tm_mday = bcd2bin(ald[2] & 0x7f);
627*4882a593Smuzhiyun 	t->time.tm_mon = -1;
628*4882a593Smuzhiyun 	t->time.tm_year = -1;
629*4882a593Smuzhiyun 	t->time.tm_yday = -1;
630*4882a593Smuzhiyun 	t->time.tm_isdst = -1;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d enabled=%d\n",
633*4882a593Smuzhiyun 		__func__, t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
634*4882a593Smuzhiyun 		t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled);
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	return 0;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
rx8130_set_alarm(struct device * dev,struct rtc_wkalrm * t)639*4882a593Smuzhiyun static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun 	struct ds1307 *ds1307 = dev_get_drvdata(dev);
642*4882a593Smuzhiyun 	u8 ald[3], ctl[3];
643*4882a593Smuzhiyun 	int ret;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	if (!test_bit(HAS_ALARM, &ds1307->flags))
646*4882a593Smuzhiyun 		return -EINVAL;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
649*4882a593Smuzhiyun 		"enabled=%d pending=%d\n", __func__,
650*4882a593Smuzhiyun 		t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
651*4882a593Smuzhiyun 		t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
652*4882a593Smuzhiyun 		t->enabled, t->pending);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	/* Read control registers. */
655*4882a593Smuzhiyun 	ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
656*4882a593Smuzhiyun 			       sizeof(ctl));
657*4882a593Smuzhiyun 	if (ret < 0)
658*4882a593Smuzhiyun 		return ret;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	ctl[0] &= RX8130_REG_EXTENSION_WADA;
661*4882a593Smuzhiyun 	ctl[1] &= ~RX8130_REG_FLAG_AF;
662*4882a593Smuzhiyun 	ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
665*4882a593Smuzhiyun 				sizeof(ctl));
666*4882a593Smuzhiyun 	if (ret < 0)
667*4882a593Smuzhiyun 		return ret;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	/* Hardware alarm precision is 1 minute! */
670*4882a593Smuzhiyun 	ald[0] = bin2bcd(t->time.tm_min);
671*4882a593Smuzhiyun 	ald[1] = bin2bcd(t->time.tm_hour);
672*4882a593Smuzhiyun 	ald[2] = bin2bcd(t->time.tm_mday);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_ALARM_MIN, ald,
675*4882a593Smuzhiyun 				sizeof(ald));
676*4882a593Smuzhiyun 	if (ret < 0)
677*4882a593Smuzhiyun 		return ret;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	if (!t->enabled)
680*4882a593Smuzhiyun 		return 0;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	ctl[2] |= RX8130_REG_CONTROL0_AIE;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, ctl[2]);
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun 
rx8130_alarm_irq_enable(struct device * dev,unsigned int enabled)687*4882a593Smuzhiyun static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun 	struct ds1307 *ds1307 = dev_get_drvdata(dev);
690*4882a593Smuzhiyun 	int ret, reg;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	if (!test_bit(HAS_ALARM, &ds1307->flags))
693*4882a593Smuzhiyun 		return -EINVAL;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	ret = regmap_read(ds1307->regmap, RX8130_REG_CONTROL0, &reg);
696*4882a593Smuzhiyun 	if (ret < 0)
697*4882a593Smuzhiyun 		return ret;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	if (enabled)
700*4882a593Smuzhiyun 		reg |= RX8130_REG_CONTROL0_AIE;
701*4882a593Smuzhiyun 	else
702*4882a593Smuzhiyun 		reg &= ~RX8130_REG_CONTROL0_AIE;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, reg);
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun 
mcp794xx_irq(int irq,void * dev_id)707*4882a593Smuzhiyun static irqreturn_t mcp794xx_irq(int irq, void *dev_id)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun 	struct ds1307           *ds1307 = dev_id;
710*4882a593Smuzhiyun 	struct mutex            *lock = &ds1307->rtc->ops_lock;
711*4882a593Smuzhiyun 	int reg, ret;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	mutex_lock(lock);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	/* Check and clear alarm 0 interrupt flag. */
716*4882a593Smuzhiyun 	ret = regmap_read(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, &reg);
717*4882a593Smuzhiyun 	if (ret)
718*4882a593Smuzhiyun 		goto out;
719*4882a593Smuzhiyun 	if (!(reg & MCP794XX_BIT_ALMX_IF))
720*4882a593Smuzhiyun 		goto out;
721*4882a593Smuzhiyun 	reg &= ~MCP794XX_BIT_ALMX_IF;
722*4882a593Smuzhiyun 	ret = regmap_write(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, reg);
723*4882a593Smuzhiyun 	if (ret)
724*4882a593Smuzhiyun 		goto out;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	/* Disable alarm 0. */
727*4882a593Smuzhiyun 	ret = regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
728*4882a593Smuzhiyun 				 MCP794XX_BIT_ALM0_EN, 0);
729*4882a593Smuzhiyun 	if (ret)
730*4882a593Smuzhiyun 		goto out;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun out:
735*4882a593Smuzhiyun 	mutex_unlock(lock);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	return IRQ_HANDLED;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun 
mcp794xx_read_alarm(struct device * dev,struct rtc_wkalrm * t)740*4882a593Smuzhiyun static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun 	struct ds1307 *ds1307 = dev_get_drvdata(dev);
743*4882a593Smuzhiyun 	u8 regs[10];
744*4882a593Smuzhiyun 	int ret;
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	if (!test_bit(HAS_ALARM, &ds1307->flags))
747*4882a593Smuzhiyun 		return -EINVAL;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	/* Read control and alarm 0 registers. */
750*4882a593Smuzhiyun 	ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
751*4882a593Smuzhiyun 			       sizeof(regs));
752*4882a593Smuzhiyun 	if (ret)
753*4882a593Smuzhiyun 		return ret;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	t->enabled = !!(regs[0] & MCP794XX_BIT_ALM0_EN);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	/* Report alarm 0 time assuming 24-hour and day-of-month modes. */
758*4882a593Smuzhiyun 	t->time.tm_sec = bcd2bin(regs[3] & 0x7f);
759*4882a593Smuzhiyun 	t->time.tm_min = bcd2bin(regs[4] & 0x7f);
760*4882a593Smuzhiyun 	t->time.tm_hour = bcd2bin(regs[5] & 0x3f);
761*4882a593Smuzhiyun 	t->time.tm_wday = bcd2bin(regs[6] & 0x7) - 1;
762*4882a593Smuzhiyun 	t->time.tm_mday = bcd2bin(regs[7] & 0x3f);
763*4882a593Smuzhiyun 	t->time.tm_mon = bcd2bin(regs[8] & 0x1f) - 1;
764*4882a593Smuzhiyun 	t->time.tm_year = -1;
765*4882a593Smuzhiyun 	t->time.tm_yday = -1;
766*4882a593Smuzhiyun 	t->time.tm_isdst = -1;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
769*4882a593Smuzhiyun 		"enabled=%d polarity=%d irq=%d match=%lu\n", __func__,
770*4882a593Smuzhiyun 		t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
771*4882a593Smuzhiyun 		t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled,
772*4882a593Smuzhiyun 		!!(regs[6] & MCP794XX_BIT_ALMX_POL),
773*4882a593Smuzhiyun 		!!(regs[6] & MCP794XX_BIT_ALMX_IF),
774*4882a593Smuzhiyun 		(regs[6] & MCP794XX_MSK_ALMX_MATCH) >> 4);
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	return 0;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun /*
780*4882a593Smuzhiyun  * We may have a random RTC weekday, therefore calculate alarm weekday based
781*4882a593Smuzhiyun  * on current weekday we read from the RTC timekeeping regs
782*4882a593Smuzhiyun  */
mcp794xx_alm_weekday(struct device * dev,struct rtc_time * tm_alarm)783*4882a593Smuzhiyun static int mcp794xx_alm_weekday(struct device *dev, struct rtc_time *tm_alarm)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun 	struct rtc_time tm_now;
786*4882a593Smuzhiyun 	int days_now, days_alarm, ret;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	ret = ds1307_get_time(dev, &tm_now);
789*4882a593Smuzhiyun 	if (ret)
790*4882a593Smuzhiyun 		return ret;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	days_now = div_s64(rtc_tm_to_time64(&tm_now), 24 * 60 * 60);
793*4882a593Smuzhiyun 	days_alarm = div_s64(rtc_tm_to_time64(tm_alarm), 24 * 60 * 60);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	return (tm_now.tm_wday + days_alarm - days_now) % 7 + 1;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun 
mcp794xx_set_alarm(struct device * dev,struct rtc_wkalrm * t)798*4882a593Smuzhiyun static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun 	struct ds1307 *ds1307 = dev_get_drvdata(dev);
801*4882a593Smuzhiyun 	unsigned char regs[10];
802*4882a593Smuzhiyun 	int wday, ret;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	if (!test_bit(HAS_ALARM, &ds1307->flags))
805*4882a593Smuzhiyun 		return -EINVAL;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	wday = mcp794xx_alm_weekday(dev, &t->time);
808*4882a593Smuzhiyun 	if (wday < 0)
809*4882a593Smuzhiyun 		return wday;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
812*4882a593Smuzhiyun 		"enabled=%d pending=%d\n", __func__,
813*4882a593Smuzhiyun 		t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
814*4882a593Smuzhiyun 		t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
815*4882a593Smuzhiyun 		t->enabled, t->pending);
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	/* Read control and alarm 0 registers. */
818*4882a593Smuzhiyun 	ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
819*4882a593Smuzhiyun 			       sizeof(regs));
820*4882a593Smuzhiyun 	if (ret)
821*4882a593Smuzhiyun 		return ret;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	/* Set alarm 0, using 24-hour and day-of-month modes. */
824*4882a593Smuzhiyun 	regs[3] = bin2bcd(t->time.tm_sec);
825*4882a593Smuzhiyun 	regs[4] = bin2bcd(t->time.tm_min);
826*4882a593Smuzhiyun 	regs[5] = bin2bcd(t->time.tm_hour);
827*4882a593Smuzhiyun 	regs[6] = wday;
828*4882a593Smuzhiyun 	regs[7] = bin2bcd(t->time.tm_mday);
829*4882a593Smuzhiyun 	regs[8] = bin2bcd(t->time.tm_mon + 1);
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	/* Clear the alarm 0 interrupt flag. */
832*4882a593Smuzhiyun 	regs[6] &= ~MCP794XX_BIT_ALMX_IF;
833*4882a593Smuzhiyun 	/* Set alarm match: second, minute, hour, day, date, month. */
834*4882a593Smuzhiyun 	regs[6] |= MCP794XX_MSK_ALMX_MATCH;
835*4882a593Smuzhiyun 	/* Disable interrupt. We will not enable until completely programmed */
836*4882a593Smuzhiyun 	regs[0] &= ~MCP794XX_BIT_ALM0_EN;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	ret = regmap_bulk_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
839*4882a593Smuzhiyun 				sizeof(regs));
840*4882a593Smuzhiyun 	if (ret)
841*4882a593Smuzhiyun 		return ret;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	if (!t->enabled)
844*4882a593Smuzhiyun 		return 0;
845*4882a593Smuzhiyun 	regs[0] |= MCP794XX_BIT_ALM0_EN;
846*4882a593Smuzhiyun 	return regmap_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs[0]);
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun 
mcp794xx_alarm_irq_enable(struct device * dev,unsigned int enabled)849*4882a593Smuzhiyun static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun 	struct ds1307 *ds1307 = dev_get_drvdata(dev);
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	if (!test_bit(HAS_ALARM, &ds1307->flags))
854*4882a593Smuzhiyun 		return -EINVAL;
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	return regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
857*4882a593Smuzhiyun 				  MCP794XX_BIT_ALM0_EN,
858*4882a593Smuzhiyun 				  enabled ? MCP794XX_BIT_ALM0_EN : 0);
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun 
m41txx_rtc_read_offset(struct device * dev,long * offset)861*4882a593Smuzhiyun static int m41txx_rtc_read_offset(struct device *dev, long *offset)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun 	struct ds1307 *ds1307 = dev_get_drvdata(dev);
864*4882a593Smuzhiyun 	unsigned int ctrl_reg;
865*4882a593Smuzhiyun 	u8 val;
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	regmap_read(ds1307->regmap, M41TXX_REG_CONTROL, &ctrl_reg);
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	val = ctrl_reg & M41TXX_M_CALIBRATION;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	/* check if positive */
872*4882a593Smuzhiyun 	if (ctrl_reg & M41TXX_BIT_CALIB_SIGN)
873*4882a593Smuzhiyun 		*offset = (val * M41TXX_POS_OFFSET_STEP_PPB);
874*4882a593Smuzhiyun 	else
875*4882a593Smuzhiyun 		*offset = -(val * M41TXX_NEG_OFFSET_STEP_PPB);
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	return 0;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun 
m41txx_rtc_set_offset(struct device * dev,long offset)880*4882a593Smuzhiyun static int m41txx_rtc_set_offset(struct device *dev, long offset)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun 	struct ds1307 *ds1307 = dev_get_drvdata(dev);
883*4882a593Smuzhiyun 	unsigned int ctrl_reg;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	if ((offset < M41TXX_MIN_OFFSET) || (offset > M41TXX_MAX_OFFSET))
886*4882a593Smuzhiyun 		return -ERANGE;
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	if (offset >= 0) {
889*4882a593Smuzhiyun 		ctrl_reg = DIV_ROUND_CLOSEST(offset,
890*4882a593Smuzhiyun 					     M41TXX_POS_OFFSET_STEP_PPB);
891*4882a593Smuzhiyun 		ctrl_reg |= M41TXX_BIT_CALIB_SIGN;
892*4882a593Smuzhiyun 	} else {
893*4882a593Smuzhiyun 		ctrl_reg = DIV_ROUND_CLOSEST(abs(offset),
894*4882a593Smuzhiyun 					     M41TXX_NEG_OFFSET_STEP_PPB);
895*4882a593Smuzhiyun 	}
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	return regmap_update_bits(ds1307->regmap, M41TXX_REG_CONTROL,
898*4882a593Smuzhiyun 				  M41TXX_M_CALIBRATION | M41TXX_BIT_CALIB_SIGN,
899*4882a593Smuzhiyun 				  ctrl_reg);
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun #ifdef CONFIG_WATCHDOG_CORE
ds1388_wdt_start(struct watchdog_device * wdt_dev)903*4882a593Smuzhiyun static int ds1388_wdt_start(struct watchdog_device *wdt_dev)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun 	struct ds1307 *ds1307 = watchdog_get_drvdata(wdt_dev);
906*4882a593Smuzhiyun 	u8 regs[2];
907*4882a593Smuzhiyun 	int ret;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	ret = regmap_update_bits(ds1307->regmap, DS1388_REG_FLAG,
910*4882a593Smuzhiyun 				 DS1388_BIT_WF, 0);
911*4882a593Smuzhiyun 	if (ret)
912*4882a593Smuzhiyun 		return ret;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	ret = regmap_update_bits(ds1307->regmap, DS1388_REG_CONTROL,
915*4882a593Smuzhiyun 				 DS1388_BIT_WDE | DS1388_BIT_RST, 0);
916*4882a593Smuzhiyun 	if (ret)
917*4882a593Smuzhiyun 		return ret;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	/*
920*4882a593Smuzhiyun 	 * watchdog timeouts are measured in seconds. So ignore hundredths of
921*4882a593Smuzhiyun 	 * seconds field.
922*4882a593Smuzhiyun 	 */
923*4882a593Smuzhiyun 	regs[0] = 0;
924*4882a593Smuzhiyun 	regs[1] = bin2bcd(wdt_dev->timeout);
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	ret = regmap_bulk_write(ds1307->regmap, DS1388_REG_WDOG_HUN_SECS, regs,
927*4882a593Smuzhiyun 				sizeof(regs));
928*4882a593Smuzhiyun 	if (ret)
929*4882a593Smuzhiyun 		return ret;
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	return regmap_update_bits(ds1307->regmap, DS1388_REG_CONTROL,
932*4882a593Smuzhiyun 				  DS1388_BIT_WDE | DS1388_BIT_RST,
933*4882a593Smuzhiyun 				  DS1388_BIT_WDE | DS1388_BIT_RST);
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun 
ds1388_wdt_stop(struct watchdog_device * wdt_dev)936*4882a593Smuzhiyun static int ds1388_wdt_stop(struct watchdog_device *wdt_dev)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun 	struct ds1307 *ds1307 = watchdog_get_drvdata(wdt_dev);
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	return regmap_update_bits(ds1307->regmap, DS1388_REG_CONTROL,
941*4882a593Smuzhiyun 				  DS1388_BIT_WDE | DS1388_BIT_RST, 0);
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun 
ds1388_wdt_ping(struct watchdog_device * wdt_dev)944*4882a593Smuzhiyun static int ds1388_wdt_ping(struct watchdog_device *wdt_dev)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun 	struct ds1307 *ds1307 = watchdog_get_drvdata(wdt_dev);
947*4882a593Smuzhiyun 	u8 regs[2];
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	return regmap_bulk_read(ds1307->regmap, DS1388_REG_WDOG_HUN_SECS, regs,
950*4882a593Smuzhiyun 				sizeof(regs));
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun 
ds1388_wdt_set_timeout(struct watchdog_device * wdt_dev,unsigned int val)953*4882a593Smuzhiyun static int ds1388_wdt_set_timeout(struct watchdog_device *wdt_dev,
954*4882a593Smuzhiyun 				  unsigned int val)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun 	struct ds1307 *ds1307 = watchdog_get_drvdata(wdt_dev);
957*4882a593Smuzhiyun 	u8 regs[2];
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	wdt_dev->timeout = val;
960*4882a593Smuzhiyun 	regs[0] = 0;
961*4882a593Smuzhiyun 	regs[1] = bin2bcd(wdt_dev->timeout);
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	return regmap_bulk_write(ds1307->regmap, DS1388_REG_WDOG_HUN_SECS, regs,
964*4882a593Smuzhiyun 				 sizeof(regs));
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun #endif
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun static const struct rtc_class_ops rx8130_rtc_ops = {
969*4882a593Smuzhiyun 	.read_time      = ds1307_get_time,
970*4882a593Smuzhiyun 	.set_time       = ds1307_set_time,
971*4882a593Smuzhiyun 	.read_alarm     = rx8130_read_alarm,
972*4882a593Smuzhiyun 	.set_alarm      = rx8130_set_alarm,
973*4882a593Smuzhiyun 	.alarm_irq_enable = rx8130_alarm_irq_enable,
974*4882a593Smuzhiyun };
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun static const struct rtc_class_ops mcp794xx_rtc_ops = {
977*4882a593Smuzhiyun 	.read_time      = ds1307_get_time,
978*4882a593Smuzhiyun 	.set_time       = ds1307_set_time,
979*4882a593Smuzhiyun 	.read_alarm     = mcp794xx_read_alarm,
980*4882a593Smuzhiyun 	.set_alarm      = mcp794xx_set_alarm,
981*4882a593Smuzhiyun 	.alarm_irq_enable = mcp794xx_alarm_irq_enable,
982*4882a593Smuzhiyun };
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun static const struct rtc_class_ops m41txx_rtc_ops = {
985*4882a593Smuzhiyun 	.read_time      = ds1307_get_time,
986*4882a593Smuzhiyun 	.set_time       = ds1307_set_time,
987*4882a593Smuzhiyun 	.read_alarm	= ds1337_read_alarm,
988*4882a593Smuzhiyun 	.set_alarm	= ds1337_set_alarm,
989*4882a593Smuzhiyun 	.alarm_irq_enable = ds1307_alarm_irq_enable,
990*4882a593Smuzhiyun 	.read_offset	= m41txx_rtc_read_offset,
991*4882a593Smuzhiyun 	.set_offset	= m41txx_rtc_set_offset,
992*4882a593Smuzhiyun };
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun static const struct chip_desc chips[last_ds_type] = {
995*4882a593Smuzhiyun 	[ds_1307] = {
996*4882a593Smuzhiyun 		.nvram_offset	= 8,
997*4882a593Smuzhiyun 		.nvram_size	= 56,
998*4882a593Smuzhiyun 	},
999*4882a593Smuzhiyun 	[ds_1308] = {
1000*4882a593Smuzhiyun 		.nvram_offset	= 8,
1001*4882a593Smuzhiyun 		.nvram_size	= 56,
1002*4882a593Smuzhiyun 	},
1003*4882a593Smuzhiyun 	[ds_1337] = {
1004*4882a593Smuzhiyun 		.alarm		= 1,
1005*4882a593Smuzhiyun 		.century_reg	= DS1307_REG_MONTH,
1006*4882a593Smuzhiyun 		.century_bit	= DS1337_BIT_CENTURY,
1007*4882a593Smuzhiyun 	},
1008*4882a593Smuzhiyun 	[ds_1338] = {
1009*4882a593Smuzhiyun 		.nvram_offset	= 8,
1010*4882a593Smuzhiyun 		.nvram_size	= 56,
1011*4882a593Smuzhiyun 	},
1012*4882a593Smuzhiyun 	[ds_1339] = {
1013*4882a593Smuzhiyun 		.alarm		= 1,
1014*4882a593Smuzhiyun 		.century_reg	= DS1307_REG_MONTH,
1015*4882a593Smuzhiyun 		.century_bit	= DS1337_BIT_CENTURY,
1016*4882a593Smuzhiyun 		.bbsqi_bit	= DS1339_BIT_BBSQI,
1017*4882a593Smuzhiyun 		.trickle_charger_reg = 0x10,
1018*4882a593Smuzhiyun 		.do_trickle_setup = &do_trickle_setup_ds1339,
1019*4882a593Smuzhiyun 		.requires_trickle_resistor = true,
1020*4882a593Smuzhiyun 		.charge_default = true,
1021*4882a593Smuzhiyun 	},
1022*4882a593Smuzhiyun 	[ds_1340] = {
1023*4882a593Smuzhiyun 		.century_reg	= DS1307_REG_HOUR,
1024*4882a593Smuzhiyun 		.century_enable_bit = DS1340_BIT_CENTURY_EN,
1025*4882a593Smuzhiyun 		.century_bit	= DS1340_BIT_CENTURY,
1026*4882a593Smuzhiyun 		.do_trickle_setup = &do_trickle_setup_ds1339,
1027*4882a593Smuzhiyun 		.trickle_charger_reg = 0x08,
1028*4882a593Smuzhiyun 		.requires_trickle_resistor = true,
1029*4882a593Smuzhiyun 		.charge_default = true,
1030*4882a593Smuzhiyun 	},
1031*4882a593Smuzhiyun 	[ds_1341] = {
1032*4882a593Smuzhiyun 		.century_reg	= DS1307_REG_MONTH,
1033*4882a593Smuzhiyun 		.century_bit	= DS1337_BIT_CENTURY,
1034*4882a593Smuzhiyun 	},
1035*4882a593Smuzhiyun 	[ds_1388] = {
1036*4882a593Smuzhiyun 		.offset		= 1,
1037*4882a593Smuzhiyun 		.trickle_charger_reg = 0x0a,
1038*4882a593Smuzhiyun 	},
1039*4882a593Smuzhiyun 	[ds_3231] = {
1040*4882a593Smuzhiyun 		.alarm		= 1,
1041*4882a593Smuzhiyun 		.century_reg	= DS1307_REG_MONTH,
1042*4882a593Smuzhiyun 		.century_bit	= DS1337_BIT_CENTURY,
1043*4882a593Smuzhiyun 		.bbsqi_bit	= DS3231_BIT_BBSQW,
1044*4882a593Smuzhiyun 	},
1045*4882a593Smuzhiyun 	[rx_8130] = {
1046*4882a593Smuzhiyun 		.alarm		= 1,
1047*4882a593Smuzhiyun 		/* this is battery backed SRAM */
1048*4882a593Smuzhiyun 		.nvram_offset	= 0x20,
1049*4882a593Smuzhiyun 		.nvram_size	= 4,	/* 32bit (4 word x 8 bit) */
1050*4882a593Smuzhiyun 		.offset		= 0x10,
1051*4882a593Smuzhiyun 		.irq_handler = rx8130_irq,
1052*4882a593Smuzhiyun 		.rtc_ops = &rx8130_rtc_ops,
1053*4882a593Smuzhiyun 		.trickle_charger_reg = RX8130_REG_CONTROL1,
1054*4882a593Smuzhiyun 		.do_trickle_setup = &do_trickle_setup_rx8130,
1055*4882a593Smuzhiyun 	},
1056*4882a593Smuzhiyun 	[m41t0] = {
1057*4882a593Smuzhiyun 		.rtc_ops	= &m41txx_rtc_ops,
1058*4882a593Smuzhiyun 	},
1059*4882a593Smuzhiyun 	[m41t00] = {
1060*4882a593Smuzhiyun 		.rtc_ops	= &m41txx_rtc_ops,
1061*4882a593Smuzhiyun 	},
1062*4882a593Smuzhiyun 	[m41t11] = {
1063*4882a593Smuzhiyun 		/* this is battery backed SRAM */
1064*4882a593Smuzhiyun 		.nvram_offset	= 8,
1065*4882a593Smuzhiyun 		.nvram_size	= 56,
1066*4882a593Smuzhiyun 		.rtc_ops	= &m41txx_rtc_ops,
1067*4882a593Smuzhiyun 	},
1068*4882a593Smuzhiyun 	[mcp794xx] = {
1069*4882a593Smuzhiyun 		.alarm		= 1,
1070*4882a593Smuzhiyun 		/* this is battery backed SRAM */
1071*4882a593Smuzhiyun 		.nvram_offset	= 0x20,
1072*4882a593Smuzhiyun 		.nvram_size	= 0x40,
1073*4882a593Smuzhiyun 		.irq_handler = mcp794xx_irq,
1074*4882a593Smuzhiyun 		.rtc_ops = &mcp794xx_rtc_ops,
1075*4882a593Smuzhiyun 	},
1076*4882a593Smuzhiyun };
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun static const struct i2c_device_id ds1307_id[] = {
1079*4882a593Smuzhiyun 	{ "ds1307", ds_1307 },
1080*4882a593Smuzhiyun 	{ "ds1308", ds_1308 },
1081*4882a593Smuzhiyun 	{ "ds1337", ds_1337 },
1082*4882a593Smuzhiyun 	{ "ds1338", ds_1338 },
1083*4882a593Smuzhiyun 	{ "ds1339", ds_1339 },
1084*4882a593Smuzhiyun 	{ "ds1388", ds_1388 },
1085*4882a593Smuzhiyun 	{ "ds1340", ds_1340 },
1086*4882a593Smuzhiyun 	{ "ds1341", ds_1341 },
1087*4882a593Smuzhiyun 	{ "ds3231", ds_3231 },
1088*4882a593Smuzhiyun 	{ "m41t0", m41t0 },
1089*4882a593Smuzhiyun 	{ "m41t00", m41t00 },
1090*4882a593Smuzhiyun 	{ "m41t11", m41t11 },
1091*4882a593Smuzhiyun 	{ "mcp7940x", mcp794xx },
1092*4882a593Smuzhiyun 	{ "mcp7941x", mcp794xx },
1093*4882a593Smuzhiyun 	{ "pt7c4338", ds_1307 },
1094*4882a593Smuzhiyun 	{ "rx8025", rx_8025 },
1095*4882a593Smuzhiyun 	{ "isl12057", ds_1337 },
1096*4882a593Smuzhiyun 	{ "rx8130", rx_8130 },
1097*4882a593Smuzhiyun 	{ }
1098*4882a593Smuzhiyun };
1099*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, ds1307_id);
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun #ifdef CONFIG_OF
1102*4882a593Smuzhiyun static const struct of_device_id ds1307_of_match[] = {
1103*4882a593Smuzhiyun 	{
1104*4882a593Smuzhiyun 		.compatible = "dallas,ds1307",
1105*4882a593Smuzhiyun 		.data = (void *)ds_1307
1106*4882a593Smuzhiyun 	},
1107*4882a593Smuzhiyun 	{
1108*4882a593Smuzhiyun 		.compatible = "dallas,ds1308",
1109*4882a593Smuzhiyun 		.data = (void *)ds_1308
1110*4882a593Smuzhiyun 	},
1111*4882a593Smuzhiyun 	{
1112*4882a593Smuzhiyun 		.compatible = "dallas,ds1337",
1113*4882a593Smuzhiyun 		.data = (void *)ds_1337
1114*4882a593Smuzhiyun 	},
1115*4882a593Smuzhiyun 	{
1116*4882a593Smuzhiyun 		.compatible = "dallas,ds1338",
1117*4882a593Smuzhiyun 		.data = (void *)ds_1338
1118*4882a593Smuzhiyun 	},
1119*4882a593Smuzhiyun 	{
1120*4882a593Smuzhiyun 		.compatible = "dallas,ds1339",
1121*4882a593Smuzhiyun 		.data = (void *)ds_1339
1122*4882a593Smuzhiyun 	},
1123*4882a593Smuzhiyun 	{
1124*4882a593Smuzhiyun 		.compatible = "dallas,ds1388",
1125*4882a593Smuzhiyun 		.data = (void *)ds_1388
1126*4882a593Smuzhiyun 	},
1127*4882a593Smuzhiyun 	{
1128*4882a593Smuzhiyun 		.compatible = "dallas,ds1340",
1129*4882a593Smuzhiyun 		.data = (void *)ds_1340
1130*4882a593Smuzhiyun 	},
1131*4882a593Smuzhiyun 	{
1132*4882a593Smuzhiyun 		.compatible = "dallas,ds1341",
1133*4882a593Smuzhiyun 		.data = (void *)ds_1341
1134*4882a593Smuzhiyun 	},
1135*4882a593Smuzhiyun 	{
1136*4882a593Smuzhiyun 		.compatible = "maxim,ds3231",
1137*4882a593Smuzhiyun 		.data = (void *)ds_3231
1138*4882a593Smuzhiyun 	},
1139*4882a593Smuzhiyun 	{
1140*4882a593Smuzhiyun 		.compatible = "st,m41t0",
1141*4882a593Smuzhiyun 		.data = (void *)m41t0
1142*4882a593Smuzhiyun 	},
1143*4882a593Smuzhiyun 	{
1144*4882a593Smuzhiyun 		.compatible = "st,m41t00",
1145*4882a593Smuzhiyun 		.data = (void *)m41t00
1146*4882a593Smuzhiyun 	},
1147*4882a593Smuzhiyun 	{
1148*4882a593Smuzhiyun 		.compatible = "st,m41t11",
1149*4882a593Smuzhiyun 		.data = (void *)m41t11
1150*4882a593Smuzhiyun 	},
1151*4882a593Smuzhiyun 	{
1152*4882a593Smuzhiyun 		.compatible = "microchip,mcp7940x",
1153*4882a593Smuzhiyun 		.data = (void *)mcp794xx
1154*4882a593Smuzhiyun 	},
1155*4882a593Smuzhiyun 	{
1156*4882a593Smuzhiyun 		.compatible = "microchip,mcp7941x",
1157*4882a593Smuzhiyun 		.data = (void *)mcp794xx
1158*4882a593Smuzhiyun 	},
1159*4882a593Smuzhiyun 	{
1160*4882a593Smuzhiyun 		.compatible = "pericom,pt7c4338",
1161*4882a593Smuzhiyun 		.data = (void *)ds_1307
1162*4882a593Smuzhiyun 	},
1163*4882a593Smuzhiyun 	{
1164*4882a593Smuzhiyun 		.compatible = "epson,rx8025",
1165*4882a593Smuzhiyun 		.data = (void *)rx_8025
1166*4882a593Smuzhiyun 	},
1167*4882a593Smuzhiyun 	{
1168*4882a593Smuzhiyun 		.compatible = "isil,isl12057",
1169*4882a593Smuzhiyun 		.data = (void *)ds_1337
1170*4882a593Smuzhiyun 	},
1171*4882a593Smuzhiyun 	{
1172*4882a593Smuzhiyun 		.compatible = "epson,rx8130",
1173*4882a593Smuzhiyun 		.data = (void *)rx_8130
1174*4882a593Smuzhiyun 	},
1175*4882a593Smuzhiyun 	{ }
1176*4882a593Smuzhiyun };
1177*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ds1307_of_match);
1178*4882a593Smuzhiyun #endif
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun #ifdef CONFIG_ACPI
1181*4882a593Smuzhiyun static const struct acpi_device_id ds1307_acpi_ids[] = {
1182*4882a593Smuzhiyun 	{ .id = "DS1307", .driver_data = ds_1307 },
1183*4882a593Smuzhiyun 	{ .id = "DS1308", .driver_data = ds_1308 },
1184*4882a593Smuzhiyun 	{ .id = "DS1337", .driver_data = ds_1337 },
1185*4882a593Smuzhiyun 	{ .id = "DS1338", .driver_data = ds_1338 },
1186*4882a593Smuzhiyun 	{ .id = "DS1339", .driver_data = ds_1339 },
1187*4882a593Smuzhiyun 	{ .id = "DS1388", .driver_data = ds_1388 },
1188*4882a593Smuzhiyun 	{ .id = "DS1340", .driver_data = ds_1340 },
1189*4882a593Smuzhiyun 	{ .id = "DS1341", .driver_data = ds_1341 },
1190*4882a593Smuzhiyun 	{ .id = "DS3231", .driver_data = ds_3231 },
1191*4882a593Smuzhiyun 	{ .id = "M41T0", .driver_data = m41t0 },
1192*4882a593Smuzhiyun 	{ .id = "M41T00", .driver_data = m41t00 },
1193*4882a593Smuzhiyun 	{ .id = "M41T11", .driver_data = m41t11 },
1194*4882a593Smuzhiyun 	{ .id = "MCP7940X", .driver_data = mcp794xx },
1195*4882a593Smuzhiyun 	{ .id = "MCP7941X", .driver_data = mcp794xx },
1196*4882a593Smuzhiyun 	{ .id = "PT7C4338", .driver_data = ds_1307 },
1197*4882a593Smuzhiyun 	{ .id = "RX8025", .driver_data = rx_8025 },
1198*4882a593Smuzhiyun 	{ .id = "ISL12057", .driver_data = ds_1337 },
1199*4882a593Smuzhiyun 	{ .id = "RX8130", .driver_data = rx_8130 },
1200*4882a593Smuzhiyun 	{ }
1201*4882a593Smuzhiyun };
1202*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, ds1307_acpi_ids);
1203*4882a593Smuzhiyun #endif
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun /*
1206*4882a593Smuzhiyun  * The ds1337 and ds1339 both have two alarms, but we only use the first
1207*4882a593Smuzhiyun  * one (with a "seconds" field).  For ds1337 we expect nINTA is our alarm
1208*4882a593Smuzhiyun  * signal; ds1339 chips have only one alarm signal.
1209*4882a593Smuzhiyun  */
ds1307_irq(int irq,void * dev_id)1210*4882a593Smuzhiyun static irqreturn_t ds1307_irq(int irq, void *dev_id)
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun 	struct ds1307		*ds1307 = dev_id;
1213*4882a593Smuzhiyun 	struct mutex		*lock = &ds1307->rtc->ops_lock;
1214*4882a593Smuzhiyun 	int			stat, ret;
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	mutex_lock(lock);
1217*4882a593Smuzhiyun 	ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &stat);
1218*4882a593Smuzhiyun 	if (ret)
1219*4882a593Smuzhiyun 		goto out;
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	if (stat & DS1337_BIT_A1I) {
1222*4882a593Smuzhiyun 		stat &= ~DS1337_BIT_A1I;
1223*4882a593Smuzhiyun 		regmap_write(ds1307->regmap, DS1337_REG_STATUS, stat);
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 		ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
1226*4882a593Smuzhiyun 					 DS1337_BIT_A1IE, 0);
1227*4882a593Smuzhiyun 		if (ret)
1228*4882a593Smuzhiyun 			goto out;
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 		rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
1231*4882a593Smuzhiyun 	}
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun out:
1234*4882a593Smuzhiyun 	mutex_unlock(lock);
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	return IRQ_HANDLED;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun static const struct rtc_class_ops ds13xx_rtc_ops = {
1242*4882a593Smuzhiyun 	.read_time	= ds1307_get_time,
1243*4882a593Smuzhiyun 	.set_time	= ds1307_set_time,
1244*4882a593Smuzhiyun 	.read_alarm	= ds1337_read_alarm,
1245*4882a593Smuzhiyun 	.set_alarm	= ds1337_set_alarm,
1246*4882a593Smuzhiyun 	.alarm_irq_enable = ds1307_alarm_irq_enable,
1247*4882a593Smuzhiyun };
1248*4882a593Smuzhiyun 
frequency_test_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1249*4882a593Smuzhiyun static ssize_t frequency_test_store(struct device *dev,
1250*4882a593Smuzhiyun 				    struct device_attribute *attr,
1251*4882a593Smuzhiyun 				    const char *buf, size_t count)
1252*4882a593Smuzhiyun {
1253*4882a593Smuzhiyun 	struct ds1307 *ds1307 = dev_get_drvdata(dev->parent);
1254*4882a593Smuzhiyun 	bool freq_test_en;
1255*4882a593Smuzhiyun 	int ret;
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	ret = kstrtobool(buf, &freq_test_en);
1258*4882a593Smuzhiyun 	if (ret) {
1259*4882a593Smuzhiyun 		dev_err(dev, "Failed to store RTC Frequency Test attribute\n");
1260*4882a593Smuzhiyun 		return ret;
1261*4882a593Smuzhiyun 	}
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	regmap_update_bits(ds1307->regmap, M41TXX_REG_CONTROL, M41TXX_BIT_FT,
1264*4882a593Smuzhiyun 			   freq_test_en ? M41TXX_BIT_FT : 0);
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	return count;
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun 
frequency_test_show(struct device * dev,struct device_attribute * attr,char * buf)1269*4882a593Smuzhiyun static ssize_t frequency_test_show(struct device *dev,
1270*4882a593Smuzhiyun 				   struct device_attribute *attr,
1271*4882a593Smuzhiyun 				   char *buf)
1272*4882a593Smuzhiyun {
1273*4882a593Smuzhiyun 	struct ds1307 *ds1307 = dev_get_drvdata(dev->parent);
1274*4882a593Smuzhiyun 	unsigned int ctrl_reg;
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	regmap_read(ds1307->regmap, M41TXX_REG_CONTROL, &ctrl_reg);
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	return scnprintf(buf, PAGE_SIZE, (ctrl_reg & M41TXX_BIT_FT) ? "on\n" :
1279*4882a593Smuzhiyun 			"off\n");
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun static DEVICE_ATTR_RW(frequency_test);
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun static struct attribute *rtc_freq_test_attrs[] = {
1285*4882a593Smuzhiyun 	&dev_attr_frequency_test.attr,
1286*4882a593Smuzhiyun 	NULL,
1287*4882a593Smuzhiyun };
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun static const struct attribute_group rtc_freq_test_attr_group = {
1290*4882a593Smuzhiyun 	.attrs		= rtc_freq_test_attrs,
1291*4882a593Smuzhiyun };
1292*4882a593Smuzhiyun 
ds1307_add_frequency_test(struct ds1307 * ds1307)1293*4882a593Smuzhiyun static int ds1307_add_frequency_test(struct ds1307 *ds1307)
1294*4882a593Smuzhiyun {
1295*4882a593Smuzhiyun 	int err;
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	switch (ds1307->type) {
1298*4882a593Smuzhiyun 	case m41t0:
1299*4882a593Smuzhiyun 	case m41t00:
1300*4882a593Smuzhiyun 	case m41t11:
1301*4882a593Smuzhiyun 		err = rtc_add_group(ds1307->rtc, &rtc_freq_test_attr_group);
1302*4882a593Smuzhiyun 		if (err)
1303*4882a593Smuzhiyun 			return err;
1304*4882a593Smuzhiyun 		break;
1305*4882a593Smuzhiyun 	default:
1306*4882a593Smuzhiyun 		break;
1307*4882a593Smuzhiyun 	}
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	return 0;
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
1313*4882a593Smuzhiyun 
ds1307_nvram_read(void * priv,unsigned int offset,void * val,size_t bytes)1314*4882a593Smuzhiyun static int ds1307_nvram_read(void *priv, unsigned int offset, void *val,
1315*4882a593Smuzhiyun 			     size_t bytes)
1316*4882a593Smuzhiyun {
1317*4882a593Smuzhiyun 	struct ds1307 *ds1307 = priv;
1318*4882a593Smuzhiyun 	const struct chip_desc *chip = &chips[ds1307->type];
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	return regmap_bulk_read(ds1307->regmap, chip->nvram_offset + offset,
1321*4882a593Smuzhiyun 				val, bytes);
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun 
ds1307_nvram_write(void * priv,unsigned int offset,void * val,size_t bytes)1324*4882a593Smuzhiyun static int ds1307_nvram_write(void *priv, unsigned int offset, void *val,
1325*4882a593Smuzhiyun 			      size_t bytes)
1326*4882a593Smuzhiyun {
1327*4882a593Smuzhiyun 	struct ds1307 *ds1307 = priv;
1328*4882a593Smuzhiyun 	const struct chip_desc *chip = &chips[ds1307->type];
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	return regmap_bulk_write(ds1307->regmap, chip->nvram_offset + offset,
1331*4882a593Smuzhiyun 				 val, bytes);
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
1335*4882a593Smuzhiyun 
ds1307_trickle_init(struct ds1307 * ds1307,const struct chip_desc * chip)1336*4882a593Smuzhiyun static u8 ds1307_trickle_init(struct ds1307 *ds1307,
1337*4882a593Smuzhiyun 			      const struct chip_desc *chip)
1338*4882a593Smuzhiyun {
1339*4882a593Smuzhiyun 	u32 ohms, chargeable;
1340*4882a593Smuzhiyun 	bool diode = chip->charge_default;
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	if (!chip->do_trickle_setup)
1343*4882a593Smuzhiyun 		return 0;
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	if (device_property_read_u32(ds1307->dev, "trickle-resistor-ohms",
1346*4882a593Smuzhiyun 				     &ohms) && chip->requires_trickle_resistor)
1347*4882a593Smuzhiyun 		return 0;
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	/* aux-voltage-chargeable takes precedence over the deprecated
1350*4882a593Smuzhiyun 	 * trickle-diode-disable
1351*4882a593Smuzhiyun 	 */
1352*4882a593Smuzhiyun 	if (!device_property_read_u32(ds1307->dev, "aux-voltage-chargeable",
1353*4882a593Smuzhiyun 				     &chargeable)) {
1354*4882a593Smuzhiyun 		switch (chargeable) {
1355*4882a593Smuzhiyun 		case 0:
1356*4882a593Smuzhiyun 			diode = false;
1357*4882a593Smuzhiyun 			break;
1358*4882a593Smuzhiyun 		case 1:
1359*4882a593Smuzhiyun 			diode = true;
1360*4882a593Smuzhiyun 			break;
1361*4882a593Smuzhiyun 		default:
1362*4882a593Smuzhiyun 			dev_warn(ds1307->dev,
1363*4882a593Smuzhiyun 				 "unsupported aux-voltage-chargeable value\n");
1364*4882a593Smuzhiyun 			break;
1365*4882a593Smuzhiyun 		}
1366*4882a593Smuzhiyun 	} else if (device_property_read_bool(ds1307->dev,
1367*4882a593Smuzhiyun 					     "trickle-diode-disable")) {
1368*4882a593Smuzhiyun 		diode = false;
1369*4882a593Smuzhiyun 	}
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	return chip->do_trickle_setup(ds1307, ohms, diode);
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun #if IS_REACHABLE(CONFIG_HWMON)
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun /*
1379*4882a593Smuzhiyun  * Temperature sensor support for ds3231 devices.
1380*4882a593Smuzhiyun  */
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun #define DS3231_REG_TEMPERATURE	0x11
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun /*
1385*4882a593Smuzhiyun  * A user-initiated temperature conversion is not started by this function,
1386*4882a593Smuzhiyun  * so the temperature is updated once every 64 seconds.
1387*4882a593Smuzhiyun  */
ds3231_hwmon_read_temp(struct device * dev,s32 * mC)1388*4882a593Smuzhiyun static int ds3231_hwmon_read_temp(struct device *dev, s32 *mC)
1389*4882a593Smuzhiyun {
1390*4882a593Smuzhiyun 	struct ds1307 *ds1307 = dev_get_drvdata(dev);
1391*4882a593Smuzhiyun 	u8 temp_buf[2];
1392*4882a593Smuzhiyun 	s16 temp;
1393*4882a593Smuzhiyun 	int ret;
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	ret = regmap_bulk_read(ds1307->regmap, DS3231_REG_TEMPERATURE,
1396*4882a593Smuzhiyun 			       temp_buf, sizeof(temp_buf));
1397*4882a593Smuzhiyun 	if (ret)
1398*4882a593Smuzhiyun 		return ret;
1399*4882a593Smuzhiyun 	/*
1400*4882a593Smuzhiyun 	 * Temperature is represented as a 10-bit code with a resolution of
1401*4882a593Smuzhiyun 	 * 0.25 degree celsius and encoded in two's complement format.
1402*4882a593Smuzhiyun 	 */
1403*4882a593Smuzhiyun 	temp = (temp_buf[0] << 8) | temp_buf[1];
1404*4882a593Smuzhiyun 	temp >>= 6;
1405*4882a593Smuzhiyun 	*mC = temp * 250;
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	return 0;
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun 
ds3231_hwmon_show_temp(struct device * dev,struct device_attribute * attr,char * buf)1410*4882a593Smuzhiyun static ssize_t ds3231_hwmon_show_temp(struct device *dev,
1411*4882a593Smuzhiyun 				      struct device_attribute *attr, char *buf)
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun 	int ret;
1414*4882a593Smuzhiyun 	s32 temp;
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	ret = ds3231_hwmon_read_temp(dev, &temp);
1417*4882a593Smuzhiyun 	if (ret)
1418*4882a593Smuzhiyun 		return ret;
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	return sprintf(buf, "%d\n", temp);
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp1_input, 0444, ds3231_hwmon_show_temp,
1423*4882a593Smuzhiyun 			  NULL, 0);
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun static struct attribute *ds3231_hwmon_attrs[] = {
1426*4882a593Smuzhiyun 	&sensor_dev_attr_temp1_input.dev_attr.attr,
1427*4882a593Smuzhiyun 	NULL,
1428*4882a593Smuzhiyun };
1429*4882a593Smuzhiyun ATTRIBUTE_GROUPS(ds3231_hwmon);
1430*4882a593Smuzhiyun 
ds1307_hwmon_register(struct ds1307 * ds1307)1431*4882a593Smuzhiyun static void ds1307_hwmon_register(struct ds1307 *ds1307)
1432*4882a593Smuzhiyun {
1433*4882a593Smuzhiyun 	struct device *dev;
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	if (ds1307->type != ds_3231)
1436*4882a593Smuzhiyun 		return;
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	dev = devm_hwmon_device_register_with_groups(ds1307->dev, ds1307->name,
1439*4882a593Smuzhiyun 						     ds1307,
1440*4882a593Smuzhiyun 						     ds3231_hwmon_groups);
1441*4882a593Smuzhiyun 	if (IS_ERR(dev)) {
1442*4882a593Smuzhiyun 		dev_warn(ds1307->dev, "unable to register hwmon device %ld\n",
1443*4882a593Smuzhiyun 			 PTR_ERR(dev));
1444*4882a593Smuzhiyun 	}
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun #else
1448*4882a593Smuzhiyun 
ds1307_hwmon_register(struct ds1307 * ds1307)1449*4882a593Smuzhiyun static void ds1307_hwmon_register(struct ds1307 *ds1307)
1450*4882a593Smuzhiyun {
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun #endif /* CONFIG_RTC_DRV_DS1307_HWMON */
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun /*----------------------------------------------------------------------*/
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun /*
1458*4882a593Smuzhiyun  * Square-wave output support for DS3231
1459*4882a593Smuzhiyun  * Datasheet: https://datasheets.maximintegrated.com/en/ds/DS3231.pdf
1460*4882a593Smuzhiyun  */
1461*4882a593Smuzhiyun #ifdef CONFIG_COMMON_CLK
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun enum {
1464*4882a593Smuzhiyun 	DS3231_CLK_SQW = 0,
1465*4882a593Smuzhiyun 	DS3231_CLK_32KHZ,
1466*4882a593Smuzhiyun };
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun #define clk_sqw_to_ds1307(clk)	\
1469*4882a593Smuzhiyun 	container_of(clk, struct ds1307, clks[DS3231_CLK_SQW])
1470*4882a593Smuzhiyun #define clk_32khz_to_ds1307(clk)	\
1471*4882a593Smuzhiyun 	container_of(clk, struct ds1307, clks[DS3231_CLK_32KHZ])
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun static int ds3231_clk_sqw_rates[] = {
1474*4882a593Smuzhiyun 	1,
1475*4882a593Smuzhiyun 	1024,
1476*4882a593Smuzhiyun 	4096,
1477*4882a593Smuzhiyun 	8192,
1478*4882a593Smuzhiyun };
1479*4882a593Smuzhiyun 
ds1337_write_control(struct ds1307 * ds1307,u8 mask,u8 value)1480*4882a593Smuzhiyun static int ds1337_write_control(struct ds1307 *ds1307, u8 mask, u8 value)
1481*4882a593Smuzhiyun {
1482*4882a593Smuzhiyun 	struct mutex *lock = &ds1307->rtc->ops_lock;
1483*4882a593Smuzhiyun 	int ret;
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	mutex_lock(lock);
1486*4882a593Smuzhiyun 	ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
1487*4882a593Smuzhiyun 				 mask, value);
1488*4882a593Smuzhiyun 	mutex_unlock(lock);
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	return ret;
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun 
ds3231_clk_sqw_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)1493*4882a593Smuzhiyun static unsigned long ds3231_clk_sqw_recalc_rate(struct clk_hw *hw,
1494*4882a593Smuzhiyun 						unsigned long parent_rate)
1495*4882a593Smuzhiyun {
1496*4882a593Smuzhiyun 	struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1497*4882a593Smuzhiyun 	int control, ret;
1498*4882a593Smuzhiyun 	int rate_sel = 0;
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
1501*4882a593Smuzhiyun 	if (ret)
1502*4882a593Smuzhiyun 		return ret;
1503*4882a593Smuzhiyun 	if (control & DS1337_BIT_RS1)
1504*4882a593Smuzhiyun 		rate_sel += 1;
1505*4882a593Smuzhiyun 	if (control & DS1337_BIT_RS2)
1506*4882a593Smuzhiyun 		rate_sel += 2;
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	return ds3231_clk_sqw_rates[rate_sel];
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun 
ds3231_clk_sqw_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)1511*4882a593Smuzhiyun static long ds3231_clk_sqw_round_rate(struct clk_hw *hw, unsigned long rate,
1512*4882a593Smuzhiyun 				      unsigned long *prate)
1513*4882a593Smuzhiyun {
1514*4882a593Smuzhiyun 	int i;
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	for (i = ARRAY_SIZE(ds3231_clk_sqw_rates) - 1; i >= 0; i--) {
1517*4882a593Smuzhiyun 		if (ds3231_clk_sqw_rates[i] <= rate)
1518*4882a593Smuzhiyun 			return ds3231_clk_sqw_rates[i];
1519*4882a593Smuzhiyun 	}
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	return 0;
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun 
ds3231_clk_sqw_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)1524*4882a593Smuzhiyun static int ds3231_clk_sqw_set_rate(struct clk_hw *hw, unsigned long rate,
1525*4882a593Smuzhiyun 				   unsigned long parent_rate)
1526*4882a593Smuzhiyun {
1527*4882a593Smuzhiyun 	struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1528*4882a593Smuzhiyun 	int control = 0;
1529*4882a593Smuzhiyun 	int rate_sel;
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	for (rate_sel = 0; rate_sel < ARRAY_SIZE(ds3231_clk_sqw_rates);
1532*4882a593Smuzhiyun 			rate_sel++) {
1533*4882a593Smuzhiyun 		if (ds3231_clk_sqw_rates[rate_sel] == rate)
1534*4882a593Smuzhiyun 			break;
1535*4882a593Smuzhiyun 	}
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	if (rate_sel == ARRAY_SIZE(ds3231_clk_sqw_rates))
1538*4882a593Smuzhiyun 		return -EINVAL;
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	if (rate_sel & 1)
1541*4882a593Smuzhiyun 		control |= DS1337_BIT_RS1;
1542*4882a593Smuzhiyun 	if (rate_sel & 2)
1543*4882a593Smuzhiyun 		control |= DS1337_BIT_RS2;
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 	return ds1337_write_control(ds1307, DS1337_BIT_RS1 | DS1337_BIT_RS2,
1546*4882a593Smuzhiyun 				control);
1547*4882a593Smuzhiyun }
1548*4882a593Smuzhiyun 
ds3231_clk_sqw_prepare(struct clk_hw * hw)1549*4882a593Smuzhiyun static int ds3231_clk_sqw_prepare(struct clk_hw *hw)
1550*4882a593Smuzhiyun {
1551*4882a593Smuzhiyun 	struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 	return ds1337_write_control(ds1307, DS1337_BIT_INTCN, 0);
1554*4882a593Smuzhiyun }
1555*4882a593Smuzhiyun 
ds3231_clk_sqw_unprepare(struct clk_hw * hw)1556*4882a593Smuzhiyun static void ds3231_clk_sqw_unprepare(struct clk_hw *hw)
1557*4882a593Smuzhiyun {
1558*4882a593Smuzhiyun 	struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	ds1337_write_control(ds1307, DS1337_BIT_INTCN, DS1337_BIT_INTCN);
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun 
ds3231_clk_sqw_is_prepared(struct clk_hw * hw)1563*4882a593Smuzhiyun static int ds3231_clk_sqw_is_prepared(struct clk_hw *hw)
1564*4882a593Smuzhiyun {
1565*4882a593Smuzhiyun 	struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1566*4882a593Smuzhiyun 	int control, ret;
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 	ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
1569*4882a593Smuzhiyun 	if (ret)
1570*4882a593Smuzhiyun 		return ret;
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 	return !(control & DS1337_BIT_INTCN);
1573*4882a593Smuzhiyun }
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun static const struct clk_ops ds3231_clk_sqw_ops = {
1576*4882a593Smuzhiyun 	.prepare = ds3231_clk_sqw_prepare,
1577*4882a593Smuzhiyun 	.unprepare = ds3231_clk_sqw_unprepare,
1578*4882a593Smuzhiyun 	.is_prepared = ds3231_clk_sqw_is_prepared,
1579*4882a593Smuzhiyun 	.recalc_rate = ds3231_clk_sqw_recalc_rate,
1580*4882a593Smuzhiyun 	.round_rate = ds3231_clk_sqw_round_rate,
1581*4882a593Smuzhiyun 	.set_rate = ds3231_clk_sqw_set_rate,
1582*4882a593Smuzhiyun };
1583*4882a593Smuzhiyun 
ds3231_clk_32khz_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)1584*4882a593Smuzhiyun static unsigned long ds3231_clk_32khz_recalc_rate(struct clk_hw *hw,
1585*4882a593Smuzhiyun 						  unsigned long parent_rate)
1586*4882a593Smuzhiyun {
1587*4882a593Smuzhiyun 	return 32768;
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun 
ds3231_clk_32khz_control(struct ds1307 * ds1307,bool enable)1590*4882a593Smuzhiyun static int ds3231_clk_32khz_control(struct ds1307 *ds1307, bool enable)
1591*4882a593Smuzhiyun {
1592*4882a593Smuzhiyun 	struct mutex *lock = &ds1307->rtc->ops_lock;
1593*4882a593Smuzhiyun 	int ret;
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 	mutex_lock(lock);
1596*4882a593Smuzhiyun 	ret = regmap_update_bits(ds1307->regmap, DS1337_REG_STATUS,
1597*4882a593Smuzhiyun 				 DS3231_BIT_EN32KHZ,
1598*4882a593Smuzhiyun 				 enable ? DS3231_BIT_EN32KHZ : 0);
1599*4882a593Smuzhiyun 	mutex_unlock(lock);
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun 	return ret;
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun 
ds3231_clk_32khz_prepare(struct clk_hw * hw)1604*4882a593Smuzhiyun static int ds3231_clk_32khz_prepare(struct clk_hw *hw)
1605*4882a593Smuzhiyun {
1606*4882a593Smuzhiyun 	struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	return ds3231_clk_32khz_control(ds1307, true);
1609*4882a593Smuzhiyun }
1610*4882a593Smuzhiyun 
ds3231_clk_32khz_unprepare(struct clk_hw * hw)1611*4882a593Smuzhiyun static void ds3231_clk_32khz_unprepare(struct clk_hw *hw)
1612*4882a593Smuzhiyun {
1613*4882a593Smuzhiyun 	struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 	ds3231_clk_32khz_control(ds1307, false);
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun 
ds3231_clk_32khz_is_prepared(struct clk_hw * hw)1618*4882a593Smuzhiyun static int ds3231_clk_32khz_is_prepared(struct clk_hw *hw)
1619*4882a593Smuzhiyun {
1620*4882a593Smuzhiyun 	struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1621*4882a593Smuzhiyun 	int status, ret;
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &status);
1624*4882a593Smuzhiyun 	if (ret)
1625*4882a593Smuzhiyun 		return ret;
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 	return !!(status & DS3231_BIT_EN32KHZ);
1628*4882a593Smuzhiyun }
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun static const struct clk_ops ds3231_clk_32khz_ops = {
1631*4882a593Smuzhiyun 	.prepare = ds3231_clk_32khz_prepare,
1632*4882a593Smuzhiyun 	.unprepare = ds3231_clk_32khz_unprepare,
1633*4882a593Smuzhiyun 	.is_prepared = ds3231_clk_32khz_is_prepared,
1634*4882a593Smuzhiyun 	.recalc_rate = ds3231_clk_32khz_recalc_rate,
1635*4882a593Smuzhiyun };
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun static struct clk_init_data ds3231_clks_init[] = {
1638*4882a593Smuzhiyun 	[DS3231_CLK_SQW] = {
1639*4882a593Smuzhiyun 		.name = "ds3231_clk_sqw",
1640*4882a593Smuzhiyun 		.ops = &ds3231_clk_sqw_ops,
1641*4882a593Smuzhiyun 	},
1642*4882a593Smuzhiyun 	[DS3231_CLK_32KHZ] = {
1643*4882a593Smuzhiyun 		.name = "ds3231_clk_32khz",
1644*4882a593Smuzhiyun 		.ops = &ds3231_clk_32khz_ops,
1645*4882a593Smuzhiyun 	},
1646*4882a593Smuzhiyun };
1647*4882a593Smuzhiyun 
ds3231_clks_register(struct ds1307 * ds1307)1648*4882a593Smuzhiyun static int ds3231_clks_register(struct ds1307 *ds1307)
1649*4882a593Smuzhiyun {
1650*4882a593Smuzhiyun 	struct device_node *node = ds1307->dev->of_node;
1651*4882a593Smuzhiyun 	struct clk_onecell_data	*onecell;
1652*4882a593Smuzhiyun 	int i;
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	onecell = devm_kzalloc(ds1307->dev, sizeof(*onecell), GFP_KERNEL);
1655*4882a593Smuzhiyun 	if (!onecell)
1656*4882a593Smuzhiyun 		return -ENOMEM;
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	onecell->clk_num = ARRAY_SIZE(ds3231_clks_init);
1659*4882a593Smuzhiyun 	onecell->clks = devm_kcalloc(ds1307->dev, onecell->clk_num,
1660*4882a593Smuzhiyun 				     sizeof(onecell->clks[0]), GFP_KERNEL);
1661*4882a593Smuzhiyun 	if (!onecell->clks)
1662*4882a593Smuzhiyun 		return -ENOMEM;
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ds3231_clks_init); i++) {
1665*4882a593Smuzhiyun 		struct clk_init_data init = ds3231_clks_init[i];
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 		/*
1668*4882a593Smuzhiyun 		 * Interrupt signal due to alarm conditions and square-wave
1669*4882a593Smuzhiyun 		 * output share same pin, so don't initialize both.
1670*4882a593Smuzhiyun 		 */
1671*4882a593Smuzhiyun 		if (i == DS3231_CLK_SQW && test_bit(HAS_ALARM, &ds1307->flags))
1672*4882a593Smuzhiyun 			continue;
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 		/* optional override of the clockname */
1675*4882a593Smuzhiyun 		of_property_read_string_index(node, "clock-output-names", i,
1676*4882a593Smuzhiyun 					      &init.name);
1677*4882a593Smuzhiyun 		ds1307->clks[i].init = &init;
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 		onecell->clks[i] = devm_clk_register(ds1307->dev,
1680*4882a593Smuzhiyun 						     &ds1307->clks[i]);
1681*4882a593Smuzhiyun 		if (IS_ERR(onecell->clks[i]))
1682*4882a593Smuzhiyun 			return PTR_ERR(onecell->clks[i]);
1683*4882a593Smuzhiyun 	}
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	if (!node)
1686*4882a593Smuzhiyun 		return 0;
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun 	of_clk_add_provider(node, of_clk_src_onecell_get, onecell);
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	return 0;
1691*4882a593Smuzhiyun }
1692*4882a593Smuzhiyun 
ds1307_clks_register(struct ds1307 * ds1307)1693*4882a593Smuzhiyun static void ds1307_clks_register(struct ds1307 *ds1307)
1694*4882a593Smuzhiyun {
1695*4882a593Smuzhiyun 	int ret;
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun 	if (ds1307->type != ds_3231)
1698*4882a593Smuzhiyun 		return;
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	ret = ds3231_clks_register(ds1307);
1701*4882a593Smuzhiyun 	if (ret) {
1702*4882a593Smuzhiyun 		dev_warn(ds1307->dev, "unable to register clock device %d\n",
1703*4882a593Smuzhiyun 			 ret);
1704*4882a593Smuzhiyun 	}
1705*4882a593Smuzhiyun }
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun #else
1708*4882a593Smuzhiyun 
ds1307_clks_register(struct ds1307 * ds1307)1709*4882a593Smuzhiyun static void ds1307_clks_register(struct ds1307 *ds1307)
1710*4882a593Smuzhiyun {
1711*4882a593Smuzhiyun }
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun #endif /* CONFIG_COMMON_CLK */
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun #ifdef CONFIG_WATCHDOG_CORE
1716*4882a593Smuzhiyun static const struct watchdog_info ds1388_wdt_info = {
1717*4882a593Smuzhiyun 	.options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE,
1718*4882a593Smuzhiyun 	.identity = "DS1388 watchdog",
1719*4882a593Smuzhiyun };
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun static const struct watchdog_ops ds1388_wdt_ops = {
1722*4882a593Smuzhiyun 	.owner = THIS_MODULE,
1723*4882a593Smuzhiyun 	.start = ds1388_wdt_start,
1724*4882a593Smuzhiyun 	.stop = ds1388_wdt_stop,
1725*4882a593Smuzhiyun 	.ping = ds1388_wdt_ping,
1726*4882a593Smuzhiyun 	.set_timeout = ds1388_wdt_set_timeout,
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun };
1729*4882a593Smuzhiyun 
ds1307_wdt_register(struct ds1307 * ds1307)1730*4882a593Smuzhiyun static void ds1307_wdt_register(struct ds1307 *ds1307)
1731*4882a593Smuzhiyun {
1732*4882a593Smuzhiyun 	struct watchdog_device	*wdt;
1733*4882a593Smuzhiyun 	int err;
1734*4882a593Smuzhiyun 	int val;
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	if (ds1307->type != ds_1388)
1737*4882a593Smuzhiyun 		return;
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun 	wdt = devm_kzalloc(ds1307->dev, sizeof(*wdt), GFP_KERNEL);
1740*4882a593Smuzhiyun 	if (!wdt)
1741*4882a593Smuzhiyun 		return;
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 	err = regmap_read(ds1307->regmap, DS1388_REG_FLAG, &val);
1744*4882a593Smuzhiyun 	if (!err && val & DS1388_BIT_WF)
1745*4882a593Smuzhiyun 		wdt->bootstatus = WDIOF_CARDRESET;
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun 	wdt->info = &ds1388_wdt_info;
1748*4882a593Smuzhiyun 	wdt->ops = &ds1388_wdt_ops;
1749*4882a593Smuzhiyun 	wdt->timeout = 99;
1750*4882a593Smuzhiyun 	wdt->max_timeout = 99;
1751*4882a593Smuzhiyun 	wdt->min_timeout = 1;
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 	watchdog_init_timeout(wdt, 0, ds1307->dev);
1754*4882a593Smuzhiyun 	watchdog_set_drvdata(wdt, ds1307);
1755*4882a593Smuzhiyun 	devm_watchdog_register_device(ds1307->dev, wdt);
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun #else
ds1307_wdt_register(struct ds1307 * ds1307)1758*4882a593Smuzhiyun static void ds1307_wdt_register(struct ds1307 *ds1307)
1759*4882a593Smuzhiyun {
1760*4882a593Smuzhiyun }
1761*4882a593Smuzhiyun #endif /* CONFIG_WATCHDOG_CORE */
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun static const struct regmap_config regmap_config = {
1764*4882a593Smuzhiyun 	.reg_bits = 8,
1765*4882a593Smuzhiyun 	.val_bits = 8,
1766*4882a593Smuzhiyun };
1767*4882a593Smuzhiyun 
ds1307_probe(struct i2c_client * client,const struct i2c_device_id * id)1768*4882a593Smuzhiyun static int ds1307_probe(struct i2c_client *client,
1769*4882a593Smuzhiyun 			const struct i2c_device_id *id)
1770*4882a593Smuzhiyun {
1771*4882a593Smuzhiyun 	struct ds1307		*ds1307;
1772*4882a593Smuzhiyun 	int			err = -ENODEV;
1773*4882a593Smuzhiyun 	int			tmp;
1774*4882a593Smuzhiyun 	const struct chip_desc	*chip;
1775*4882a593Smuzhiyun 	bool			want_irq;
1776*4882a593Smuzhiyun 	bool			ds1307_can_wakeup_device = false;
1777*4882a593Smuzhiyun 	unsigned char		regs[8];
1778*4882a593Smuzhiyun 	struct ds1307_platform_data *pdata = dev_get_platdata(&client->dev);
1779*4882a593Smuzhiyun 	u8			trickle_charger_setup = 0;
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	ds1307 = devm_kzalloc(&client->dev, sizeof(struct ds1307), GFP_KERNEL);
1782*4882a593Smuzhiyun 	if (!ds1307)
1783*4882a593Smuzhiyun 		return -ENOMEM;
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun 	dev_set_drvdata(&client->dev, ds1307);
1786*4882a593Smuzhiyun 	ds1307->dev = &client->dev;
1787*4882a593Smuzhiyun 	ds1307->name = client->name;
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	ds1307->regmap = devm_regmap_init_i2c(client, &regmap_config);
1790*4882a593Smuzhiyun 	if (IS_ERR(ds1307->regmap)) {
1791*4882a593Smuzhiyun 		dev_err(ds1307->dev, "regmap allocation failed\n");
1792*4882a593Smuzhiyun 		return PTR_ERR(ds1307->regmap);
1793*4882a593Smuzhiyun 	}
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 	i2c_set_clientdata(client, ds1307);
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 	if (client->dev.of_node) {
1798*4882a593Smuzhiyun 		ds1307->type = (enum ds_type)
1799*4882a593Smuzhiyun 			of_device_get_match_data(&client->dev);
1800*4882a593Smuzhiyun 		chip = &chips[ds1307->type];
1801*4882a593Smuzhiyun 	} else if (id) {
1802*4882a593Smuzhiyun 		chip = &chips[id->driver_data];
1803*4882a593Smuzhiyun 		ds1307->type = id->driver_data;
1804*4882a593Smuzhiyun 	} else {
1805*4882a593Smuzhiyun 		const struct acpi_device_id *acpi_id;
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 		acpi_id = acpi_match_device(ACPI_PTR(ds1307_acpi_ids),
1808*4882a593Smuzhiyun 					    ds1307->dev);
1809*4882a593Smuzhiyun 		if (!acpi_id)
1810*4882a593Smuzhiyun 			return -ENODEV;
1811*4882a593Smuzhiyun 		chip = &chips[acpi_id->driver_data];
1812*4882a593Smuzhiyun 		ds1307->type = acpi_id->driver_data;
1813*4882a593Smuzhiyun 	}
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun 	want_irq = client->irq > 0 && chip->alarm;
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun 	if (!pdata)
1818*4882a593Smuzhiyun 		trickle_charger_setup = ds1307_trickle_init(ds1307, chip);
1819*4882a593Smuzhiyun 	else if (pdata->trickle_charger_setup)
1820*4882a593Smuzhiyun 		trickle_charger_setup = pdata->trickle_charger_setup;
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 	if (trickle_charger_setup && chip->trickle_charger_reg) {
1823*4882a593Smuzhiyun 		dev_dbg(ds1307->dev,
1824*4882a593Smuzhiyun 			"writing trickle charger info 0x%x to 0x%x\n",
1825*4882a593Smuzhiyun 			trickle_charger_setup, chip->trickle_charger_reg);
1826*4882a593Smuzhiyun 		regmap_write(ds1307->regmap, chip->trickle_charger_reg,
1827*4882a593Smuzhiyun 			     trickle_charger_setup);
1828*4882a593Smuzhiyun 	}
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun #ifdef CONFIG_OF
1831*4882a593Smuzhiyun /*
1832*4882a593Smuzhiyun  * For devices with no IRQ directly connected to the SoC, the RTC chip
1833*4882a593Smuzhiyun  * can be forced as a wakeup source by stating that explicitly in
1834*4882a593Smuzhiyun  * the device's .dts file using the "wakeup-source" boolean property.
1835*4882a593Smuzhiyun  * If the "wakeup-source" property is set, don't request an IRQ.
1836*4882a593Smuzhiyun  * This will guarantee the 'wakealarm' sysfs entry is available on the device,
1837*4882a593Smuzhiyun  * if supported by the RTC.
1838*4882a593Smuzhiyun  */
1839*4882a593Smuzhiyun 	if (chip->alarm && of_property_read_bool(client->dev.of_node,
1840*4882a593Smuzhiyun 						 "wakeup-source"))
1841*4882a593Smuzhiyun 		ds1307_can_wakeup_device = true;
1842*4882a593Smuzhiyun #endif
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun 	switch (ds1307->type) {
1845*4882a593Smuzhiyun 	case ds_1337:
1846*4882a593Smuzhiyun 	case ds_1339:
1847*4882a593Smuzhiyun 	case ds_1341:
1848*4882a593Smuzhiyun 	case ds_3231:
1849*4882a593Smuzhiyun 		/* get registers that the "rtc" read below won't read... */
1850*4882a593Smuzhiyun 		err = regmap_bulk_read(ds1307->regmap, DS1337_REG_CONTROL,
1851*4882a593Smuzhiyun 				       regs, 2);
1852*4882a593Smuzhiyun 		if (err) {
1853*4882a593Smuzhiyun 			dev_dbg(ds1307->dev, "read error %d\n", err);
1854*4882a593Smuzhiyun 			goto exit;
1855*4882a593Smuzhiyun 		}
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 		/* oscillator off?  turn it on, so clock can tick. */
1858*4882a593Smuzhiyun 		if (regs[0] & DS1337_BIT_nEOSC)
1859*4882a593Smuzhiyun 			regs[0] &= ~DS1337_BIT_nEOSC;
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 		/*
1862*4882a593Smuzhiyun 		 * Using IRQ or defined as wakeup-source?
1863*4882a593Smuzhiyun 		 * Disable the square wave and both alarms.
1864*4882a593Smuzhiyun 		 * For some variants, be sure alarms can trigger when we're
1865*4882a593Smuzhiyun 		 * running on Vbackup (BBSQI/BBSQW)
1866*4882a593Smuzhiyun 		 */
1867*4882a593Smuzhiyun 		if (want_irq || ds1307_can_wakeup_device) {
1868*4882a593Smuzhiyun 			regs[0] |= DS1337_BIT_INTCN | chip->bbsqi_bit;
1869*4882a593Smuzhiyun 			regs[0] &= ~(DS1337_BIT_A2IE | DS1337_BIT_A1IE);
1870*4882a593Smuzhiyun 		}
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 		regmap_write(ds1307->regmap, DS1337_REG_CONTROL,
1873*4882a593Smuzhiyun 			     regs[0]);
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun 		/* oscillator fault?  clear flag, and warn */
1876*4882a593Smuzhiyun 		if (regs[1] & DS1337_BIT_OSF) {
1877*4882a593Smuzhiyun 			regmap_write(ds1307->regmap, DS1337_REG_STATUS,
1878*4882a593Smuzhiyun 				     regs[1] & ~DS1337_BIT_OSF);
1879*4882a593Smuzhiyun 			dev_warn(ds1307->dev, "SET TIME!\n");
1880*4882a593Smuzhiyun 		}
1881*4882a593Smuzhiyun 		break;
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun 	case rx_8025:
1884*4882a593Smuzhiyun 		err = regmap_bulk_read(ds1307->regmap,
1885*4882a593Smuzhiyun 				       RX8025_REG_CTRL1 << 4 | 0x08, regs, 2);
1886*4882a593Smuzhiyun 		if (err) {
1887*4882a593Smuzhiyun 			dev_dbg(ds1307->dev, "read error %d\n", err);
1888*4882a593Smuzhiyun 			goto exit;
1889*4882a593Smuzhiyun 		}
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun 		/* oscillator off?  turn it on, so clock can tick. */
1892*4882a593Smuzhiyun 		if (!(regs[1] & RX8025_BIT_XST)) {
1893*4882a593Smuzhiyun 			regs[1] |= RX8025_BIT_XST;
1894*4882a593Smuzhiyun 			regmap_write(ds1307->regmap,
1895*4882a593Smuzhiyun 				     RX8025_REG_CTRL2 << 4 | 0x08,
1896*4882a593Smuzhiyun 				     regs[1]);
1897*4882a593Smuzhiyun 			dev_warn(ds1307->dev,
1898*4882a593Smuzhiyun 				 "oscillator stop detected - SET TIME!\n");
1899*4882a593Smuzhiyun 		}
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 		if (regs[1] & RX8025_BIT_PON) {
1902*4882a593Smuzhiyun 			regs[1] &= ~RX8025_BIT_PON;
1903*4882a593Smuzhiyun 			regmap_write(ds1307->regmap,
1904*4882a593Smuzhiyun 				     RX8025_REG_CTRL2 << 4 | 0x08,
1905*4882a593Smuzhiyun 				     regs[1]);
1906*4882a593Smuzhiyun 			dev_warn(ds1307->dev, "power-on detected\n");
1907*4882a593Smuzhiyun 		}
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun 		if (regs[1] & RX8025_BIT_VDET) {
1910*4882a593Smuzhiyun 			regs[1] &= ~RX8025_BIT_VDET;
1911*4882a593Smuzhiyun 			regmap_write(ds1307->regmap,
1912*4882a593Smuzhiyun 				     RX8025_REG_CTRL2 << 4 | 0x08,
1913*4882a593Smuzhiyun 				     regs[1]);
1914*4882a593Smuzhiyun 			dev_warn(ds1307->dev, "voltage drop detected\n");
1915*4882a593Smuzhiyun 		}
1916*4882a593Smuzhiyun 
1917*4882a593Smuzhiyun 		/* make sure we are running in 24hour mode */
1918*4882a593Smuzhiyun 		if (!(regs[0] & RX8025_BIT_2412)) {
1919*4882a593Smuzhiyun 			u8 hour;
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun 			/* switch to 24 hour mode */
1922*4882a593Smuzhiyun 			regmap_write(ds1307->regmap,
1923*4882a593Smuzhiyun 				     RX8025_REG_CTRL1 << 4 | 0x08,
1924*4882a593Smuzhiyun 				     regs[0] | RX8025_BIT_2412);
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun 			err = regmap_bulk_read(ds1307->regmap,
1927*4882a593Smuzhiyun 					       RX8025_REG_CTRL1 << 4 | 0x08,
1928*4882a593Smuzhiyun 					       regs, 2);
1929*4882a593Smuzhiyun 			if (err) {
1930*4882a593Smuzhiyun 				dev_dbg(ds1307->dev, "read error %d\n", err);
1931*4882a593Smuzhiyun 				goto exit;
1932*4882a593Smuzhiyun 			}
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun 			/* correct hour */
1935*4882a593Smuzhiyun 			hour = bcd2bin(regs[DS1307_REG_HOUR]);
1936*4882a593Smuzhiyun 			if (hour == 12)
1937*4882a593Smuzhiyun 				hour = 0;
1938*4882a593Smuzhiyun 			if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
1939*4882a593Smuzhiyun 				hour += 12;
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 			regmap_write(ds1307->regmap,
1942*4882a593Smuzhiyun 				     DS1307_REG_HOUR << 4 | 0x08, hour);
1943*4882a593Smuzhiyun 		}
1944*4882a593Smuzhiyun 		break;
1945*4882a593Smuzhiyun 	case ds_1388:
1946*4882a593Smuzhiyun 		err = regmap_read(ds1307->regmap, DS1388_REG_CONTROL, &tmp);
1947*4882a593Smuzhiyun 		if (err) {
1948*4882a593Smuzhiyun 			dev_dbg(ds1307->dev, "read error %d\n", err);
1949*4882a593Smuzhiyun 			goto exit;
1950*4882a593Smuzhiyun 		}
1951*4882a593Smuzhiyun 
1952*4882a593Smuzhiyun 		/* oscillator off?  turn it on, so clock can tick. */
1953*4882a593Smuzhiyun 		if (tmp & DS1388_BIT_nEOSC) {
1954*4882a593Smuzhiyun 			tmp &= ~DS1388_BIT_nEOSC;
1955*4882a593Smuzhiyun 			regmap_write(ds1307->regmap, DS1388_REG_CONTROL, tmp);
1956*4882a593Smuzhiyun 		}
1957*4882a593Smuzhiyun 		break;
1958*4882a593Smuzhiyun 	default:
1959*4882a593Smuzhiyun 		break;
1960*4882a593Smuzhiyun 	}
1961*4882a593Smuzhiyun 
1962*4882a593Smuzhiyun 	/* read RTC registers */
1963*4882a593Smuzhiyun 	err = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
1964*4882a593Smuzhiyun 			       sizeof(regs));
1965*4882a593Smuzhiyun 	if (err) {
1966*4882a593Smuzhiyun 		dev_dbg(ds1307->dev, "read error %d\n", err);
1967*4882a593Smuzhiyun 		goto exit;
1968*4882a593Smuzhiyun 	}
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	if (ds1307->type == mcp794xx &&
1971*4882a593Smuzhiyun 	    !(regs[DS1307_REG_WDAY] & MCP794XX_BIT_VBATEN)) {
1972*4882a593Smuzhiyun 		regmap_write(ds1307->regmap, DS1307_REG_WDAY,
1973*4882a593Smuzhiyun 			     regs[DS1307_REG_WDAY] |
1974*4882a593Smuzhiyun 			     MCP794XX_BIT_VBATEN);
1975*4882a593Smuzhiyun 	}
1976*4882a593Smuzhiyun 
1977*4882a593Smuzhiyun 	tmp = regs[DS1307_REG_HOUR];
1978*4882a593Smuzhiyun 	switch (ds1307->type) {
1979*4882a593Smuzhiyun 	case ds_1340:
1980*4882a593Smuzhiyun 	case m41t0:
1981*4882a593Smuzhiyun 	case m41t00:
1982*4882a593Smuzhiyun 	case m41t11:
1983*4882a593Smuzhiyun 		/*
1984*4882a593Smuzhiyun 		 * NOTE: ignores century bits; fix before deploying
1985*4882a593Smuzhiyun 		 * systems that will run through year 2100.
1986*4882a593Smuzhiyun 		 */
1987*4882a593Smuzhiyun 		break;
1988*4882a593Smuzhiyun 	case rx_8025:
1989*4882a593Smuzhiyun 		break;
1990*4882a593Smuzhiyun 	default:
1991*4882a593Smuzhiyun 		if (!(tmp & DS1307_BIT_12HR))
1992*4882a593Smuzhiyun 			break;
1993*4882a593Smuzhiyun 
1994*4882a593Smuzhiyun 		/*
1995*4882a593Smuzhiyun 		 * Be sure we're in 24 hour mode.  Multi-master systems
1996*4882a593Smuzhiyun 		 * take note...
1997*4882a593Smuzhiyun 		 */
1998*4882a593Smuzhiyun 		tmp = bcd2bin(tmp & 0x1f);
1999*4882a593Smuzhiyun 		if (tmp == 12)
2000*4882a593Smuzhiyun 			tmp = 0;
2001*4882a593Smuzhiyun 		if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
2002*4882a593Smuzhiyun 			tmp += 12;
2003*4882a593Smuzhiyun 		regmap_write(ds1307->regmap, chip->offset + DS1307_REG_HOUR,
2004*4882a593Smuzhiyun 			     bin2bcd(tmp));
2005*4882a593Smuzhiyun 	}
2006*4882a593Smuzhiyun 
2007*4882a593Smuzhiyun 	if (want_irq || ds1307_can_wakeup_device) {
2008*4882a593Smuzhiyun 		device_set_wakeup_capable(ds1307->dev, true);
2009*4882a593Smuzhiyun 		set_bit(HAS_ALARM, &ds1307->flags);
2010*4882a593Smuzhiyun 	}
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun 	ds1307->rtc = devm_rtc_allocate_device(ds1307->dev);
2013*4882a593Smuzhiyun 	if (IS_ERR(ds1307->rtc))
2014*4882a593Smuzhiyun 		return PTR_ERR(ds1307->rtc);
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun 	if (ds1307_can_wakeup_device && !want_irq) {
2017*4882a593Smuzhiyun 		dev_info(ds1307->dev,
2018*4882a593Smuzhiyun 			 "'wakeup-source' is set, request for an IRQ is disabled!\n");
2019*4882a593Smuzhiyun 		/* We cannot support UIE mode if we do not have an IRQ line */
2020*4882a593Smuzhiyun 		ds1307->rtc->uie_unsupported = 1;
2021*4882a593Smuzhiyun 	}
2022*4882a593Smuzhiyun 
2023*4882a593Smuzhiyun 	if (want_irq) {
2024*4882a593Smuzhiyun 		err = devm_request_threaded_irq(ds1307->dev, client->irq, NULL,
2025*4882a593Smuzhiyun 						chip->irq_handler ?: ds1307_irq,
2026*4882a593Smuzhiyun 						IRQF_SHARED | IRQF_ONESHOT,
2027*4882a593Smuzhiyun 						ds1307->name, ds1307);
2028*4882a593Smuzhiyun 		if (err) {
2029*4882a593Smuzhiyun 			client->irq = 0;
2030*4882a593Smuzhiyun 			device_set_wakeup_capable(ds1307->dev, false);
2031*4882a593Smuzhiyun 			clear_bit(HAS_ALARM, &ds1307->flags);
2032*4882a593Smuzhiyun 			dev_err(ds1307->dev, "unable to request IRQ!\n");
2033*4882a593Smuzhiyun 		} else {
2034*4882a593Smuzhiyun 			dev_dbg(ds1307->dev, "got IRQ %d\n", client->irq);
2035*4882a593Smuzhiyun 		}
2036*4882a593Smuzhiyun 	}
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	ds1307->rtc->ops = chip->rtc_ops ?: &ds13xx_rtc_ops;
2039*4882a593Smuzhiyun 	err = ds1307_add_frequency_test(ds1307);
2040*4882a593Smuzhiyun 	if (err)
2041*4882a593Smuzhiyun 		return err;
2042*4882a593Smuzhiyun 
2043*4882a593Smuzhiyun 	err = rtc_register_device(ds1307->rtc);
2044*4882a593Smuzhiyun 	if (err)
2045*4882a593Smuzhiyun 		return err;
2046*4882a593Smuzhiyun 
2047*4882a593Smuzhiyun 	if (chip->nvram_size) {
2048*4882a593Smuzhiyun 		struct nvmem_config nvmem_cfg = {
2049*4882a593Smuzhiyun 			.name = "ds1307_nvram",
2050*4882a593Smuzhiyun 			.word_size = 1,
2051*4882a593Smuzhiyun 			.stride = 1,
2052*4882a593Smuzhiyun 			.size = chip->nvram_size,
2053*4882a593Smuzhiyun 			.reg_read = ds1307_nvram_read,
2054*4882a593Smuzhiyun 			.reg_write = ds1307_nvram_write,
2055*4882a593Smuzhiyun 			.priv = ds1307,
2056*4882a593Smuzhiyun 		};
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun 		ds1307->rtc->nvram_old_abi = true;
2059*4882a593Smuzhiyun 		rtc_nvmem_register(ds1307->rtc, &nvmem_cfg);
2060*4882a593Smuzhiyun 	}
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun 	ds1307_hwmon_register(ds1307);
2063*4882a593Smuzhiyun 	ds1307_clks_register(ds1307);
2064*4882a593Smuzhiyun 	ds1307_wdt_register(ds1307);
2065*4882a593Smuzhiyun 
2066*4882a593Smuzhiyun 	return 0;
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun exit:
2069*4882a593Smuzhiyun 	return err;
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun 
2072*4882a593Smuzhiyun static struct i2c_driver ds1307_driver = {
2073*4882a593Smuzhiyun 	.driver = {
2074*4882a593Smuzhiyun 		.name	= "rtc-ds1307",
2075*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(ds1307_of_match),
2076*4882a593Smuzhiyun 		.acpi_match_table = ACPI_PTR(ds1307_acpi_ids),
2077*4882a593Smuzhiyun 	},
2078*4882a593Smuzhiyun 	.probe		= ds1307_probe,
2079*4882a593Smuzhiyun 	.id_table	= ds1307_id,
2080*4882a593Smuzhiyun };
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun module_i2c_driver(ds1307_driver);
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun MODULE_DESCRIPTION("RTC driver for DS1307 and similar chips");
2085*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2086