xref: /OK3568_Linux_fs/kernel/drivers/rtc/rtc-davinci.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * DaVinci Power Management and Real Time Clock Driver for TI platforms
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2009 Texas Instruments, Inc
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Miguel Aguilar <miguel.aguilar@ridgerun.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/ioport.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/spinlock.h>
15*4882a593Smuzhiyun #include <linux/rtc.h>
16*4882a593Smuzhiyun #include <linux/bcd.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /*
22*4882a593Smuzhiyun  * The DaVinci RTC is a simple RTC with the following
23*4882a593Smuzhiyun  * Sec: 0 - 59 : BCD count
24*4882a593Smuzhiyun  * Min: 0 - 59 : BCD count
25*4882a593Smuzhiyun  * Hour: 0 - 23 : BCD count
26*4882a593Smuzhiyun  * Day: 0 - 0x7FFF(32767) : Binary count ( Over 89 years )
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* PRTC interface registers */
30*4882a593Smuzhiyun #define DAVINCI_PRTCIF_PID		0x00
31*4882a593Smuzhiyun #define PRTCIF_CTLR			0x04
32*4882a593Smuzhiyun #define PRTCIF_LDATA			0x08
33*4882a593Smuzhiyun #define PRTCIF_UDATA			0x0C
34*4882a593Smuzhiyun #define PRTCIF_INTEN			0x10
35*4882a593Smuzhiyun #define PRTCIF_INTFLG			0x14
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* PRTCIF_CTLR bit fields */
38*4882a593Smuzhiyun #define PRTCIF_CTLR_BUSY		BIT(31)
39*4882a593Smuzhiyun #define PRTCIF_CTLR_SIZE		BIT(25)
40*4882a593Smuzhiyun #define PRTCIF_CTLR_DIR			BIT(24)
41*4882a593Smuzhiyun #define PRTCIF_CTLR_BENU_MSB		BIT(23)
42*4882a593Smuzhiyun #define PRTCIF_CTLR_BENU_3RD_BYTE	BIT(22)
43*4882a593Smuzhiyun #define PRTCIF_CTLR_BENU_2ND_BYTE	BIT(21)
44*4882a593Smuzhiyun #define PRTCIF_CTLR_BENU_LSB		BIT(20)
45*4882a593Smuzhiyun #define PRTCIF_CTLR_BENU_MASK		(0x00F00000)
46*4882a593Smuzhiyun #define PRTCIF_CTLR_BENL_MSB		BIT(19)
47*4882a593Smuzhiyun #define PRTCIF_CTLR_BENL_3RD_BYTE	BIT(18)
48*4882a593Smuzhiyun #define PRTCIF_CTLR_BENL_2ND_BYTE	BIT(17)
49*4882a593Smuzhiyun #define PRTCIF_CTLR_BENL_LSB		BIT(16)
50*4882a593Smuzhiyun #define PRTCIF_CTLR_BENL_MASK		(0x000F0000)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* PRTCIF_INTEN bit fields */
53*4882a593Smuzhiyun #define PRTCIF_INTEN_RTCSS		BIT(1)
54*4882a593Smuzhiyun #define PRTCIF_INTEN_RTCIF		BIT(0)
55*4882a593Smuzhiyun #define PRTCIF_INTEN_MASK		(PRTCIF_INTEN_RTCSS \
56*4882a593Smuzhiyun 					| PRTCIF_INTEN_RTCIF)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* PRTCIF_INTFLG bit fields */
59*4882a593Smuzhiyun #define PRTCIF_INTFLG_RTCSS		BIT(1)
60*4882a593Smuzhiyun #define PRTCIF_INTFLG_RTCIF		BIT(0)
61*4882a593Smuzhiyun #define PRTCIF_INTFLG_MASK		(PRTCIF_INTFLG_RTCSS \
62*4882a593Smuzhiyun 					| PRTCIF_INTFLG_RTCIF)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* PRTC subsystem registers */
65*4882a593Smuzhiyun #define PRTCSS_RTC_INTC_EXTENA1		(0x0C)
66*4882a593Smuzhiyun #define PRTCSS_RTC_CTRL			(0x10)
67*4882a593Smuzhiyun #define PRTCSS_RTC_WDT			(0x11)
68*4882a593Smuzhiyun #define PRTCSS_RTC_TMR0			(0x12)
69*4882a593Smuzhiyun #define PRTCSS_RTC_TMR1			(0x13)
70*4882a593Smuzhiyun #define PRTCSS_RTC_CCTRL		(0x14)
71*4882a593Smuzhiyun #define PRTCSS_RTC_SEC			(0x15)
72*4882a593Smuzhiyun #define PRTCSS_RTC_MIN			(0x16)
73*4882a593Smuzhiyun #define PRTCSS_RTC_HOUR			(0x17)
74*4882a593Smuzhiyun #define PRTCSS_RTC_DAY0			(0x18)
75*4882a593Smuzhiyun #define PRTCSS_RTC_DAY1			(0x19)
76*4882a593Smuzhiyun #define PRTCSS_RTC_AMIN			(0x1A)
77*4882a593Smuzhiyun #define PRTCSS_RTC_AHOUR		(0x1B)
78*4882a593Smuzhiyun #define PRTCSS_RTC_ADAY0		(0x1C)
79*4882a593Smuzhiyun #define PRTCSS_RTC_ADAY1		(0x1D)
80*4882a593Smuzhiyun #define PRTCSS_RTC_CLKC_CNT		(0x20)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* PRTCSS_RTC_INTC_EXTENA1 */
83*4882a593Smuzhiyun #define PRTCSS_RTC_INTC_EXTENA1_MASK	(0x07)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* PRTCSS_RTC_CTRL bit fields */
86*4882a593Smuzhiyun #define PRTCSS_RTC_CTRL_WDTBUS		BIT(7)
87*4882a593Smuzhiyun #define PRTCSS_RTC_CTRL_WEN		BIT(6)
88*4882a593Smuzhiyun #define PRTCSS_RTC_CTRL_WDRT		BIT(5)
89*4882a593Smuzhiyun #define PRTCSS_RTC_CTRL_WDTFLG		BIT(4)
90*4882a593Smuzhiyun #define PRTCSS_RTC_CTRL_TE		BIT(3)
91*4882a593Smuzhiyun #define PRTCSS_RTC_CTRL_TIEN		BIT(2)
92*4882a593Smuzhiyun #define PRTCSS_RTC_CTRL_TMRFLG		BIT(1)
93*4882a593Smuzhiyun #define PRTCSS_RTC_CTRL_TMMD		BIT(0)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* PRTCSS_RTC_CCTRL bit fields */
96*4882a593Smuzhiyun #define PRTCSS_RTC_CCTRL_CALBUSY	BIT(7)
97*4882a593Smuzhiyun #define PRTCSS_RTC_CCTRL_DAEN		BIT(5)
98*4882a593Smuzhiyun #define PRTCSS_RTC_CCTRL_HAEN		BIT(4)
99*4882a593Smuzhiyun #define PRTCSS_RTC_CCTRL_MAEN		BIT(3)
100*4882a593Smuzhiyun #define PRTCSS_RTC_CCTRL_ALMFLG		BIT(2)
101*4882a593Smuzhiyun #define PRTCSS_RTC_CCTRL_AIEN		BIT(1)
102*4882a593Smuzhiyun #define PRTCSS_RTC_CCTRL_CAEN		BIT(0)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun static DEFINE_SPINLOCK(davinci_rtc_lock);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun struct davinci_rtc {
107*4882a593Smuzhiyun 	struct rtc_device		*rtc;
108*4882a593Smuzhiyun 	void __iomem			*base;
109*4882a593Smuzhiyun 	int				irq;
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
rtcif_write(struct davinci_rtc * davinci_rtc,u32 val,u32 addr)112*4882a593Smuzhiyun static inline void rtcif_write(struct davinci_rtc *davinci_rtc,
113*4882a593Smuzhiyun 			       u32 val, u32 addr)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	writel(val, davinci_rtc->base + addr);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
rtcif_read(struct davinci_rtc * davinci_rtc,u32 addr)118*4882a593Smuzhiyun static inline u32 rtcif_read(struct davinci_rtc *davinci_rtc, u32 addr)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	return readl(davinci_rtc->base + addr);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
rtcif_wait(struct davinci_rtc * davinci_rtc)123*4882a593Smuzhiyun static inline void rtcif_wait(struct davinci_rtc *davinci_rtc)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	while (rtcif_read(davinci_rtc, PRTCIF_CTLR) & PRTCIF_CTLR_BUSY)
126*4882a593Smuzhiyun 		cpu_relax();
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
rtcss_write(struct davinci_rtc * davinci_rtc,unsigned long val,u8 addr)129*4882a593Smuzhiyun static inline void rtcss_write(struct davinci_rtc *davinci_rtc,
130*4882a593Smuzhiyun 			       unsigned long val, u8 addr)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	rtcif_wait(davinci_rtc);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	rtcif_write(davinci_rtc, PRTCIF_CTLR_BENL_LSB | addr, PRTCIF_CTLR);
135*4882a593Smuzhiyun 	rtcif_write(davinci_rtc, val, PRTCIF_LDATA);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	rtcif_wait(davinci_rtc);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
rtcss_read(struct davinci_rtc * davinci_rtc,u8 addr)140*4882a593Smuzhiyun static inline u8 rtcss_read(struct davinci_rtc *davinci_rtc, u8 addr)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	rtcif_wait(davinci_rtc);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	rtcif_write(davinci_rtc, PRTCIF_CTLR_DIR | PRTCIF_CTLR_BENL_LSB | addr,
145*4882a593Smuzhiyun 		    PRTCIF_CTLR);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	rtcif_wait(davinci_rtc);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	return rtcif_read(davinci_rtc, PRTCIF_LDATA);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
davinci_rtcss_calendar_wait(struct davinci_rtc * davinci_rtc)152*4882a593Smuzhiyun static inline void davinci_rtcss_calendar_wait(struct davinci_rtc *davinci_rtc)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	while (rtcss_read(davinci_rtc, PRTCSS_RTC_CCTRL) &
155*4882a593Smuzhiyun 	       PRTCSS_RTC_CCTRL_CALBUSY)
156*4882a593Smuzhiyun 		cpu_relax();
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
davinci_rtc_interrupt(int irq,void * class_dev)159*4882a593Smuzhiyun static irqreturn_t davinci_rtc_interrupt(int irq, void *class_dev)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	struct davinci_rtc *davinci_rtc = class_dev;
162*4882a593Smuzhiyun 	unsigned long events = 0;
163*4882a593Smuzhiyun 	u32 irq_flg;
164*4882a593Smuzhiyun 	u8 alm_irq, tmr_irq;
165*4882a593Smuzhiyun 	u8 rtc_ctrl, rtc_cctrl;
166*4882a593Smuzhiyun 	int ret = IRQ_NONE;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	irq_flg = rtcif_read(davinci_rtc, PRTCIF_INTFLG) &
169*4882a593Smuzhiyun 		  PRTCIF_INTFLG_RTCSS;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	alm_irq = rtcss_read(davinci_rtc, PRTCSS_RTC_CCTRL) &
172*4882a593Smuzhiyun 		  PRTCSS_RTC_CCTRL_ALMFLG;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	tmr_irq = rtcss_read(davinci_rtc, PRTCSS_RTC_CTRL) &
175*4882a593Smuzhiyun 		  PRTCSS_RTC_CTRL_TMRFLG;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	if (irq_flg) {
178*4882a593Smuzhiyun 		if (alm_irq) {
179*4882a593Smuzhiyun 			events |= RTC_IRQF | RTC_AF;
180*4882a593Smuzhiyun 			rtc_cctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CCTRL);
181*4882a593Smuzhiyun 			rtc_cctrl |=  PRTCSS_RTC_CCTRL_ALMFLG;
182*4882a593Smuzhiyun 			rtcss_write(davinci_rtc, rtc_cctrl, PRTCSS_RTC_CCTRL);
183*4882a593Smuzhiyun 		} else if (tmr_irq) {
184*4882a593Smuzhiyun 			events |= RTC_IRQF | RTC_PF;
185*4882a593Smuzhiyun 			rtc_ctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CTRL);
186*4882a593Smuzhiyun 			rtc_ctrl |=  PRTCSS_RTC_CTRL_TMRFLG;
187*4882a593Smuzhiyun 			rtcss_write(davinci_rtc, rtc_ctrl, PRTCSS_RTC_CTRL);
188*4882a593Smuzhiyun 		}
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 		rtcif_write(davinci_rtc, PRTCIF_INTFLG_RTCSS,
191*4882a593Smuzhiyun 				    PRTCIF_INTFLG);
192*4882a593Smuzhiyun 		rtc_update_irq(davinci_rtc->rtc, 1, events);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
195*4882a593Smuzhiyun 	}
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	return ret;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun static int
davinci_rtc_ioctl(struct device * dev,unsigned int cmd,unsigned long arg)201*4882a593Smuzhiyun davinci_rtc_ioctl(struct device *dev, unsigned int cmd, unsigned long arg)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
204*4882a593Smuzhiyun 	u8 rtc_ctrl;
205*4882a593Smuzhiyun 	unsigned long flags;
206*4882a593Smuzhiyun 	int ret = 0;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	spin_lock_irqsave(&davinci_rtc_lock, flags);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	rtc_ctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CTRL);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	switch (cmd) {
213*4882a593Smuzhiyun 	case RTC_WIE_ON:
214*4882a593Smuzhiyun 		rtc_ctrl |= PRTCSS_RTC_CTRL_WEN | PRTCSS_RTC_CTRL_WDTFLG;
215*4882a593Smuzhiyun 		break;
216*4882a593Smuzhiyun 	case RTC_WIE_OFF:
217*4882a593Smuzhiyun 		rtc_ctrl &= ~PRTCSS_RTC_CTRL_WEN;
218*4882a593Smuzhiyun 		break;
219*4882a593Smuzhiyun 	default:
220*4882a593Smuzhiyun 		ret = -ENOIOCTLCMD;
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	rtcss_write(davinci_rtc, rtc_ctrl, PRTCSS_RTC_CTRL);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	spin_unlock_irqrestore(&davinci_rtc_lock, flags);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	return ret;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
convertfromdays(u16 days,struct rtc_time * tm)230*4882a593Smuzhiyun static void convertfromdays(u16 days, struct rtc_time *tm)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	int tmp_days, year, mon;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	for (year = 2000;; year++) {
235*4882a593Smuzhiyun 		tmp_days = rtc_year_days(1, 12, year);
236*4882a593Smuzhiyun 		if (days >= tmp_days)
237*4882a593Smuzhiyun 			days -= tmp_days;
238*4882a593Smuzhiyun 		else {
239*4882a593Smuzhiyun 			for (mon = 0;; mon++) {
240*4882a593Smuzhiyun 				tmp_days = rtc_month_days(mon, year);
241*4882a593Smuzhiyun 				if (days >= tmp_days) {
242*4882a593Smuzhiyun 					days -= tmp_days;
243*4882a593Smuzhiyun 				} else {
244*4882a593Smuzhiyun 					tm->tm_year = year - 1900;
245*4882a593Smuzhiyun 					tm->tm_mon = mon;
246*4882a593Smuzhiyun 					tm->tm_mday = days + 1;
247*4882a593Smuzhiyun 					break;
248*4882a593Smuzhiyun 				}
249*4882a593Smuzhiyun 			}
250*4882a593Smuzhiyun 			break;
251*4882a593Smuzhiyun 		}
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
convert2days(u16 * days,struct rtc_time * tm)255*4882a593Smuzhiyun static void convert2days(u16 *days, struct rtc_time *tm)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	int i;
258*4882a593Smuzhiyun 	*days = 0;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	for (i = 2000; i < 1900 + tm->tm_year; i++)
261*4882a593Smuzhiyun 		*days += rtc_year_days(1, 12, i);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	*days += rtc_year_days(tm->tm_mday, tm->tm_mon, 1900 + tm->tm_year);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
davinci_rtc_read_time(struct device * dev,struct rtc_time * tm)266*4882a593Smuzhiyun static int davinci_rtc_read_time(struct device *dev, struct rtc_time *tm)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
269*4882a593Smuzhiyun 	u16 days = 0;
270*4882a593Smuzhiyun 	u8 day0, day1;
271*4882a593Smuzhiyun 	unsigned long flags;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	spin_lock_irqsave(&davinci_rtc_lock, flags);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	davinci_rtcss_calendar_wait(davinci_rtc);
276*4882a593Smuzhiyun 	tm->tm_sec = bcd2bin(rtcss_read(davinci_rtc, PRTCSS_RTC_SEC));
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	davinci_rtcss_calendar_wait(davinci_rtc);
279*4882a593Smuzhiyun 	tm->tm_min = bcd2bin(rtcss_read(davinci_rtc, PRTCSS_RTC_MIN));
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	davinci_rtcss_calendar_wait(davinci_rtc);
282*4882a593Smuzhiyun 	tm->tm_hour = bcd2bin(rtcss_read(davinci_rtc, PRTCSS_RTC_HOUR));
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	davinci_rtcss_calendar_wait(davinci_rtc);
285*4882a593Smuzhiyun 	day0 = rtcss_read(davinci_rtc, PRTCSS_RTC_DAY0);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	davinci_rtcss_calendar_wait(davinci_rtc);
288*4882a593Smuzhiyun 	day1 = rtcss_read(davinci_rtc, PRTCSS_RTC_DAY1);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	spin_unlock_irqrestore(&davinci_rtc_lock, flags);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	days |= day1;
293*4882a593Smuzhiyun 	days <<= 8;
294*4882a593Smuzhiyun 	days |= day0;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	convertfromdays(days, tm);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	return 0;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
davinci_rtc_set_time(struct device * dev,struct rtc_time * tm)301*4882a593Smuzhiyun static int davinci_rtc_set_time(struct device *dev, struct rtc_time *tm)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
304*4882a593Smuzhiyun 	u16 days;
305*4882a593Smuzhiyun 	u8 rtc_cctrl;
306*4882a593Smuzhiyun 	unsigned long flags;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	convert2days(&days, tm);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	spin_lock_irqsave(&davinci_rtc_lock, flags);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	davinci_rtcss_calendar_wait(davinci_rtc);
313*4882a593Smuzhiyun 	rtcss_write(davinci_rtc, bin2bcd(tm->tm_sec), PRTCSS_RTC_SEC);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	davinci_rtcss_calendar_wait(davinci_rtc);
316*4882a593Smuzhiyun 	rtcss_write(davinci_rtc, bin2bcd(tm->tm_min), PRTCSS_RTC_MIN);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	davinci_rtcss_calendar_wait(davinci_rtc);
319*4882a593Smuzhiyun 	rtcss_write(davinci_rtc, bin2bcd(tm->tm_hour), PRTCSS_RTC_HOUR);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	davinci_rtcss_calendar_wait(davinci_rtc);
322*4882a593Smuzhiyun 	rtcss_write(davinci_rtc, days & 0xFF, PRTCSS_RTC_DAY0);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	davinci_rtcss_calendar_wait(davinci_rtc);
325*4882a593Smuzhiyun 	rtcss_write(davinci_rtc, (days & 0xFF00) >> 8, PRTCSS_RTC_DAY1);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	rtc_cctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CCTRL);
328*4882a593Smuzhiyun 	rtc_cctrl |= PRTCSS_RTC_CCTRL_CAEN;
329*4882a593Smuzhiyun 	rtcss_write(davinci_rtc, rtc_cctrl, PRTCSS_RTC_CCTRL);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	spin_unlock_irqrestore(&davinci_rtc_lock, flags);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
davinci_rtc_alarm_irq_enable(struct device * dev,unsigned int enabled)336*4882a593Smuzhiyun static int davinci_rtc_alarm_irq_enable(struct device *dev,
337*4882a593Smuzhiyun 					unsigned int enabled)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
340*4882a593Smuzhiyun 	unsigned long flags;
341*4882a593Smuzhiyun 	u8 rtc_cctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CCTRL);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	spin_lock_irqsave(&davinci_rtc_lock, flags);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	if (enabled)
346*4882a593Smuzhiyun 		rtc_cctrl |= PRTCSS_RTC_CCTRL_DAEN |
347*4882a593Smuzhiyun 			     PRTCSS_RTC_CCTRL_HAEN |
348*4882a593Smuzhiyun 			     PRTCSS_RTC_CCTRL_MAEN |
349*4882a593Smuzhiyun 			     PRTCSS_RTC_CCTRL_ALMFLG |
350*4882a593Smuzhiyun 			     PRTCSS_RTC_CCTRL_AIEN;
351*4882a593Smuzhiyun 	else
352*4882a593Smuzhiyun 		rtc_cctrl &= ~PRTCSS_RTC_CCTRL_AIEN;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	davinci_rtcss_calendar_wait(davinci_rtc);
355*4882a593Smuzhiyun 	rtcss_write(davinci_rtc, rtc_cctrl, PRTCSS_RTC_CCTRL);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	spin_unlock_irqrestore(&davinci_rtc_lock, flags);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	return 0;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
davinci_rtc_read_alarm(struct device * dev,struct rtc_wkalrm * alm)362*4882a593Smuzhiyun static int davinci_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alm)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
365*4882a593Smuzhiyun 	u16 days = 0;
366*4882a593Smuzhiyun 	u8 day0, day1;
367*4882a593Smuzhiyun 	unsigned long flags;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	alm->time.tm_sec = 0;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	spin_lock_irqsave(&davinci_rtc_lock, flags);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	davinci_rtcss_calendar_wait(davinci_rtc);
374*4882a593Smuzhiyun 	alm->time.tm_min = bcd2bin(rtcss_read(davinci_rtc, PRTCSS_RTC_AMIN));
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	davinci_rtcss_calendar_wait(davinci_rtc);
377*4882a593Smuzhiyun 	alm->time.tm_hour = bcd2bin(rtcss_read(davinci_rtc, PRTCSS_RTC_AHOUR));
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	davinci_rtcss_calendar_wait(davinci_rtc);
380*4882a593Smuzhiyun 	day0 = rtcss_read(davinci_rtc, PRTCSS_RTC_ADAY0);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	davinci_rtcss_calendar_wait(davinci_rtc);
383*4882a593Smuzhiyun 	day1 = rtcss_read(davinci_rtc, PRTCSS_RTC_ADAY1);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	spin_unlock_irqrestore(&davinci_rtc_lock, flags);
386*4882a593Smuzhiyun 	days |= day1;
387*4882a593Smuzhiyun 	days <<= 8;
388*4882a593Smuzhiyun 	days |= day0;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	convertfromdays(days, &alm->time);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	alm->pending = !!(rtcss_read(davinci_rtc,
393*4882a593Smuzhiyun 			  PRTCSS_RTC_CCTRL) &
394*4882a593Smuzhiyun 			PRTCSS_RTC_CCTRL_AIEN);
395*4882a593Smuzhiyun 	alm->enabled = alm->pending && device_may_wakeup(dev);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	return 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
davinci_rtc_set_alarm(struct device * dev,struct rtc_wkalrm * alm)400*4882a593Smuzhiyun static int davinci_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alm)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
403*4882a593Smuzhiyun 	unsigned long flags;
404*4882a593Smuzhiyun 	u16 days;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	convert2days(&days, &alm->time);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	spin_lock_irqsave(&davinci_rtc_lock, flags);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	davinci_rtcss_calendar_wait(davinci_rtc);
411*4882a593Smuzhiyun 	rtcss_write(davinci_rtc, bin2bcd(alm->time.tm_min), PRTCSS_RTC_AMIN);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	davinci_rtcss_calendar_wait(davinci_rtc);
414*4882a593Smuzhiyun 	rtcss_write(davinci_rtc, bin2bcd(alm->time.tm_hour), PRTCSS_RTC_AHOUR);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	davinci_rtcss_calendar_wait(davinci_rtc);
417*4882a593Smuzhiyun 	rtcss_write(davinci_rtc, days & 0xFF, PRTCSS_RTC_ADAY0);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	davinci_rtcss_calendar_wait(davinci_rtc);
420*4882a593Smuzhiyun 	rtcss_write(davinci_rtc, (days & 0xFF00) >> 8, PRTCSS_RTC_ADAY1);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	spin_unlock_irqrestore(&davinci_rtc_lock, flags);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	return 0;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun static const struct rtc_class_ops davinci_rtc_ops = {
428*4882a593Smuzhiyun 	.ioctl			= davinci_rtc_ioctl,
429*4882a593Smuzhiyun 	.read_time		= davinci_rtc_read_time,
430*4882a593Smuzhiyun 	.set_time		= davinci_rtc_set_time,
431*4882a593Smuzhiyun 	.alarm_irq_enable	= davinci_rtc_alarm_irq_enable,
432*4882a593Smuzhiyun 	.read_alarm		= davinci_rtc_read_alarm,
433*4882a593Smuzhiyun 	.set_alarm		= davinci_rtc_set_alarm,
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun 
davinci_rtc_probe(struct platform_device * pdev)436*4882a593Smuzhiyun static int __init davinci_rtc_probe(struct platform_device *pdev)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
439*4882a593Smuzhiyun 	struct davinci_rtc *davinci_rtc;
440*4882a593Smuzhiyun 	int ret = 0;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	davinci_rtc = devm_kzalloc(&pdev->dev, sizeof(struct davinci_rtc), GFP_KERNEL);
443*4882a593Smuzhiyun 	if (!davinci_rtc)
444*4882a593Smuzhiyun 		return -ENOMEM;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	davinci_rtc->irq = platform_get_irq(pdev, 0);
447*4882a593Smuzhiyun 	if (davinci_rtc->irq < 0)
448*4882a593Smuzhiyun 		return davinci_rtc->irq;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	davinci_rtc->base = devm_platform_ioremap_resource(pdev, 0);
451*4882a593Smuzhiyun 	if (IS_ERR(davinci_rtc->base))
452*4882a593Smuzhiyun 		return PTR_ERR(davinci_rtc->base);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	platform_set_drvdata(pdev, davinci_rtc);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	davinci_rtc->rtc = devm_rtc_allocate_device(&pdev->dev);
457*4882a593Smuzhiyun 	if (IS_ERR(davinci_rtc->rtc))
458*4882a593Smuzhiyun 		return PTR_ERR(davinci_rtc->rtc);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	davinci_rtc->rtc->ops = &davinci_rtc_ops;
461*4882a593Smuzhiyun 	davinci_rtc->rtc->range_min = RTC_TIMESTAMP_BEGIN_2000;
462*4882a593Smuzhiyun 	davinci_rtc->rtc->range_max = RTC_TIMESTAMP_BEGIN_2000 + (1 << 16) * 86400ULL - 1;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	rtcif_write(davinci_rtc, PRTCIF_INTFLG_RTCSS, PRTCIF_INTFLG);
465*4882a593Smuzhiyun 	rtcif_write(davinci_rtc, 0, PRTCIF_INTEN);
466*4882a593Smuzhiyun 	rtcss_write(davinci_rtc, 0, PRTCSS_RTC_INTC_EXTENA1);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	rtcss_write(davinci_rtc, 0, PRTCSS_RTC_CTRL);
469*4882a593Smuzhiyun 	rtcss_write(davinci_rtc, 0, PRTCSS_RTC_CCTRL);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	ret = devm_request_irq(dev, davinci_rtc->irq, davinci_rtc_interrupt,
472*4882a593Smuzhiyun 			  0, "davinci_rtc", davinci_rtc);
473*4882a593Smuzhiyun 	if (ret < 0) {
474*4882a593Smuzhiyun 		dev_err(dev, "unable to register davinci RTC interrupt\n");
475*4882a593Smuzhiyun 		return ret;
476*4882a593Smuzhiyun 	}
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	/* Enable interrupts */
479*4882a593Smuzhiyun 	rtcif_write(davinci_rtc, PRTCIF_INTEN_RTCSS, PRTCIF_INTEN);
480*4882a593Smuzhiyun 	rtcss_write(davinci_rtc, PRTCSS_RTC_INTC_EXTENA1_MASK,
481*4882a593Smuzhiyun 			    PRTCSS_RTC_INTC_EXTENA1);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	rtcss_write(davinci_rtc, PRTCSS_RTC_CCTRL_CAEN, PRTCSS_RTC_CCTRL);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	device_init_wakeup(&pdev->dev, 0);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	return rtc_register_device(davinci_rtc->rtc);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun 
davinci_rtc_remove(struct platform_device * pdev)490*4882a593Smuzhiyun static int __exit davinci_rtc_remove(struct platform_device *pdev)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	struct davinci_rtc *davinci_rtc = platform_get_drvdata(pdev);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	device_init_wakeup(&pdev->dev, 0);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	rtcif_write(davinci_rtc, 0, PRTCIF_INTEN);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	return 0;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun static struct platform_driver davinci_rtc_driver = {
502*4882a593Smuzhiyun 	.remove		= __exit_p(davinci_rtc_remove),
503*4882a593Smuzhiyun 	.driver		= {
504*4882a593Smuzhiyun 		.name = "rtc_davinci",
505*4882a593Smuzhiyun 	},
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun module_platform_driver_probe(davinci_rtc_driver, davinci_rtc_probe);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun MODULE_AUTHOR("Miguel Aguilar <miguel.aguilar@ridgerun.com>");
511*4882a593Smuzhiyun MODULE_DESCRIPTION("Texas Instruments DaVinci PRTC Driver");
512*4882a593Smuzhiyun MODULE_LICENSE("GPL");
513