1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2016 Oleksij Rempel <linux@rempel-privat.de>
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/interrupt.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/rtc.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /* Miscellaneous registers */
15*4882a593Smuzhiyun /* Interrupt Location Register */
16*4882a593Smuzhiyun #define HW_ILR 0x00
17*4882a593Smuzhiyun #define BM_RTCALF BIT(1)
18*4882a593Smuzhiyun #define BM_RTCCIF BIT(0)
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* Clock Control Register */
21*4882a593Smuzhiyun #define HW_CCR 0x08
22*4882a593Smuzhiyun /* Calibration counter disable */
23*4882a593Smuzhiyun #define BM_CCALOFF BIT(4)
24*4882a593Smuzhiyun /* Reset internal oscillator divider */
25*4882a593Smuzhiyun #define BM_CTCRST BIT(1)
26*4882a593Smuzhiyun /* Clock Enable */
27*4882a593Smuzhiyun #define BM_CLKEN BIT(0)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* Counter Increment Interrupt Register */
30*4882a593Smuzhiyun #define HW_CIIR 0x0C
31*4882a593Smuzhiyun #define BM_CIIR_IMYEAR BIT(7)
32*4882a593Smuzhiyun #define BM_CIIR_IMMON BIT(6)
33*4882a593Smuzhiyun #define BM_CIIR_IMDOY BIT(5)
34*4882a593Smuzhiyun #define BM_CIIR_IMDOW BIT(4)
35*4882a593Smuzhiyun #define BM_CIIR_IMDOM BIT(3)
36*4882a593Smuzhiyun #define BM_CIIR_IMHOUR BIT(2)
37*4882a593Smuzhiyun #define BM_CIIR_IMMIN BIT(1)
38*4882a593Smuzhiyun #define BM_CIIR_IMSEC BIT(0)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* Alarm Mask Register */
41*4882a593Smuzhiyun #define HW_AMR 0x10
42*4882a593Smuzhiyun #define BM_AMR_IMYEAR BIT(7)
43*4882a593Smuzhiyun #define BM_AMR_IMMON BIT(6)
44*4882a593Smuzhiyun #define BM_AMR_IMDOY BIT(5)
45*4882a593Smuzhiyun #define BM_AMR_IMDOW BIT(4)
46*4882a593Smuzhiyun #define BM_AMR_IMDOM BIT(3)
47*4882a593Smuzhiyun #define BM_AMR_IMHOUR BIT(2)
48*4882a593Smuzhiyun #define BM_AMR_IMMIN BIT(1)
49*4882a593Smuzhiyun #define BM_AMR_IMSEC BIT(0)
50*4882a593Smuzhiyun #define BM_AMR_OFF 0xff
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* Consolidated time registers */
53*4882a593Smuzhiyun #define HW_CTIME0 0x14
54*4882a593Smuzhiyun #define BM_CTIME0_DOW_S 24
55*4882a593Smuzhiyun #define BM_CTIME0_DOW_M 0x7
56*4882a593Smuzhiyun #define BM_CTIME0_HOUR_S 16
57*4882a593Smuzhiyun #define BM_CTIME0_HOUR_M 0x1f
58*4882a593Smuzhiyun #define BM_CTIME0_MIN_S 8
59*4882a593Smuzhiyun #define BM_CTIME0_MIN_M 0x3f
60*4882a593Smuzhiyun #define BM_CTIME0_SEC_S 0
61*4882a593Smuzhiyun #define BM_CTIME0_SEC_M 0x3f
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define HW_CTIME1 0x18
64*4882a593Smuzhiyun #define BM_CTIME1_YEAR_S 16
65*4882a593Smuzhiyun #define BM_CTIME1_YEAR_M 0xfff
66*4882a593Smuzhiyun #define BM_CTIME1_MON_S 8
67*4882a593Smuzhiyun #define BM_CTIME1_MON_M 0xf
68*4882a593Smuzhiyun #define BM_CTIME1_DOM_S 0
69*4882a593Smuzhiyun #define BM_CTIME1_DOM_M 0x1f
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define HW_CTIME2 0x1C
72*4882a593Smuzhiyun #define BM_CTIME2_DOY_S 0
73*4882a593Smuzhiyun #define BM_CTIME2_DOY_M 0xfff
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* Time counter registers */
76*4882a593Smuzhiyun #define HW_SEC 0x20
77*4882a593Smuzhiyun #define HW_MIN 0x24
78*4882a593Smuzhiyun #define HW_HOUR 0x28
79*4882a593Smuzhiyun #define HW_DOM 0x2C
80*4882a593Smuzhiyun #define HW_DOW 0x30
81*4882a593Smuzhiyun #define HW_DOY 0x34
82*4882a593Smuzhiyun #define HW_MONTH 0x38
83*4882a593Smuzhiyun #define HW_YEAR 0x3C
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define HW_CALIBRATION 0x40
86*4882a593Smuzhiyun #define BM_CALDIR_BACK BIT(17)
87*4882a593Smuzhiyun #define BM_CALVAL_M 0x1ffff
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* General purpose registers */
90*4882a593Smuzhiyun #define HW_GPREG0 0x44
91*4882a593Smuzhiyun #define HW_GPREG1 0x48
92*4882a593Smuzhiyun #define HW_GPREG2 0x4C
93*4882a593Smuzhiyun #define HW_GPREG3 0x50
94*4882a593Smuzhiyun #define HW_GPREG4 0x54
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* Alarm register group */
97*4882a593Smuzhiyun #define HW_ALSEC 0x60
98*4882a593Smuzhiyun #define HW_ALMIN 0x64
99*4882a593Smuzhiyun #define HW_ALHOUR 0x68
100*4882a593Smuzhiyun #define HW_ALDOM 0x6C
101*4882a593Smuzhiyun #define HW_ALDOW 0x70
102*4882a593Smuzhiyun #define HW_ALDOY 0x74
103*4882a593Smuzhiyun #define HW_ALMON 0x78
104*4882a593Smuzhiyun #define HW_ALYEAR 0x7C
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun struct asm9260_rtc_priv {
107*4882a593Smuzhiyun struct device *dev;
108*4882a593Smuzhiyun void __iomem *iobase;
109*4882a593Smuzhiyun struct rtc_device *rtc;
110*4882a593Smuzhiyun struct clk *clk;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
asm9260_rtc_irq(int irq,void * dev_id)113*4882a593Smuzhiyun static irqreturn_t asm9260_rtc_irq(int irq, void *dev_id)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun struct asm9260_rtc_priv *priv = dev_id;
116*4882a593Smuzhiyun u32 isr;
117*4882a593Smuzhiyun unsigned long events = 0;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun mutex_lock(&priv->rtc->ops_lock);
120*4882a593Smuzhiyun isr = ioread32(priv->iobase + HW_CIIR);
121*4882a593Smuzhiyun if (!isr) {
122*4882a593Smuzhiyun mutex_unlock(&priv->rtc->ops_lock);
123*4882a593Smuzhiyun return IRQ_NONE;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun iowrite32(0, priv->iobase + HW_CIIR);
127*4882a593Smuzhiyun mutex_unlock(&priv->rtc->ops_lock);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun events |= RTC_AF | RTC_IRQF;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun rtc_update_irq(priv->rtc, 1, events);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return IRQ_HANDLED;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
asm9260_rtc_read_time(struct device * dev,struct rtc_time * tm)136*4882a593Smuzhiyun static int asm9260_rtc_read_time(struct device *dev, struct rtc_time *tm)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun struct asm9260_rtc_priv *priv = dev_get_drvdata(dev);
139*4882a593Smuzhiyun u32 ctime0, ctime1, ctime2;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun ctime0 = ioread32(priv->iobase + HW_CTIME0);
142*4882a593Smuzhiyun ctime1 = ioread32(priv->iobase + HW_CTIME1);
143*4882a593Smuzhiyun ctime2 = ioread32(priv->iobase + HW_CTIME2);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun if (ctime1 != ioread32(priv->iobase + HW_CTIME1)) {
146*4882a593Smuzhiyun /*
147*4882a593Smuzhiyun * woops, counter flipped right now. Now we are safe
148*4882a593Smuzhiyun * to reread.
149*4882a593Smuzhiyun */
150*4882a593Smuzhiyun ctime0 = ioread32(priv->iobase + HW_CTIME0);
151*4882a593Smuzhiyun ctime1 = ioread32(priv->iobase + HW_CTIME1);
152*4882a593Smuzhiyun ctime2 = ioread32(priv->iobase + HW_CTIME2);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun tm->tm_sec = (ctime0 >> BM_CTIME0_SEC_S) & BM_CTIME0_SEC_M;
156*4882a593Smuzhiyun tm->tm_min = (ctime0 >> BM_CTIME0_MIN_S) & BM_CTIME0_MIN_M;
157*4882a593Smuzhiyun tm->tm_hour = (ctime0 >> BM_CTIME0_HOUR_S) & BM_CTIME0_HOUR_M;
158*4882a593Smuzhiyun tm->tm_wday = (ctime0 >> BM_CTIME0_DOW_S) & BM_CTIME0_DOW_M;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun tm->tm_mday = (ctime1 >> BM_CTIME1_DOM_S) & BM_CTIME1_DOM_M;
161*4882a593Smuzhiyun tm->tm_mon = (ctime1 >> BM_CTIME1_MON_S) & BM_CTIME1_MON_M;
162*4882a593Smuzhiyun tm->tm_year = (ctime1 >> BM_CTIME1_YEAR_S) & BM_CTIME1_YEAR_M;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun tm->tm_yday = (ctime2 >> BM_CTIME2_DOY_S) & BM_CTIME2_DOY_M;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
asm9260_rtc_set_time(struct device * dev,struct rtc_time * tm)169*4882a593Smuzhiyun static int asm9260_rtc_set_time(struct device *dev, struct rtc_time *tm)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun struct asm9260_rtc_priv *priv = dev_get_drvdata(dev);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /*
174*4882a593Smuzhiyun * make sure SEC counter will not flip other counter on write time,
175*4882a593Smuzhiyun * real value will be written at the enf of sequence.
176*4882a593Smuzhiyun */
177*4882a593Smuzhiyun iowrite32(0, priv->iobase + HW_SEC);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun iowrite32(tm->tm_year, priv->iobase + HW_YEAR);
180*4882a593Smuzhiyun iowrite32(tm->tm_mon, priv->iobase + HW_MONTH);
181*4882a593Smuzhiyun iowrite32(tm->tm_mday, priv->iobase + HW_DOM);
182*4882a593Smuzhiyun iowrite32(tm->tm_wday, priv->iobase + HW_DOW);
183*4882a593Smuzhiyun iowrite32(tm->tm_yday, priv->iobase + HW_DOY);
184*4882a593Smuzhiyun iowrite32(tm->tm_hour, priv->iobase + HW_HOUR);
185*4882a593Smuzhiyun iowrite32(tm->tm_min, priv->iobase + HW_MIN);
186*4882a593Smuzhiyun iowrite32(tm->tm_sec, priv->iobase + HW_SEC);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun return 0;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
asm9260_rtc_read_alarm(struct device * dev,struct rtc_wkalrm * alrm)191*4882a593Smuzhiyun static int asm9260_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun struct asm9260_rtc_priv *priv = dev_get_drvdata(dev);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun alrm->time.tm_year = ioread32(priv->iobase + HW_ALYEAR);
196*4882a593Smuzhiyun alrm->time.tm_mon = ioread32(priv->iobase + HW_ALMON);
197*4882a593Smuzhiyun alrm->time.tm_mday = ioread32(priv->iobase + HW_ALDOM);
198*4882a593Smuzhiyun alrm->time.tm_wday = ioread32(priv->iobase + HW_ALDOW);
199*4882a593Smuzhiyun alrm->time.tm_yday = ioread32(priv->iobase + HW_ALDOY);
200*4882a593Smuzhiyun alrm->time.tm_hour = ioread32(priv->iobase + HW_ALHOUR);
201*4882a593Smuzhiyun alrm->time.tm_min = ioread32(priv->iobase + HW_ALMIN);
202*4882a593Smuzhiyun alrm->time.tm_sec = ioread32(priv->iobase + HW_ALSEC);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun alrm->enabled = ioread32(priv->iobase + HW_AMR) ? 1 : 0;
205*4882a593Smuzhiyun alrm->pending = ioread32(priv->iobase + HW_CIIR) ? 1 : 0;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun return rtc_valid_tm(&alrm->time);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
asm9260_rtc_set_alarm(struct device * dev,struct rtc_wkalrm * alrm)210*4882a593Smuzhiyun static int asm9260_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun struct asm9260_rtc_priv *priv = dev_get_drvdata(dev);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun iowrite32(alrm->time.tm_year, priv->iobase + HW_ALYEAR);
215*4882a593Smuzhiyun iowrite32(alrm->time.tm_mon, priv->iobase + HW_ALMON);
216*4882a593Smuzhiyun iowrite32(alrm->time.tm_mday, priv->iobase + HW_ALDOM);
217*4882a593Smuzhiyun iowrite32(alrm->time.tm_wday, priv->iobase + HW_ALDOW);
218*4882a593Smuzhiyun iowrite32(alrm->time.tm_yday, priv->iobase + HW_ALDOY);
219*4882a593Smuzhiyun iowrite32(alrm->time.tm_hour, priv->iobase + HW_ALHOUR);
220*4882a593Smuzhiyun iowrite32(alrm->time.tm_min, priv->iobase + HW_ALMIN);
221*4882a593Smuzhiyun iowrite32(alrm->time.tm_sec, priv->iobase + HW_ALSEC);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun iowrite32(alrm->enabled ? 0 : BM_AMR_OFF, priv->iobase + HW_AMR);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun return 0;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
asm9260_alarm_irq_enable(struct device * dev,unsigned int enabled)228*4882a593Smuzhiyun static int asm9260_alarm_irq_enable(struct device *dev, unsigned int enabled)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun struct asm9260_rtc_priv *priv = dev_get_drvdata(dev);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun iowrite32(enabled ? 0 : BM_AMR_OFF, priv->iobase + HW_AMR);
233*4882a593Smuzhiyun return 0;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun static const struct rtc_class_ops asm9260_rtc_ops = {
237*4882a593Smuzhiyun .read_time = asm9260_rtc_read_time,
238*4882a593Smuzhiyun .set_time = asm9260_rtc_set_time,
239*4882a593Smuzhiyun .read_alarm = asm9260_rtc_read_alarm,
240*4882a593Smuzhiyun .set_alarm = asm9260_rtc_set_alarm,
241*4882a593Smuzhiyun .alarm_irq_enable = asm9260_alarm_irq_enable,
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
asm9260_rtc_probe(struct platform_device * pdev)244*4882a593Smuzhiyun static int asm9260_rtc_probe(struct platform_device *pdev)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun struct asm9260_rtc_priv *priv;
247*4882a593Smuzhiyun struct device *dev = &pdev->dev;
248*4882a593Smuzhiyun int irq_alarm, ret;
249*4882a593Smuzhiyun u32 ccr;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(struct asm9260_rtc_priv), GFP_KERNEL);
252*4882a593Smuzhiyun if (!priv)
253*4882a593Smuzhiyun return -ENOMEM;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun priv->dev = &pdev->dev;
256*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun irq_alarm = platform_get_irq(pdev, 0);
259*4882a593Smuzhiyun if (irq_alarm < 0)
260*4882a593Smuzhiyun return irq_alarm;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun priv->iobase = devm_platform_ioremap_resource(pdev, 0);
263*4882a593Smuzhiyun if (IS_ERR(priv->iobase))
264*4882a593Smuzhiyun return PTR_ERR(priv->iobase);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun priv->clk = devm_clk_get(dev, "ahb");
267*4882a593Smuzhiyun if (IS_ERR(priv->clk))
268*4882a593Smuzhiyun return PTR_ERR(priv->clk);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun ret = clk_prepare_enable(priv->clk);
271*4882a593Smuzhiyun if (ret) {
272*4882a593Smuzhiyun dev_err(dev, "Failed to enable clk!\n");
273*4882a593Smuzhiyun return ret;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun ccr = ioread32(priv->iobase + HW_CCR);
277*4882a593Smuzhiyun /* if dev is not enabled, reset it */
278*4882a593Smuzhiyun if ((ccr & (BM_CLKEN | BM_CTCRST)) != BM_CLKEN) {
279*4882a593Smuzhiyun iowrite32(BM_CTCRST, priv->iobase + HW_CCR);
280*4882a593Smuzhiyun ccr = 0;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun iowrite32(BM_CLKEN | ccr, priv->iobase + HW_CCR);
284*4882a593Smuzhiyun iowrite32(0, priv->iobase + HW_CIIR);
285*4882a593Smuzhiyun iowrite32(BM_AMR_OFF, priv->iobase + HW_AMR);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun priv->rtc = devm_rtc_device_register(dev, dev_name(dev),
288*4882a593Smuzhiyun &asm9260_rtc_ops, THIS_MODULE);
289*4882a593Smuzhiyun if (IS_ERR(priv->rtc)) {
290*4882a593Smuzhiyun ret = PTR_ERR(priv->rtc);
291*4882a593Smuzhiyun dev_err(dev, "Failed to register RTC device: %d\n", ret);
292*4882a593Smuzhiyun goto err_return;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun ret = devm_request_threaded_irq(dev, irq_alarm, NULL,
296*4882a593Smuzhiyun asm9260_rtc_irq, IRQF_ONESHOT,
297*4882a593Smuzhiyun dev_name(dev), priv);
298*4882a593Smuzhiyun if (ret < 0) {
299*4882a593Smuzhiyun dev_err(dev, "can't get irq %i, err %d\n",
300*4882a593Smuzhiyun irq_alarm, ret);
301*4882a593Smuzhiyun goto err_return;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun return 0;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun err_return:
307*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
308*4882a593Smuzhiyun return ret;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
asm9260_rtc_remove(struct platform_device * pdev)311*4882a593Smuzhiyun static int asm9260_rtc_remove(struct platform_device *pdev)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun struct asm9260_rtc_priv *priv = platform_get_drvdata(pdev);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* Disable alarm matching */
316*4882a593Smuzhiyun iowrite32(BM_AMR_OFF, priv->iobase + HW_AMR);
317*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
318*4882a593Smuzhiyun return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun static const struct of_device_id asm9260_dt_ids[] = {
322*4882a593Smuzhiyun { .compatible = "alphascale,asm9260-rtc", },
323*4882a593Smuzhiyun {}
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, asm9260_dt_ids);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun static struct platform_driver asm9260_rtc_driver = {
328*4882a593Smuzhiyun .probe = asm9260_rtc_probe,
329*4882a593Smuzhiyun .remove = asm9260_rtc_remove,
330*4882a593Smuzhiyun .driver = {
331*4882a593Smuzhiyun .name = "asm9260-rtc",
332*4882a593Smuzhiyun .of_match_table = asm9260_dt_ids,
333*4882a593Smuzhiyun },
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun module_platform_driver(asm9260_rtc_driver);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun MODULE_AUTHOR("Oleksij Rempel <linux@rempel-privat.de>");
339*4882a593Smuzhiyun MODULE_DESCRIPTION("Alphascale asm9260 SoC Realtime Clock Driver (RTC)");
340*4882a593Smuzhiyun MODULE_LICENSE("GPL");
341