1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * RTC Driver for X-Powers AC100
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2016 Chen-Yu Tsai
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Chen-Yu Tsai <wens@csie.org>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/bcd.h>
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/device.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/mfd/ac100.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/mutex.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/regmap.h>
21*4882a593Smuzhiyun #include <linux/rtc.h>
22*4882a593Smuzhiyun #include <linux/types.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* Control register */
25*4882a593Smuzhiyun #define AC100_RTC_CTRL_24HOUR BIT(0)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /* Clock output register bits */
28*4882a593Smuzhiyun #define AC100_CLKOUT_PRE_DIV_SHIFT 5
29*4882a593Smuzhiyun #define AC100_CLKOUT_PRE_DIV_WIDTH 3
30*4882a593Smuzhiyun #define AC100_CLKOUT_MUX_SHIFT 4
31*4882a593Smuzhiyun #define AC100_CLKOUT_MUX_WIDTH 1
32*4882a593Smuzhiyun #define AC100_CLKOUT_DIV_SHIFT 1
33*4882a593Smuzhiyun #define AC100_CLKOUT_DIV_WIDTH 3
34*4882a593Smuzhiyun #define AC100_CLKOUT_EN BIT(0)
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* RTC */
37*4882a593Smuzhiyun #define AC100_RTC_SEC_MASK GENMASK(6, 0)
38*4882a593Smuzhiyun #define AC100_RTC_MIN_MASK GENMASK(6, 0)
39*4882a593Smuzhiyun #define AC100_RTC_HOU_MASK GENMASK(5, 0)
40*4882a593Smuzhiyun #define AC100_RTC_WEE_MASK GENMASK(2, 0)
41*4882a593Smuzhiyun #define AC100_RTC_DAY_MASK GENMASK(5, 0)
42*4882a593Smuzhiyun #define AC100_RTC_MON_MASK GENMASK(4, 0)
43*4882a593Smuzhiyun #define AC100_RTC_YEA_MASK GENMASK(7, 0)
44*4882a593Smuzhiyun #define AC100_RTC_YEA_LEAP BIT(15)
45*4882a593Smuzhiyun #define AC100_RTC_UPD_TRIGGER BIT(15)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Alarm (wall clock) */
48*4882a593Smuzhiyun #define AC100_ALM_INT_ENABLE BIT(0)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define AC100_ALM_SEC_MASK GENMASK(6, 0)
51*4882a593Smuzhiyun #define AC100_ALM_MIN_MASK GENMASK(6, 0)
52*4882a593Smuzhiyun #define AC100_ALM_HOU_MASK GENMASK(5, 0)
53*4882a593Smuzhiyun #define AC100_ALM_WEE_MASK GENMASK(2, 0)
54*4882a593Smuzhiyun #define AC100_ALM_DAY_MASK GENMASK(5, 0)
55*4882a593Smuzhiyun #define AC100_ALM_MON_MASK GENMASK(4, 0)
56*4882a593Smuzhiyun #define AC100_ALM_YEA_MASK GENMASK(7, 0)
57*4882a593Smuzhiyun #define AC100_ALM_ENABLE_FLAG BIT(15)
58*4882a593Smuzhiyun #define AC100_ALM_UPD_TRIGGER BIT(15)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun * The year parameter passed to the driver is usually an offset relative to
62*4882a593Smuzhiyun * the year 1900. This macro is used to convert this offset to another one
63*4882a593Smuzhiyun * relative to the minimum year allowed by the hardware.
64*4882a593Smuzhiyun *
65*4882a593Smuzhiyun * The year range is 1970 - 2069. This range is selected to match Allwinner's
66*4882a593Smuzhiyun * driver.
67*4882a593Smuzhiyun */
68*4882a593Smuzhiyun #define AC100_YEAR_MIN 1970
69*4882a593Smuzhiyun #define AC100_YEAR_MAX 2069
70*4882a593Smuzhiyun #define AC100_YEAR_OFF (AC100_YEAR_MIN - 1900)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun struct ac100_clkout {
73*4882a593Smuzhiyun struct clk_hw hw;
74*4882a593Smuzhiyun struct regmap *regmap;
75*4882a593Smuzhiyun u8 offset;
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define to_ac100_clkout(_hw) container_of(_hw, struct ac100_clkout, hw)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define AC100_RTC_32K_NAME "ac100-rtc-32k"
81*4882a593Smuzhiyun #define AC100_RTC_32K_RATE 32768
82*4882a593Smuzhiyun #define AC100_CLKOUT_NUM 3
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun static const char * const ac100_clkout_names[AC100_CLKOUT_NUM] = {
85*4882a593Smuzhiyun "ac100-cko1-rtc",
86*4882a593Smuzhiyun "ac100-cko2-rtc",
87*4882a593Smuzhiyun "ac100-cko3-rtc",
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun struct ac100_rtc_dev {
91*4882a593Smuzhiyun struct rtc_device *rtc;
92*4882a593Smuzhiyun struct device *dev;
93*4882a593Smuzhiyun struct regmap *regmap;
94*4882a593Smuzhiyun int irq;
95*4882a593Smuzhiyun unsigned long alarm;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun struct clk_hw *rtc_32k_clk;
98*4882a593Smuzhiyun struct ac100_clkout clks[AC100_CLKOUT_NUM];
99*4882a593Smuzhiyun struct clk_hw_onecell_data *clk_data;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /**
103*4882a593Smuzhiyun * Clock controls for 3 clock output pins
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun static const struct clk_div_table ac100_clkout_prediv[] = {
107*4882a593Smuzhiyun { .val = 0, .div = 1 },
108*4882a593Smuzhiyun { .val = 1, .div = 2 },
109*4882a593Smuzhiyun { .val = 2, .div = 4 },
110*4882a593Smuzhiyun { .val = 3, .div = 8 },
111*4882a593Smuzhiyun { .val = 4, .div = 16 },
112*4882a593Smuzhiyun { .val = 5, .div = 32 },
113*4882a593Smuzhiyun { .val = 6, .div = 64 },
114*4882a593Smuzhiyun { .val = 7, .div = 122 },
115*4882a593Smuzhiyun { },
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* Abuse the fact that one parent is 32768 Hz, and the other is 4 MHz */
ac100_clkout_recalc_rate(struct clk_hw * hw,unsigned long prate)119*4882a593Smuzhiyun static unsigned long ac100_clkout_recalc_rate(struct clk_hw *hw,
120*4882a593Smuzhiyun unsigned long prate)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun struct ac100_clkout *clk = to_ac100_clkout(hw);
123*4882a593Smuzhiyun unsigned int reg, div;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun regmap_read(clk->regmap, clk->offset, ®);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* Handle pre-divider first */
128*4882a593Smuzhiyun if (prate != AC100_RTC_32K_RATE) {
129*4882a593Smuzhiyun div = (reg >> AC100_CLKOUT_PRE_DIV_SHIFT) &
130*4882a593Smuzhiyun ((1 << AC100_CLKOUT_PRE_DIV_WIDTH) - 1);
131*4882a593Smuzhiyun prate = divider_recalc_rate(hw, prate, div,
132*4882a593Smuzhiyun ac100_clkout_prediv, 0,
133*4882a593Smuzhiyun AC100_CLKOUT_PRE_DIV_WIDTH);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun div = (reg >> AC100_CLKOUT_DIV_SHIFT) &
137*4882a593Smuzhiyun (BIT(AC100_CLKOUT_DIV_WIDTH) - 1);
138*4882a593Smuzhiyun return divider_recalc_rate(hw, prate, div, NULL,
139*4882a593Smuzhiyun CLK_DIVIDER_POWER_OF_TWO,
140*4882a593Smuzhiyun AC100_CLKOUT_DIV_WIDTH);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
ac100_clkout_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long prate)143*4882a593Smuzhiyun static long ac100_clkout_round_rate(struct clk_hw *hw, unsigned long rate,
144*4882a593Smuzhiyun unsigned long prate)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun unsigned long best_rate = 0, tmp_rate, tmp_prate;
147*4882a593Smuzhiyun int i;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun if (prate == AC100_RTC_32K_RATE)
150*4882a593Smuzhiyun return divider_round_rate(hw, rate, &prate, NULL,
151*4882a593Smuzhiyun AC100_CLKOUT_DIV_WIDTH,
152*4882a593Smuzhiyun CLK_DIVIDER_POWER_OF_TWO);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun for (i = 0; ac100_clkout_prediv[i].div; i++) {
155*4882a593Smuzhiyun tmp_prate = DIV_ROUND_UP(prate, ac100_clkout_prediv[i].val);
156*4882a593Smuzhiyun tmp_rate = divider_round_rate(hw, rate, &tmp_prate, NULL,
157*4882a593Smuzhiyun AC100_CLKOUT_DIV_WIDTH,
158*4882a593Smuzhiyun CLK_DIVIDER_POWER_OF_TWO);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (tmp_rate > rate)
161*4882a593Smuzhiyun continue;
162*4882a593Smuzhiyun if (rate - tmp_rate < best_rate - tmp_rate)
163*4882a593Smuzhiyun best_rate = tmp_rate;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return best_rate;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
ac100_clkout_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)169*4882a593Smuzhiyun static int ac100_clkout_determine_rate(struct clk_hw *hw,
170*4882a593Smuzhiyun struct clk_rate_request *req)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun struct clk_hw *best_parent;
173*4882a593Smuzhiyun unsigned long best = 0;
174*4882a593Smuzhiyun int i, num_parents = clk_hw_get_num_parents(hw);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun for (i = 0; i < num_parents; i++) {
177*4882a593Smuzhiyun struct clk_hw *parent = clk_hw_get_parent_by_index(hw, i);
178*4882a593Smuzhiyun unsigned long tmp, prate;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /*
181*4882a593Smuzhiyun * The clock has two parents, one is a fixed clock which is
182*4882a593Smuzhiyun * internally registered by the ac100 driver. The other parent
183*4882a593Smuzhiyun * is a clock from the codec side of the chip, which we
184*4882a593Smuzhiyun * properly declare and reference in the devicetree and is
185*4882a593Smuzhiyun * not implemented in any driver right now.
186*4882a593Smuzhiyun * If the clock core looks for the parent of that second
187*4882a593Smuzhiyun * missing clock, it can't find one that is registered and
188*4882a593Smuzhiyun * returns NULL.
189*4882a593Smuzhiyun * So we end up in a situation where clk_hw_get_num_parents
190*4882a593Smuzhiyun * returns the amount of clocks we can be parented to, but
191*4882a593Smuzhiyun * clk_hw_get_parent_by_index will not return the orphan
192*4882a593Smuzhiyun * clocks.
193*4882a593Smuzhiyun * Thus we need to check if the parent exists before
194*4882a593Smuzhiyun * we get the parent rate, so we could use the RTC
195*4882a593Smuzhiyun * without waiting for the codec to be supported.
196*4882a593Smuzhiyun */
197*4882a593Smuzhiyun if (!parent)
198*4882a593Smuzhiyun continue;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun prate = clk_hw_get_rate(parent);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun tmp = ac100_clkout_round_rate(hw, req->rate, prate);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun if (tmp > req->rate)
205*4882a593Smuzhiyun continue;
206*4882a593Smuzhiyun if (req->rate - tmp < req->rate - best) {
207*4882a593Smuzhiyun best = tmp;
208*4882a593Smuzhiyun best_parent = parent;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun if (!best)
213*4882a593Smuzhiyun return -EINVAL;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun req->best_parent_hw = best_parent;
216*4882a593Smuzhiyun req->best_parent_rate = best;
217*4882a593Smuzhiyun req->rate = best;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun return 0;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
ac100_clkout_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long prate)222*4882a593Smuzhiyun static int ac100_clkout_set_rate(struct clk_hw *hw, unsigned long rate,
223*4882a593Smuzhiyun unsigned long prate)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun struct ac100_clkout *clk = to_ac100_clkout(hw);
226*4882a593Smuzhiyun int div = 0, pre_div = 0;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun do {
229*4882a593Smuzhiyun div = divider_get_val(rate * ac100_clkout_prediv[pre_div].div,
230*4882a593Smuzhiyun prate, NULL, AC100_CLKOUT_DIV_WIDTH,
231*4882a593Smuzhiyun CLK_DIVIDER_POWER_OF_TWO);
232*4882a593Smuzhiyun if (div >= 0)
233*4882a593Smuzhiyun break;
234*4882a593Smuzhiyun } while (prate != AC100_RTC_32K_RATE &&
235*4882a593Smuzhiyun ac100_clkout_prediv[++pre_div].div);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun if (div < 0)
238*4882a593Smuzhiyun return div;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun pre_div = ac100_clkout_prediv[pre_div].val;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun regmap_update_bits(clk->regmap, clk->offset,
243*4882a593Smuzhiyun ((1 << AC100_CLKOUT_DIV_WIDTH) - 1) << AC100_CLKOUT_DIV_SHIFT |
244*4882a593Smuzhiyun ((1 << AC100_CLKOUT_PRE_DIV_WIDTH) - 1) << AC100_CLKOUT_PRE_DIV_SHIFT,
245*4882a593Smuzhiyun (div - 1) << AC100_CLKOUT_DIV_SHIFT |
246*4882a593Smuzhiyun (pre_div - 1) << AC100_CLKOUT_PRE_DIV_SHIFT);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun return 0;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
ac100_clkout_prepare(struct clk_hw * hw)251*4882a593Smuzhiyun static int ac100_clkout_prepare(struct clk_hw *hw)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun struct ac100_clkout *clk = to_ac100_clkout(hw);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun return regmap_update_bits(clk->regmap, clk->offset, AC100_CLKOUT_EN,
256*4882a593Smuzhiyun AC100_CLKOUT_EN);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
ac100_clkout_unprepare(struct clk_hw * hw)259*4882a593Smuzhiyun static void ac100_clkout_unprepare(struct clk_hw *hw)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct ac100_clkout *clk = to_ac100_clkout(hw);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun regmap_update_bits(clk->regmap, clk->offset, AC100_CLKOUT_EN, 0);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
ac100_clkout_is_prepared(struct clk_hw * hw)266*4882a593Smuzhiyun static int ac100_clkout_is_prepared(struct clk_hw *hw)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun struct ac100_clkout *clk = to_ac100_clkout(hw);
269*4882a593Smuzhiyun unsigned int reg;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun regmap_read(clk->regmap, clk->offset, ®);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return reg & AC100_CLKOUT_EN;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
ac100_clkout_get_parent(struct clk_hw * hw)276*4882a593Smuzhiyun static u8 ac100_clkout_get_parent(struct clk_hw *hw)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun struct ac100_clkout *clk = to_ac100_clkout(hw);
279*4882a593Smuzhiyun unsigned int reg;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun regmap_read(clk->regmap, clk->offset, ®);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun return (reg >> AC100_CLKOUT_MUX_SHIFT) & 0x1;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
ac100_clkout_set_parent(struct clk_hw * hw,u8 index)286*4882a593Smuzhiyun static int ac100_clkout_set_parent(struct clk_hw *hw, u8 index)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun struct ac100_clkout *clk = to_ac100_clkout(hw);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun return regmap_update_bits(clk->regmap, clk->offset,
291*4882a593Smuzhiyun BIT(AC100_CLKOUT_MUX_SHIFT),
292*4882a593Smuzhiyun index ? BIT(AC100_CLKOUT_MUX_SHIFT) : 0);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun static const struct clk_ops ac100_clkout_ops = {
296*4882a593Smuzhiyun .prepare = ac100_clkout_prepare,
297*4882a593Smuzhiyun .unprepare = ac100_clkout_unprepare,
298*4882a593Smuzhiyun .is_prepared = ac100_clkout_is_prepared,
299*4882a593Smuzhiyun .recalc_rate = ac100_clkout_recalc_rate,
300*4882a593Smuzhiyun .determine_rate = ac100_clkout_determine_rate,
301*4882a593Smuzhiyun .get_parent = ac100_clkout_get_parent,
302*4882a593Smuzhiyun .set_parent = ac100_clkout_set_parent,
303*4882a593Smuzhiyun .set_rate = ac100_clkout_set_rate,
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun
ac100_rtc_register_clks(struct ac100_rtc_dev * chip)306*4882a593Smuzhiyun static int ac100_rtc_register_clks(struct ac100_rtc_dev *chip)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun struct device_node *np = chip->dev->of_node;
309*4882a593Smuzhiyun const char *parents[2] = {AC100_RTC_32K_NAME};
310*4882a593Smuzhiyun int i, ret;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun chip->clk_data = devm_kzalloc(chip->dev,
313*4882a593Smuzhiyun struct_size(chip->clk_data, hws,
314*4882a593Smuzhiyun AC100_CLKOUT_NUM),
315*4882a593Smuzhiyun GFP_KERNEL);
316*4882a593Smuzhiyun if (!chip->clk_data)
317*4882a593Smuzhiyun return -ENOMEM;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun chip->rtc_32k_clk = clk_hw_register_fixed_rate(chip->dev,
320*4882a593Smuzhiyun AC100_RTC_32K_NAME,
321*4882a593Smuzhiyun NULL, 0,
322*4882a593Smuzhiyun AC100_RTC_32K_RATE);
323*4882a593Smuzhiyun if (IS_ERR(chip->rtc_32k_clk)) {
324*4882a593Smuzhiyun ret = PTR_ERR(chip->rtc_32k_clk);
325*4882a593Smuzhiyun dev_err(chip->dev, "Failed to register RTC-32k clock: %d\n",
326*4882a593Smuzhiyun ret);
327*4882a593Smuzhiyun return ret;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun parents[1] = of_clk_get_parent_name(np, 0);
331*4882a593Smuzhiyun if (!parents[1]) {
332*4882a593Smuzhiyun dev_err(chip->dev, "Failed to get ADDA 4M clock\n");
333*4882a593Smuzhiyun return -EINVAL;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun for (i = 0; i < AC100_CLKOUT_NUM; i++) {
337*4882a593Smuzhiyun struct ac100_clkout *clk = &chip->clks[i];
338*4882a593Smuzhiyun struct clk_init_data init = {
339*4882a593Smuzhiyun .name = ac100_clkout_names[i],
340*4882a593Smuzhiyun .ops = &ac100_clkout_ops,
341*4882a593Smuzhiyun .parent_names = parents,
342*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(parents),
343*4882a593Smuzhiyun .flags = 0,
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun of_property_read_string_index(np, "clock-output-names",
347*4882a593Smuzhiyun i, &init.name);
348*4882a593Smuzhiyun clk->regmap = chip->regmap;
349*4882a593Smuzhiyun clk->offset = AC100_CLKOUT_CTRL1 + i;
350*4882a593Smuzhiyun clk->hw.init = &init;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun ret = devm_clk_hw_register(chip->dev, &clk->hw);
353*4882a593Smuzhiyun if (ret) {
354*4882a593Smuzhiyun dev_err(chip->dev, "Failed to register clk '%s': %d\n",
355*4882a593Smuzhiyun init.name, ret);
356*4882a593Smuzhiyun goto err_unregister_rtc_32k;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun chip->clk_data->hws[i] = &clk->hw;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun chip->clk_data->num = i;
363*4882a593Smuzhiyun ret = of_clk_add_hw_provider(np, of_clk_hw_onecell_get, chip->clk_data);
364*4882a593Smuzhiyun if (ret)
365*4882a593Smuzhiyun goto err_unregister_rtc_32k;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun return 0;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun err_unregister_rtc_32k:
370*4882a593Smuzhiyun clk_unregister_fixed_rate(chip->rtc_32k_clk->clk);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun return ret;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
ac100_rtc_unregister_clks(struct ac100_rtc_dev * chip)375*4882a593Smuzhiyun static void ac100_rtc_unregister_clks(struct ac100_rtc_dev *chip)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun of_clk_del_provider(chip->dev->of_node);
378*4882a593Smuzhiyun clk_unregister_fixed_rate(chip->rtc_32k_clk->clk);
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /**
382*4882a593Smuzhiyun * RTC related bits
383*4882a593Smuzhiyun */
ac100_rtc_get_time(struct device * dev,struct rtc_time * rtc_tm)384*4882a593Smuzhiyun static int ac100_rtc_get_time(struct device *dev, struct rtc_time *rtc_tm)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun struct ac100_rtc_dev *chip = dev_get_drvdata(dev);
387*4882a593Smuzhiyun struct regmap *regmap = chip->regmap;
388*4882a593Smuzhiyun u16 reg[7];
389*4882a593Smuzhiyun int ret;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun ret = regmap_bulk_read(regmap, AC100_RTC_SEC, reg, 7);
392*4882a593Smuzhiyun if (ret)
393*4882a593Smuzhiyun return ret;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun rtc_tm->tm_sec = bcd2bin(reg[0] & AC100_RTC_SEC_MASK);
396*4882a593Smuzhiyun rtc_tm->tm_min = bcd2bin(reg[1] & AC100_RTC_MIN_MASK);
397*4882a593Smuzhiyun rtc_tm->tm_hour = bcd2bin(reg[2] & AC100_RTC_HOU_MASK);
398*4882a593Smuzhiyun rtc_tm->tm_wday = bcd2bin(reg[3] & AC100_RTC_WEE_MASK);
399*4882a593Smuzhiyun rtc_tm->tm_mday = bcd2bin(reg[4] & AC100_RTC_DAY_MASK);
400*4882a593Smuzhiyun rtc_tm->tm_mon = bcd2bin(reg[5] & AC100_RTC_MON_MASK) - 1;
401*4882a593Smuzhiyun rtc_tm->tm_year = bcd2bin(reg[6] & AC100_RTC_YEA_MASK) +
402*4882a593Smuzhiyun AC100_YEAR_OFF;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun return 0;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
ac100_rtc_set_time(struct device * dev,struct rtc_time * rtc_tm)407*4882a593Smuzhiyun static int ac100_rtc_set_time(struct device *dev, struct rtc_time *rtc_tm)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun struct ac100_rtc_dev *chip = dev_get_drvdata(dev);
410*4882a593Smuzhiyun struct regmap *regmap = chip->regmap;
411*4882a593Smuzhiyun int year;
412*4882a593Smuzhiyun u16 reg[8];
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /* our RTC has a limited year range... */
415*4882a593Smuzhiyun year = rtc_tm->tm_year - AC100_YEAR_OFF;
416*4882a593Smuzhiyun if (year < 0 || year > (AC100_YEAR_MAX - 1900)) {
417*4882a593Smuzhiyun dev_err(dev, "rtc only supports year in range %d - %d\n",
418*4882a593Smuzhiyun AC100_YEAR_MIN, AC100_YEAR_MAX);
419*4882a593Smuzhiyun return -EINVAL;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* convert to BCD */
423*4882a593Smuzhiyun reg[0] = bin2bcd(rtc_tm->tm_sec) & AC100_RTC_SEC_MASK;
424*4882a593Smuzhiyun reg[1] = bin2bcd(rtc_tm->tm_min) & AC100_RTC_MIN_MASK;
425*4882a593Smuzhiyun reg[2] = bin2bcd(rtc_tm->tm_hour) & AC100_RTC_HOU_MASK;
426*4882a593Smuzhiyun reg[3] = bin2bcd(rtc_tm->tm_wday) & AC100_RTC_WEE_MASK;
427*4882a593Smuzhiyun reg[4] = bin2bcd(rtc_tm->tm_mday) & AC100_RTC_DAY_MASK;
428*4882a593Smuzhiyun reg[5] = bin2bcd(rtc_tm->tm_mon + 1) & AC100_RTC_MON_MASK;
429*4882a593Smuzhiyun reg[6] = bin2bcd(year) & AC100_RTC_YEA_MASK;
430*4882a593Smuzhiyun /* trigger write */
431*4882a593Smuzhiyun reg[7] = AC100_RTC_UPD_TRIGGER;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* Is it a leap year? */
434*4882a593Smuzhiyun if (is_leap_year(year + AC100_YEAR_OFF + 1900))
435*4882a593Smuzhiyun reg[6] |= AC100_RTC_YEA_LEAP;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun return regmap_bulk_write(regmap, AC100_RTC_SEC, reg, 8);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
ac100_rtc_alarm_irq_enable(struct device * dev,unsigned int en)440*4882a593Smuzhiyun static int ac100_rtc_alarm_irq_enable(struct device *dev, unsigned int en)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun struct ac100_rtc_dev *chip = dev_get_drvdata(dev);
443*4882a593Smuzhiyun struct regmap *regmap = chip->regmap;
444*4882a593Smuzhiyun unsigned int val;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun val = en ? AC100_ALM_INT_ENABLE : 0;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun return regmap_write(regmap, AC100_ALM_INT_ENA, val);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
ac100_rtc_get_alarm(struct device * dev,struct rtc_wkalrm * alrm)451*4882a593Smuzhiyun static int ac100_rtc_get_alarm(struct device *dev, struct rtc_wkalrm *alrm)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun struct ac100_rtc_dev *chip = dev_get_drvdata(dev);
454*4882a593Smuzhiyun struct regmap *regmap = chip->regmap;
455*4882a593Smuzhiyun struct rtc_time *alrm_tm = &alrm->time;
456*4882a593Smuzhiyun u16 reg[7];
457*4882a593Smuzhiyun unsigned int val;
458*4882a593Smuzhiyun int ret;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun ret = regmap_read(regmap, AC100_ALM_INT_ENA, &val);
461*4882a593Smuzhiyun if (ret)
462*4882a593Smuzhiyun return ret;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun alrm->enabled = !!(val & AC100_ALM_INT_ENABLE);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun ret = regmap_bulk_read(regmap, AC100_ALM_SEC, reg, 7);
467*4882a593Smuzhiyun if (ret)
468*4882a593Smuzhiyun return ret;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun alrm_tm->tm_sec = bcd2bin(reg[0] & AC100_ALM_SEC_MASK);
471*4882a593Smuzhiyun alrm_tm->tm_min = bcd2bin(reg[1] & AC100_ALM_MIN_MASK);
472*4882a593Smuzhiyun alrm_tm->tm_hour = bcd2bin(reg[2] & AC100_ALM_HOU_MASK);
473*4882a593Smuzhiyun alrm_tm->tm_wday = bcd2bin(reg[3] & AC100_ALM_WEE_MASK);
474*4882a593Smuzhiyun alrm_tm->tm_mday = bcd2bin(reg[4] & AC100_ALM_DAY_MASK);
475*4882a593Smuzhiyun alrm_tm->tm_mon = bcd2bin(reg[5] & AC100_ALM_MON_MASK) - 1;
476*4882a593Smuzhiyun alrm_tm->tm_year = bcd2bin(reg[6] & AC100_ALM_YEA_MASK) +
477*4882a593Smuzhiyun AC100_YEAR_OFF;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun return 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
ac100_rtc_set_alarm(struct device * dev,struct rtc_wkalrm * alrm)482*4882a593Smuzhiyun static int ac100_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun struct ac100_rtc_dev *chip = dev_get_drvdata(dev);
485*4882a593Smuzhiyun struct regmap *regmap = chip->regmap;
486*4882a593Smuzhiyun struct rtc_time *alrm_tm = &alrm->time;
487*4882a593Smuzhiyun u16 reg[8];
488*4882a593Smuzhiyun int year;
489*4882a593Smuzhiyun int ret;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /* our alarm has a limited year range... */
492*4882a593Smuzhiyun year = alrm_tm->tm_year - AC100_YEAR_OFF;
493*4882a593Smuzhiyun if (year < 0 || year > (AC100_YEAR_MAX - 1900)) {
494*4882a593Smuzhiyun dev_err(dev, "alarm only supports year in range %d - %d\n",
495*4882a593Smuzhiyun AC100_YEAR_MIN, AC100_YEAR_MAX);
496*4882a593Smuzhiyun return -EINVAL;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /* convert to BCD */
500*4882a593Smuzhiyun reg[0] = (bin2bcd(alrm_tm->tm_sec) & AC100_ALM_SEC_MASK) |
501*4882a593Smuzhiyun AC100_ALM_ENABLE_FLAG;
502*4882a593Smuzhiyun reg[1] = (bin2bcd(alrm_tm->tm_min) & AC100_ALM_MIN_MASK) |
503*4882a593Smuzhiyun AC100_ALM_ENABLE_FLAG;
504*4882a593Smuzhiyun reg[2] = (bin2bcd(alrm_tm->tm_hour) & AC100_ALM_HOU_MASK) |
505*4882a593Smuzhiyun AC100_ALM_ENABLE_FLAG;
506*4882a593Smuzhiyun /* Do not enable weekday alarm */
507*4882a593Smuzhiyun reg[3] = bin2bcd(alrm_tm->tm_wday) & AC100_ALM_WEE_MASK;
508*4882a593Smuzhiyun reg[4] = (bin2bcd(alrm_tm->tm_mday) & AC100_ALM_DAY_MASK) |
509*4882a593Smuzhiyun AC100_ALM_ENABLE_FLAG;
510*4882a593Smuzhiyun reg[5] = (bin2bcd(alrm_tm->tm_mon + 1) & AC100_ALM_MON_MASK) |
511*4882a593Smuzhiyun AC100_ALM_ENABLE_FLAG;
512*4882a593Smuzhiyun reg[6] = (bin2bcd(year) & AC100_ALM_YEA_MASK) |
513*4882a593Smuzhiyun AC100_ALM_ENABLE_FLAG;
514*4882a593Smuzhiyun /* trigger write */
515*4882a593Smuzhiyun reg[7] = AC100_ALM_UPD_TRIGGER;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun ret = regmap_bulk_write(regmap, AC100_ALM_SEC, reg, 8);
518*4882a593Smuzhiyun if (ret)
519*4882a593Smuzhiyun return ret;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun return ac100_rtc_alarm_irq_enable(dev, alrm->enabled);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
ac100_rtc_irq(int irq,void * data)524*4882a593Smuzhiyun static irqreturn_t ac100_rtc_irq(int irq, void *data)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun struct ac100_rtc_dev *chip = data;
527*4882a593Smuzhiyun struct regmap *regmap = chip->regmap;
528*4882a593Smuzhiyun unsigned int val = 0;
529*4882a593Smuzhiyun int ret;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun mutex_lock(&chip->rtc->ops_lock);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /* read status */
534*4882a593Smuzhiyun ret = regmap_read(regmap, AC100_ALM_INT_STA, &val);
535*4882a593Smuzhiyun if (ret)
536*4882a593Smuzhiyun goto out;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun if (val & AC100_ALM_INT_ENABLE) {
539*4882a593Smuzhiyun /* signal rtc framework */
540*4882a593Smuzhiyun rtc_update_irq(chip->rtc, 1, RTC_AF | RTC_IRQF);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun /* clear status */
543*4882a593Smuzhiyun ret = regmap_write(regmap, AC100_ALM_INT_STA, val);
544*4882a593Smuzhiyun if (ret)
545*4882a593Smuzhiyun goto out;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun /* disable interrupt */
548*4882a593Smuzhiyun ret = ac100_rtc_alarm_irq_enable(chip->dev, 0);
549*4882a593Smuzhiyun if (ret)
550*4882a593Smuzhiyun goto out;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun out:
554*4882a593Smuzhiyun mutex_unlock(&chip->rtc->ops_lock);
555*4882a593Smuzhiyun return IRQ_HANDLED;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun static const struct rtc_class_ops ac100_rtc_ops = {
559*4882a593Smuzhiyun .read_time = ac100_rtc_get_time,
560*4882a593Smuzhiyun .set_time = ac100_rtc_set_time,
561*4882a593Smuzhiyun .read_alarm = ac100_rtc_get_alarm,
562*4882a593Smuzhiyun .set_alarm = ac100_rtc_set_alarm,
563*4882a593Smuzhiyun .alarm_irq_enable = ac100_rtc_alarm_irq_enable,
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun
ac100_rtc_probe(struct platform_device * pdev)566*4882a593Smuzhiyun static int ac100_rtc_probe(struct platform_device *pdev)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun struct ac100_dev *ac100 = dev_get_drvdata(pdev->dev.parent);
569*4882a593Smuzhiyun struct ac100_rtc_dev *chip;
570*4882a593Smuzhiyun int ret;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
573*4882a593Smuzhiyun if (!chip)
574*4882a593Smuzhiyun return -ENOMEM;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun platform_set_drvdata(pdev, chip);
577*4882a593Smuzhiyun chip->dev = &pdev->dev;
578*4882a593Smuzhiyun chip->regmap = ac100->regmap;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun chip->irq = platform_get_irq(pdev, 0);
581*4882a593Smuzhiyun if (chip->irq < 0)
582*4882a593Smuzhiyun return chip->irq;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun chip->rtc = devm_rtc_allocate_device(&pdev->dev);
585*4882a593Smuzhiyun if (IS_ERR(chip->rtc))
586*4882a593Smuzhiyun return PTR_ERR(chip->rtc);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun chip->rtc->ops = &ac100_rtc_ops;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun ret = devm_request_threaded_irq(&pdev->dev, chip->irq, NULL,
591*4882a593Smuzhiyun ac100_rtc_irq,
592*4882a593Smuzhiyun IRQF_SHARED | IRQF_ONESHOT,
593*4882a593Smuzhiyun dev_name(&pdev->dev), chip);
594*4882a593Smuzhiyun if (ret) {
595*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not request IRQ\n");
596*4882a593Smuzhiyun return ret;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun /* always use 24 hour mode */
600*4882a593Smuzhiyun regmap_write_bits(chip->regmap, AC100_RTC_CTRL, AC100_RTC_CTRL_24HOUR,
601*4882a593Smuzhiyun AC100_RTC_CTRL_24HOUR);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /* disable counter alarm interrupt */
604*4882a593Smuzhiyun regmap_write(chip->regmap, AC100_ALM_INT_ENA, 0);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /* clear counter alarm pending interrupts */
607*4882a593Smuzhiyun regmap_write(chip->regmap, AC100_ALM_INT_STA, AC100_ALM_INT_ENABLE);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun ret = ac100_rtc_register_clks(chip);
610*4882a593Smuzhiyun if (ret)
611*4882a593Smuzhiyun return ret;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun return rtc_register_device(chip->rtc);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
ac100_rtc_remove(struct platform_device * pdev)616*4882a593Smuzhiyun static int ac100_rtc_remove(struct platform_device *pdev)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun struct ac100_rtc_dev *chip = platform_get_drvdata(pdev);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun ac100_rtc_unregister_clks(chip);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun return 0;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun static const struct of_device_id ac100_rtc_match[] = {
626*4882a593Smuzhiyun { .compatible = "x-powers,ac100-rtc" },
627*4882a593Smuzhiyun { },
628*4882a593Smuzhiyun };
629*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ac100_rtc_match);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun static struct platform_driver ac100_rtc_driver = {
632*4882a593Smuzhiyun .probe = ac100_rtc_probe,
633*4882a593Smuzhiyun .remove = ac100_rtc_remove,
634*4882a593Smuzhiyun .driver = {
635*4882a593Smuzhiyun .name = "ac100-rtc",
636*4882a593Smuzhiyun .of_match_table = of_match_ptr(ac100_rtc_match),
637*4882a593Smuzhiyun },
638*4882a593Smuzhiyun };
639*4882a593Smuzhiyun module_platform_driver(ac100_rtc_driver);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun MODULE_DESCRIPTION("X-Powers AC100 RTC driver");
642*4882a593Smuzhiyun MODULE_AUTHOR("Chen-Yu Tsai <wens@csie.org>");
643*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
644