xref: /OK3568_Linux_fs/kernel/drivers/rtc/rtc-ab-eoz9.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Real Time Clock driver for AB-RTCMC-32.768kHz-EOZ9 chip.
4*4882a593Smuzhiyun  * Copyright (C) 2019 Orolia
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/rtc.h>
10*4882a593Smuzhiyun #include <linux/i2c.h>
11*4882a593Smuzhiyun #include <linux/bcd.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun #include <linux/hwmon.h>
15*4882a593Smuzhiyun #include <linux/hwmon-sysfs.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL1		0x00
18*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL1_MASK		GENMASK(7, 0)
19*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL1_WE		BIT(0)
20*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL1_TE		BIT(1)
21*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL1_TAR		BIT(2)
22*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL1_EERE		BIT(3)
23*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL1_SRON		BIT(4)
24*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL1_TD0		BIT(5)
25*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL1_TD1		BIT(6)
26*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL1_CLKINT		BIT(7)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL_INT		0x01
29*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL_INT_AIE		BIT(0)
30*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL_INT_TIE		BIT(1)
31*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL_INT_V1IE	BIT(2)
32*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL_INT_V2IE	BIT(3)
33*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL_INT_SRIE	BIT(4)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL_INT_FLAG	0x02
36*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL_INT_FLAG_AF	BIT(0)
37*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL_INT_FLAG_TF	BIT(1)
38*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL_INT_FLAG_V1IF	BIT(2)
39*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL_INT_FLAG_V2IF	BIT(3)
40*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL_INT_FLAG_SRF	BIT(4)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL_STATUS		0x03
43*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL_STATUS_V1F	BIT(2)
44*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL_STATUS_V2F	BIT(3)
45*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL_STATUS_SR	BIT(4)
46*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL_STATUS_PON	BIT(5)
47*4882a593Smuzhiyun #define ABEOZ9_REG_CTRL_STATUS_EEBUSY	BIT(7)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define ABEOZ9_REG_SEC			0x08
50*4882a593Smuzhiyun #define ABEOZ9_REG_MIN			0x09
51*4882a593Smuzhiyun #define ABEOZ9_REG_HOURS		0x0A
52*4882a593Smuzhiyun #define ABEOZ9_HOURS_PM			BIT(6)
53*4882a593Smuzhiyun #define ABEOZ9_REG_DAYS			0x0B
54*4882a593Smuzhiyun #define ABEOZ9_REG_WEEKDAYS		0x0C
55*4882a593Smuzhiyun #define ABEOZ9_REG_MONTHS		0x0D
56*4882a593Smuzhiyun #define ABEOZ9_REG_YEARS		0x0E
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define ABEOZ9_SEC_LEN			7
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define ABEOZ9_REG_REG_TEMP		0x20
61*4882a593Smuzhiyun #define ABEOZ953_TEMP_MAX		120
62*4882a593Smuzhiyun #define ABEOZ953_TEMP_MIN		-60
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define ABEOZ9_REG_EEPROM		0x30
65*4882a593Smuzhiyun #define ABEOZ9_REG_EEPROM_MASK		GENMASK(8, 0)
66*4882a593Smuzhiyun #define ABEOZ9_REG_EEPROM_THP		BIT(0)
67*4882a593Smuzhiyun #define ABEOZ9_REG_EEPROM_THE		BIT(1)
68*4882a593Smuzhiyun #define ABEOZ9_REG_EEPROM_FD0		BIT(2)
69*4882a593Smuzhiyun #define ABEOZ9_REG_EEPROM_FD1		BIT(3)
70*4882a593Smuzhiyun #define ABEOZ9_REG_EEPROM_R1K		BIT(4)
71*4882a593Smuzhiyun #define ABEOZ9_REG_EEPROM_R5K		BIT(5)
72*4882a593Smuzhiyun #define ABEOZ9_REG_EEPROM_R20K		BIT(6)
73*4882a593Smuzhiyun #define ABEOZ9_REG_EEPROM_R80K		BIT(7)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun struct abeoz9_rtc_data {
76*4882a593Smuzhiyun 	struct rtc_device *rtc;
77*4882a593Smuzhiyun 	struct regmap *regmap;
78*4882a593Smuzhiyun 	struct device *hwmon_dev;
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
abeoz9_check_validity(struct device * dev)81*4882a593Smuzhiyun static int abeoz9_check_validity(struct device *dev)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	struct abeoz9_rtc_data *data = dev_get_drvdata(dev);
84*4882a593Smuzhiyun 	struct regmap *regmap = data->regmap;
85*4882a593Smuzhiyun 	int ret;
86*4882a593Smuzhiyun 	int val;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	ret = regmap_read(regmap, ABEOZ9_REG_CTRL_STATUS, &val);
89*4882a593Smuzhiyun 	if (ret < 0) {
90*4882a593Smuzhiyun 		dev_err(dev,
91*4882a593Smuzhiyun 			"unable to get CTRL_STATUS register (%d)\n", ret);
92*4882a593Smuzhiyun 		return ret;
93*4882a593Smuzhiyun 	}
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	if (val & ABEOZ9_REG_CTRL_STATUS_PON) {
96*4882a593Smuzhiyun 		dev_warn(dev, "power-on reset detected, date is invalid\n");
97*4882a593Smuzhiyun 		return -EINVAL;
98*4882a593Smuzhiyun 	}
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	if (val & ABEOZ9_REG_CTRL_STATUS_V1F) {
101*4882a593Smuzhiyun 		dev_warn(dev,
102*4882a593Smuzhiyun 			 "voltage drops below VLOW1 threshold, date is invalid\n");
103*4882a593Smuzhiyun 		return -EINVAL;
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	if ((val & ABEOZ9_REG_CTRL_STATUS_V2F)) {
107*4882a593Smuzhiyun 		dev_warn(dev,
108*4882a593Smuzhiyun 			 "voltage drops below VLOW2 threshold, date is invalid\n");
109*4882a593Smuzhiyun 		return -EINVAL;
110*4882a593Smuzhiyun 	}
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	return 0;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
abeoz9_reset_validity(struct regmap * regmap)115*4882a593Smuzhiyun static int abeoz9_reset_validity(struct regmap *regmap)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	return regmap_update_bits(regmap, ABEOZ9_REG_CTRL_STATUS,
118*4882a593Smuzhiyun 				  ABEOZ9_REG_CTRL_STATUS_V1F |
119*4882a593Smuzhiyun 				  ABEOZ9_REG_CTRL_STATUS_V2F |
120*4882a593Smuzhiyun 				  ABEOZ9_REG_CTRL_STATUS_PON,
121*4882a593Smuzhiyun 				  0);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
abeoz9_rtc_get_time(struct device * dev,struct rtc_time * tm)124*4882a593Smuzhiyun static int abeoz9_rtc_get_time(struct device *dev, struct rtc_time *tm)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	struct abeoz9_rtc_data *data = dev_get_drvdata(dev);
127*4882a593Smuzhiyun 	u8 regs[ABEOZ9_SEC_LEN];
128*4882a593Smuzhiyun 	int ret;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	ret = abeoz9_check_validity(dev);
131*4882a593Smuzhiyun 	if (ret)
132*4882a593Smuzhiyun 		return ret;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	ret = regmap_bulk_read(data->regmap, ABEOZ9_REG_SEC,
135*4882a593Smuzhiyun 			       regs,
136*4882a593Smuzhiyun 			       sizeof(regs));
137*4882a593Smuzhiyun 	if (ret) {
138*4882a593Smuzhiyun 		dev_err(dev, "reading RTC time failed (%d)\n", ret);
139*4882a593Smuzhiyun 		return ret;
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	tm->tm_sec = bcd2bin(regs[ABEOZ9_REG_SEC - ABEOZ9_REG_SEC] & 0x7F);
143*4882a593Smuzhiyun 	tm->tm_min = bcd2bin(regs[ABEOZ9_REG_MIN - ABEOZ9_REG_SEC] & 0x7F);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	if (regs[ABEOZ9_REG_HOURS - ABEOZ9_REG_SEC] & ABEOZ9_HOURS_PM) {
146*4882a593Smuzhiyun 		tm->tm_hour =
147*4882a593Smuzhiyun 			bcd2bin(regs[ABEOZ9_REG_HOURS - ABEOZ9_REG_SEC] & 0x1f);
148*4882a593Smuzhiyun 		if (regs[ABEOZ9_REG_HOURS - ABEOZ9_REG_SEC] & ABEOZ9_HOURS_PM)
149*4882a593Smuzhiyun 			tm->tm_hour += 12;
150*4882a593Smuzhiyun 	} else {
151*4882a593Smuzhiyun 		tm->tm_hour = bcd2bin(regs[ABEOZ9_REG_HOURS - ABEOZ9_REG_SEC]);
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	tm->tm_mday = bcd2bin(regs[ABEOZ9_REG_DAYS - ABEOZ9_REG_SEC]);
155*4882a593Smuzhiyun 	tm->tm_wday = bcd2bin(regs[ABEOZ9_REG_WEEKDAYS - ABEOZ9_REG_SEC]);
156*4882a593Smuzhiyun 	tm->tm_mon  = bcd2bin(regs[ABEOZ9_REG_MONTHS - ABEOZ9_REG_SEC]) - 1;
157*4882a593Smuzhiyun 	tm->tm_year = bcd2bin(regs[ABEOZ9_REG_YEARS - ABEOZ9_REG_SEC]) + 100;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	return ret;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
abeoz9_rtc_set_time(struct device * dev,struct rtc_time * tm)162*4882a593Smuzhiyun static int abeoz9_rtc_set_time(struct device *dev, struct rtc_time *tm)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	struct abeoz9_rtc_data *data = dev_get_drvdata(dev);
165*4882a593Smuzhiyun 	struct regmap *regmap = data->regmap;
166*4882a593Smuzhiyun 	u8 regs[ABEOZ9_SEC_LEN];
167*4882a593Smuzhiyun 	int ret;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	regs[ABEOZ9_REG_SEC - ABEOZ9_REG_SEC] = bin2bcd(tm->tm_sec);
170*4882a593Smuzhiyun 	regs[ABEOZ9_REG_MIN - ABEOZ9_REG_SEC] = bin2bcd(tm->tm_min);
171*4882a593Smuzhiyun 	regs[ABEOZ9_REG_HOURS - ABEOZ9_REG_SEC] = bin2bcd(tm->tm_hour);
172*4882a593Smuzhiyun 	regs[ABEOZ9_REG_DAYS - ABEOZ9_REG_SEC] = bin2bcd(tm->tm_mday);
173*4882a593Smuzhiyun 	regs[ABEOZ9_REG_WEEKDAYS - ABEOZ9_REG_SEC] = bin2bcd(tm->tm_wday);
174*4882a593Smuzhiyun 	regs[ABEOZ9_REG_MONTHS - ABEOZ9_REG_SEC] = bin2bcd(tm->tm_mon + 1);
175*4882a593Smuzhiyun 	regs[ABEOZ9_REG_YEARS - ABEOZ9_REG_SEC] = bin2bcd(tm->tm_year - 100);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	ret = regmap_bulk_write(data->regmap, ABEOZ9_REG_SEC,
178*4882a593Smuzhiyun 				regs,
179*4882a593Smuzhiyun 				sizeof(regs));
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	if (ret) {
182*4882a593Smuzhiyun 		dev_err(dev, "set RTC time failed (%d)\n", ret);
183*4882a593Smuzhiyun 		return ret;
184*4882a593Smuzhiyun 	}
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	return abeoz9_reset_validity(regmap);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
abeoz9_trickle_parse_dt(struct device_node * node)189*4882a593Smuzhiyun static int abeoz9_trickle_parse_dt(struct device_node *node)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	u32 ohms = 0;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	if (of_property_read_u32(node, "trickle-resistor-ohms", &ohms))
194*4882a593Smuzhiyun 		return 0;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	switch (ohms) {
197*4882a593Smuzhiyun 	case 1000:
198*4882a593Smuzhiyun 		return ABEOZ9_REG_EEPROM_R1K;
199*4882a593Smuzhiyun 	case 5000:
200*4882a593Smuzhiyun 		return ABEOZ9_REG_EEPROM_R5K;
201*4882a593Smuzhiyun 	case 20000:
202*4882a593Smuzhiyun 		return ABEOZ9_REG_EEPROM_R20K;
203*4882a593Smuzhiyun 	case 80000:
204*4882a593Smuzhiyun 		return ABEOZ9_REG_EEPROM_R80K;
205*4882a593Smuzhiyun 	default:
206*4882a593Smuzhiyun 		return 0;
207*4882a593Smuzhiyun 	}
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
abeoz9_rtc_setup(struct device * dev,struct device_node * node)210*4882a593Smuzhiyun static int abeoz9_rtc_setup(struct device *dev, struct device_node *node)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	struct abeoz9_rtc_data *data = dev_get_drvdata(dev);
213*4882a593Smuzhiyun 	struct regmap *regmap = data->regmap;
214*4882a593Smuzhiyun 	int ret;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	/* Enable Self Recovery, Clock for Watch and EEPROM refresh functions */
217*4882a593Smuzhiyun 	ret = regmap_update_bits(regmap, ABEOZ9_REG_CTRL1,
218*4882a593Smuzhiyun 				 ABEOZ9_REG_CTRL1_MASK,
219*4882a593Smuzhiyun 				 ABEOZ9_REG_CTRL1_WE |
220*4882a593Smuzhiyun 				 ABEOZ9_REG_CTRL1_EERE |
221*4882a593Smuzhiyun 				 ABEOZ9_REG_CTRL1_SRON);
222*4882a593Smuzhiyun 	if (ret < 0) {
223*4882a593Smuzhiyun 		dev_err(dev, "unable to set CTRL_1 register (%d)\n", ret);
224*4882a593Smuzhiyun 		return ret;
225*4882a593Smuzhiyun 	}
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	ret = regmap_write(regmap, ABEOZ9_REG_CTRL_INT, 0);
228*4882a593Smuzhiyun 	if (ret < 0) {
229*4882a593Smuzhiyun 		dev_err(dev,
230*4882a593Smuzhiyun 			"unable to set control CTRL_INT register (%d)\n",
231*4882a593Smuzhiyun 			ret);
232*4882a593Smuzhiyun 		return ret;
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	ret = regmap_write(regmap, ABEOZ9_REG_CTRL_INT_FLAG, 0);
236*4882a593Smuzhiyun 	if (ret < 0) {
237*4882a593Smuzhiyun 		dev_err(dev,
238*4882a593Smuzhiyun 			"unable to set control CTRL_INT_FLAG register (%d)\n",
239*4882a593Smuzhiyun 			ret);
240*4882a593Smuzhiyun 		return ret;
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	ret = abeoz9_trickle_parse_dt(node);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/* Enable built-in termometer */
246*4882a593Smuzhiyun 	ret |= ABEOZ9_REG_EEPROM_THE;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	ret = regmap_update_bits(regmap, ABEOZ9_REG_EEPROM,
249*4882a593Smuzhiyun 				 ABEOZ9_REG_EEPROM_MASK,
250*4882a593Smuzhiyun 				 ret);
251*4882a593Smuzhiyun 	if (ret < 0) {
252*4882a593Smuzhiyun 		dev_err(dev, "unable to set EEPROM register (%d)\n", ret);
253*4882a593Smuzhiyun 		return ret;
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	return ret;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun static const struct rtc_class_ops rtc_ops = {
260*4882a593Smuzhiyun 	.read_time = abeoz9_rtc_get_time,
261*4882a593Smuzhiyun 	.set_time  = abeoz9_rtc_set_time,
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun static const struct regmap_config abeoz9_rtc_regmap_config = {
265*4882a593Smuzhiyun 	.reg_bits = 8,
266*4882a593Smuzhiyun 	.val_bits = 8,
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun #if IS_REACHABLE(CONFIG_HWMON)
270*4882a593Smuzhiyun 
abeoz9z3_temp_read(struct device * dev,enum hwmon_sensor_types type,u32 attr,int channel,long * temp)271*4882a593Smuzhiyun static int abeoz9z3_temp_read(struct device *dev,
272*4882a593Smuzhiyun 			      enum hwmon_sensor_types type,
273*4882a593Smuzhiyun 			      u32 attr, int channel, long *temp)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	struct abeoz9_rtc_data *data = dev_get_drvdata(dev);
276*4882a593Smuzhiyun 	struct regmap *regmap = data->regmap;
277*4882a593Smuzhiyun 	int ret;
278*4882a593Smuzhiyun 	unsigned int val;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	ret = regmap_read(regmap, ABEOZ9_REG_CTRL_STATUS, &val);
281*4882a593Smuzhiyun 	if (ret < 0)
282*4882a593Smuzhiyun 		return ret;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	if ((val & ABEOZ9_REG_CTRL_STATUS_V1F) ||
285*4882a593Smuzhiyun 	    (val & ABEOZ9_REG_CTRL_STATUS_V2F)) {
286*4882a593Smuzhiyun 		dev_err(dev,
287*4882a593Smuzhiyun 			"thermometer might be disabled due to low voltage\n");
288*4882a593Smuzhiyun 		return -EINVAL;
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	switch (attr) {
292*4882a593Smuzhiyun 	case hwmon_temp_input:
293*4882a593Smuzhiyun 		ret = regmap_read(regmap, ABEOZ9_REG_REG_TEMP, &val);
294*4882a593Smuzhiyun 		if (ret < 0)
295*4882a593Smuzhiyun 			return ret;
296*4882a593Smuzhiyun 		*temp = 1000 * (val + ABEOZ953_TEMP_MIN);
297*4882a593Smuzhiyun 		return 0;
298*4882a593Smuzhiyun 	case hwmon_temp_max:
299*4882a593Smuzhiyun 		*temp = 1000 * ABEOZ953_TEMP_MAX;
300*4882a593Smuzhiyun 		return 0;
301*4882a593Smuzhiyun 	case hwmon_temp_min:
302*4882a593Smuzhiyun 		*temp = 1000 * ABEOZ953_TEMP_MIN;
303*4882a593Smuzhiyun 		return 0;
304*4882a593Smuzhiyun 	default:
305*4882a593Smuzhiyun 		return -EOPNOTSUPP;
306*4882a593Smuzhiyun 	}
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
abeoz9_is_visible(const void * data,enum hwmon_sensor_types type,u32 attr,int channel)309*4882a593Smuzhiyun static umode_t abeoz9_is_visible(const void *data,
310*4882a593Smuzhiyun 				 enum hwmon_sensor_types type,
311*4882a593Smuzhiyun 				 u32 attr, int channel)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	switch (attr) {
314*4882a593Smuzhiyun 	case hwmon_temp_input:
315*4882a593Smuzhiyun 	case hwmon_temp_max:
316*4882a593Smuzhiyun 	case hwmon_temp_min:
317*4882a593Smuzhiyun 		return 0444;
318*4882a593Smuzhiyun 	default:
319*4882a593Smuzhiyun 		return 0;
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun static const u32 abeoz9_chip_config[] = {
324*4882a593Smuzhiyun 	HWMON_C_REGISTER_TZ,
325*4882a593Smuzhiyun 	0
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun static const struct hwmon_channel_info abeoz9_chip = {
329*4882a593Smuzhiyun 	.type = hwmon_chip,
330*4882a593Smuzhiyun 	.config = abeoz9_chip_config,
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun static const u32 abeoz9_temp_config[] = {
334*4882a593Smuzhiyun 	HWMON_T_INPUT | HWMON_T_MAX | HWMON_T_MIN,
335*4882a593Smuzhiyun 	0
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun static const struct hwmon_channel_info abeoz9_temp = {
339*4882a593Smuzhiyun 	.type = hwmon_temp,
340*4882a593Smuzhiyun 	.config = abeoz9_temp_config,
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun static const struct hwmon_channel_info *abeoz9_info[] = {
344*4882a593Smuzhiyun 	&abeoz9_chip,
345*4882a593Smuzhiyun 	&abeoz9_temp,
346*4882a593Smuzhiyun 	NULL
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun static const struct hwmon_ops abeoz9_hwmon_ops = {
350*4882a593Smuzhiyun 	.is_visible = abeoz9_is_visible,
351*4882a593Smuzhiyun 	.read = abeoz9z3_temp_read,
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun static const struct hwmon_chip_info abeoz9_chip_info = {
355*4882a593Smuzhiyun 	.ops = &abeoz9_hwmon_ops,
356*4882a593Smuzhiyun 	.info = abeoz9_info,
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun 
abeoz9_hwmon_register(struct device * dev,struct abeoz9_rtc_data * data)359*4882a593Smuzhiyun static void abeoz9_hwmon_register(struct device *dev,
360*4882a593Smuzhiyun 				  struct abeoz9_rtc_data *data)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	data->hwmon_dev =
363*4882a593Smuzhiyun 		devm_hwmon_device_register_with_info(dev,
364*4882a593Smuzhiyun 						     "abeoz9",
365*4882a593Smuzhiyun 						     data,
366*4882a593Smuzhiyun 						     &abeoz9_chip_info,
367*4882a593Smuzhiyun 						     NULL);
368*4882a593Smuzhiyun 	if (IS_ERR(data->hwmon_dev)) {
369*4882a593Smuzhiyun 		dev_warn(dev, "unable to register hwmon device %ld\n",
370*4882a593Smuzhiyun 			 PTR_ERR(data->hwmon_dev));
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun #else
375*4882a593Smuzhiyun 
abeoz9_hwmon_register(struct device * dev,struct abeoz9_rtc_data * data)376*4882a593Smuzhiyun static void abeoz9_hwmon_register(struct device *dev,
377*4882a593Smuzhiyun 				  struct abeoz9_rtc_data *data)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun #endif
382*4882a593Smuzhiyun 
abeoz9_probe(struct i2c_client * client,const struct i2c_device_id * id)383*4882a593Smuzhiyun static int abeoz9_probe(struct i2c_client *client,
384*4882a593Smuzhiyun 			const struct i2c_device_id *id)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	struct abeoz9_rtc_data *data = NULL;
387*4882a593Smuzhiyun 	struct device *dev = &client->dev;
388*4882a593Smuzhiyun 	struct regmap *regmap;
389*4882a593Smuzhiyun 	int ret;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	if (!i2c_check_functionality(client->adapter, I2C_FUNC_I2C |
392*4882a593Smuzhiyun 				     I2C_FUNC_SMBUS_BYTE_DATA |
393*4882a593Smuzhiyun 				     I2C_FUNC_SMBUS_I2C_BLOCK))
394*4882a593Smuzhiyun 		return -ENODEV;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	regmap = devm_regmap_init_i2c(client, &abeoz9_rtc_regmap_config);
397*4882a593Smuzhiyun 	if (IS_ERR(regmap)) {
398*4882a593Smuzhiyun 		ret = PTR_ERR(regmap);
399*4882a593Smuzhiyun 		dev_err(dev, "regmap allocation failed: %d\n", ret);
400*4882a593Smuzhiyun 		return ret;
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
404*4882a593Smuzhiyun 	if (!data)
405*4882a593Smuzhiyun 		return -ENOMEM;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	data->regmap = regmap;
408*4882a593Smuzhiyun 	dev_set_drvdata(dev, data);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	ret = abeoz9_rtc_setup(dev, client->dev.of_node);
411*4882a593Smuzhiyun 	if (ret)
412*4882a593Smuzhiyun 		return ret;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	data->rtc = devm_rtc_allocate_device(dev);
415*4882a593Smuzhiyun 	ret = PTR_ERR_OR_ZERO(data->rtc);
416*4882a593Smuzhiyun 	if (ret)
417*4882a593Smuzhiyun 		return ret;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	data->rtc->ops = &rtc_ops;
420*4882a593Smuzhiyun 	data->rtc->range_min = RTC_TIMESTAMP_BEGIN_2000;
421*4882a593Smuzhiyun 	data->rtc->range_max = RTC_TIMESTAMP_END_2099;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	ret = rtc_register_device(data->rtc);
424*4882a593Smuzhiyun 	if (ret)
425*4882a593Smuzhiyun 		return ret;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	abeoz9_hwmon_register(dev, data);
428*4882a593Smuzhiyun 	return 0;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun #ifdef CONFIG_OF
432*4882a593Smuzhiyun static const struct of_device_id abeoz9_dt_match[] = {
433*4882a593Smuzhiyun 	{ .compatible = "abracon,abeoz9" },
434*4882a593Smuzhiyun 	{ },
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, abeoz9_dt_match);
437*4882a593Smuzhiyun #endif
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun static const struct i2c_device_id abeoz9_id[] = {
440*4882a593Smuzhiyun 	{ "abeoz9", 0 },
441*4882a593Smuzhiyun 	{ }
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun static struct i2c_driver abeoz9_driver = {
445*4882a593Smuzhiyun 	.driver = {
446*4882a593Smuzhiyun 		.name = "rtc-ab-eoz9",
447*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(abeoz9_dt_match),
448*4882a593Smuzhiyun 	},
449*4882a593Smuzhiyun 	.probe	  = abeoz9_probe,
450*4882a593Smuzhiyun 	.id_table = abeoz9_id,
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun module_i2c_driver(abeoz9_driver);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun MODULE_AUTHOR("Artem Panfilov <panfilov.artyom@gmail.com>");
456*4882a593Smuzhiyun MODULE_DESCRIPTION("Abracon AB-RTCMC-32.768kHz-EOZ9 RTC driver");
457*4882a593Smuzhiyun MODULE_LICENSE("GPL");
458