xref: /OK3568_Linux_fs/kernel/drivers/reset/reset-zynqmp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2018 Xilinx, Inc.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/reset-controller.h>
11*4882a593Smuzhiyun #include <linux/firmware/xlnx-zynqmp.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define ZYNQMP_NR_RESETS (ZYNQMP_PM_RESET_END - ZYNQMP_PM_RESET_START)
15*4882a593Smuzhiyun #define ZYNQMP_RESET_ID ZYNQMP_PM_RESET_START
16*4882a593Smuzhiyun #define VERSAL_NR_RESETS	95
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun struct zynqmp_reset_soc_data {
19*4882a593Smuzhiyun 	u32 reset_id;
20*4882a593Smuzhiyun 	u32 num_resets;
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun struct zynqmp_reset_data {
24*4882a593Smuzhiyun 	struct reset_controller_dev rcdev;
25*4882a593Smuzhiyun 	const struct zynqmp_reset_soc_data *data;
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static inline struct zynqmp_reset_data *
to_zynqmp_reset_data(struct reset_controller_dev * rcdev)29*4882a593Smuzhiyun to_zynqmp_reset_data(struct reset_controller_dev *rcdev)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	return container_of(rcdev, struct zynqmp_reset_data, rcdev);
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun 
zynqmp_reset_assert(struct reset_controller_dev * rcdev,unsigned long id)34*4882a593Smuzhiyun static int zynqmp_reset_assert(struct reset_controller_dev *rcdev,
35*4882a593Smuzhiyun 			       unsigned long id)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	struct zynqmp_reset_data *priv = to_zynqmp_reset_data(rcdev);
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	return zynqmp_pm_reset_assert(priv->data->reset_id + id,
40*4882a593Smuzhiyun 				      PM_RESET_ACTION_ASSERT);
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
zynqmp_reset_deassert(struct reset_controller_dev * rcdev,unsigned long id)43*4882a593Smuzhiyun static int zynqmp_reset_deassert(struct reset_controller_dev *rcdev,
44*4882a593Smuzhiyun 				 unsigned long id)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	struct zynqmp_reset_data *priv = to_zynqmp_reset_data(rcdev);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	return zynqmp_pm_reset_assert(priv->data->reset_id + id,
49*4882a593Smuzhiyun 				      PM_RESET_ACTION_RELEASE);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
zynqmp_reset_status(struct reset_controller_dev * rcdev,unsigned long id)52*4882a593Smuzhiyun static int zynqmp_reset_status(struct reset_controller_dev *rcdev,
53*4882a593Smuzhiyun 			       unsigned long id)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	struct zynqmp_reset_data *priv = to_zynqmp_reset_data(rcdev);
56*4882a593Smuzhiyun 	int err;
57*4882a593Smuzhiyun 	u32 val;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	err = zynqmp_pm_reset_get_status(priv->data->reset_id + id, &val);
60*4882a593Smuzhiyun 	if (err)
61*4882a593Smuzhiyun 		return err;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	return val;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
zynqmp_reset_reset(struct reset_controller_dev * rcdev,unsigned long id)66*4882a593Smuzhiyun static int zynqmp_reset_reset(struct reset_controller_dev *rcdev,
67*4882a593Smuzhiyun 			      unsigned long id)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	struct zynqmp_reset_data *priv = to_zynqmp_reset_data(rcdev);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	return zynqmp_pm_reset_assert(priv->data->reset_id + id,
72*4882a593Smuzhiyun 				      PM_RESET_ACTION_PULSE);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
zynqmp_reset_of_xlate(struct reset_controller_dev * rcdev,const struct of_phandle_args * reset_spec)75*4882a593Smuzhiyun static int zynqmp_reset_of_xlate(struct reset_controller_dev *rcdev,
76*4882a593Smuzhiyun 				 const struct of_phandle_args *reset_spec)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	return reset_spec->args[0];
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static const struct zynqmp_reset_soc_data zynqmp_reset_data = {
82*4882a593Smuzhiyun 	.reset_id = ZYNQMP_RESET_ID,
83*4882a593Smuzhiyun 	.num_resets = ZYNQMP_NR_RESETS,
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static const struct zynqmp_reset_soc_data versal_reset_data = {
87*4882a593Smuzhiyun         .reset_id = 0,
88*4882a593Smuzhiyun         .num_resets = VERSAL_NR_RESETS,
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun static const struct reset_control_ops zynqmp_reset_ops = {
92*4882a593Smuzhiyun 	.reset = zynqmp_reset_reset,
93*4882a593Smuzhiyun 	.assert = zynqmp_reset_assert,
94*4882a593Smuzhiyun 	.deassert = zynqmp_reset_deassert,
95*4882a593Smuzhiyun 	.status = zynqmp_reset_status,
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
zynqmp_reset_probe(struct platform_device * pdev)98*4882a593Smuzhiyun static int zynqmp_reset_probe(struct platform_device *pdev)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	struct zynqmp_reset_data *priv;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
103*4882a593Smuzhiyun 	if (!priv)
104*4882a593Smuzhiyun 		return -ENOMEM;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	priv->data = of_device_get_match_data(&pdev->dev);
107*4882a593Smuzhiyun 	if (!priv->data)
108*4882a593Smuzhiyun 		return -EINVAL;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	platform_set_drvdata(pdev, priv);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	priv->rcdev.ops = &zynqmp_reset_ops;
113*4882a593Smuzhiyun 	priv->rcdev.owner = THIS_MODULE;
114*4882a593Smuzhiyun 	priv->rcdev.of_node = pdev->dev.of_node;
115*4882a593Smuzhiyun 	priv->rcdev.nr_resets = priv->data->num_resets;
116*4882a593Smuzhiyun 	priv->rcdev.of_reset_n_cells = 1;
117*4882a593Smuzhiyun 	priv->rcdev.of_xlate = zynqmp_reset_of_xlate;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	return devm_reset_controller_register(&pdev->dev, &priv->rcdev);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static const struct of_device_id zynqmp_reset_dt_ids[] = {
123*4882a593Smuzhiyun 	{ .compatible = "xlnx,zynqmp-reset", .data = &zynqmp_reset_data, },
124*4882a593Smuzhiyun 	{ .compatible = "xlnx,versal-reset", .data = &versal_reset_data, },
125*4882a593Smuzhiyun 	{ /* sentinel */ },
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static struct platform_driver zynqmp_reset_driver = {
129*4882a593Smuzhiyun 	.probe	= zynqmp_reset_probe,
130*4882a593Smuzhiyun 	.driver = {
131*4882a593Smuzhiyun 		.name		= KBUILD_MODNAME,
132*4882a593Smuzhiyun 		.of_match_table	= zynqmp_reset_dt_ids,
133*4882a593Smuzhiyun 	},
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
zynqmp_reset_init(void)136*4882a593Smuzhiyun static int __init zynqmp_reset_init(void)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	return platform_driver_register(&zynqmp_reset_driver);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun arch_initcall(zynqmp_reset_init);
142