1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2016 Socionext Inc.
4*4882a593Smuzhiyun * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include <linux/reset-controller.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun struct uniphier_reset_data {
16*4882a593Smuzhiyun unsigned int id;
17*4882a593Smuzhiyun unsigned int reg;
18*4882a593Smuzhiyun unsigned int bit;
19*4882a593Smuzhiyun unsigned int flags;
20*4882a593Smuzhiyun #define UNIPHIER_RESET_ACTIVE_LOW BIT(0)
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define UNIPHIER_RESET_ID_END (unsigned int)(-1)
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define UNIPHIER_RESET_END \
26*4882a593Smuzhiyun { .id = UNIPHIER_RESET_ID_END }
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define UNIPHIER_RESET(_id, _reg, _bit) \
29*4882a593Smuzhiyun { \
30*4882a593Smuzhiyun .id = (_id), \
31*4882a593Smuzhiyun .reg = (_reg), \
32*4882a593Smuzhiyun .bit = (_bit), \
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define UNIPHIER_RESETX(_id, _reg, _bit) \
36*4882a593Smuzhiyun { \
37*4882a593Smuzhiyun .id = (_id), \
38*4882a593Smuzhiyun .reg = (_reg), \
39*4882a593Smuzhiyun .bit = (_bit), \
40*4882a593Smuzhiyun .flags = UNIPHIER_RESET_ACTIVE_LOW, \
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* System reset data */
44*4882a593Smuzhiyun static const struct uniphier_reset_data uniphier_ld4_sys_reset_data[] = {
45*4882a593Smuzhiyun UNIPHIER_RESETX(2, 0x2000, 2), /* NAND */
46*4882a593Smuzhiyun UNIPHIER_RESETX(8, 0x2000, 10), /* STDMAC (Ether, HSC, MIO) */
47*4882a593Smuzhiyun UNIPHIER_RESET_END,
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static const struct uniphier_reset_data uniphier_pro4_sys_reset_data[] = {
51*4882a593Smuzhiyun UNIPHIER_RESETX(2, 0x2000, 2), /* NAND */
52*4882a593Smuzhiyun UNIPHIER_RESETX(6, 0x2000, 12), /* Ether */
53*4882a593Smuzhiyun UNIPHIER_RESETX(8, 0x2000, 10), /* STDMAC (HSC, MIO, RLE) */
54*4882a593Smuzhiyun UNIPHIER_RESETX(12, 0x2000, 6), /* GIO (Ether, SATA, USB3) */
55*4882a593Smuzhiyun UNIPHIER_RESETX(14, 0x2000, 17), /* USB30 */
56*4882a593Smuzhiyun UNIPHIER_RESETX(15, 0x2004, 17), /* USB31 */
57*4882a593Smuzhiyun UNIPHIER_RESETX(28, 0x2000, 18), /* SATA0 */
58*4882a593Smuzhiyun UNIPHIER_RESETX(29, 0x2004, 18), /* SATA1 */
59*4882a593Smuzhiyun UNIPHIER_RESETX(30, 0x2000, 19), /* SATA-PHY */
60*4882a593Smuzhiyun UNIPHIER_RESETX(40, 0x2000, 13), /* AIO */
61*4882a593Smuzhiyun UNIPHIER_RESET_END,
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static const struct uniphier_reset_data uniphier_pro5_sys_reset_data[] = {
65*4882a593Smuzhiyun UNIPHIER_RESETX(2, 0x2000, 2), /* NAND */
66*4882a593Smuzhiyun UNIPHIER_RESETX(8, 0x2000, 10), /* STDMAC (HSC) */
67*4882a593Smuzhiyun UNIPHIER_RESETX(12, 0x2000, 6), /* GIO (PCIe, USB3) */
68*4882a593Smuzhiyun UNIPHIER_RESETX(14, 0x2000, 17), /* USB30 */
69*4882a593Smuzhiyun UNIPHIER_RESETX(15, 0x2004, 17), /* USB31 */
70*4882a593Smuzhiyun UNIPHIER_RESETX(24, 0x2008, 2), /* PCIe */
71*4882a593Smuzhiyun UNIPHIER_RESETX(40, 0x2000, 13), /* AIO */
72*4882a593Smuzhiyun UNIPHIER_RESET_END,
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun static const struct uniphier_reset_data uniphier_pxs2_sys_reset_data[] = {
76*4882a593Smuzhiyun UNIPHIER_RESETX(2, 0x2000, 2), /* NAND */
77*4882a593Smuzhiyun UNIPHIER_RESETX(6, 0x2000, 12), /* Ether */
78*4882a593Smuzhiyun UNIPHIER_RESETX(8, 0x2000, 10), /* STDMAC (HSC, RLE) */
79*4882a593Smuzhiyun UNIPHIER_RESETX(14, 0x2000, 17), /* USB30 */
80*4882a593Smuzhiyun UNIPHIER_RESETX(15, 0x2004, 17), /* USB31 */
81*4882a593Smuzhiyun UNIPHIER_RESETX(16, 0x2014, 4), /* USB30-PHY0 */
82*4882a593Smuzhiyun UNIPHIER_RESETX(17, 0x2014, 0), /* USB30-PHY1 */
83*4882a593Smuzhiyun UNIPHIER_RESETX(18, 0x2014, 2), /* USB30-PHY2 */
84*4882a593Smuzhiyun UNIPHIER_RESETX(20, 0x2014, 5), /* USB31-PHY0 */
85*4882a593Smuzhiyun UNIPHIER_RESETX(21, 0x2014, 1), /* USB31-PHY1 */
86*4882a593Smuzhiyun UNIPHIER_RESETX(28, 0x2014, 12), /* SATA */
87*4882a593Smuzhiyun UNIPHIER_RESET(30, 0x2014, 8), /* SATA-PHY (active high) */
88*4882a593Smuzhiyun UNIPHIER_RESETX(40, 0x2000, 13), /* AIO */
89*4882a593Smuzhiyun UNIPHIER_RESET_END,
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun static const struct uniphier_reset_data uniphier_ld11_sys_reset_data[] = {
93*4882a593Smuzhiyun UNIPHIER_RESETX(2, 0x200c, 0), /* NAND */
94*4882a593Smuzhiyun UNIPHIER_RESETX(4, 0x200c, 2), /* eMMC */
95*4882a593Smuzhiyun UNIPHIER_RESETX(6, 0x200c, 6), /* Ether */
96*4882a593Smuzhiyun UNIPHIER_RESETX(8, 0x200c, 8), /* STDMAC (HSC, MIO) */
97*4882a593Smuzhiyun UNIPHIER_RESETX(9, 0x200c, 9), /* HSC */
98*4882a593Smuzhiyun UNIPHIER_RESETX(40, 0x2008, 0), /* AIO */
99*4882a593Smuzhiyun UNIPHIER_RESETX(41, 0x2008, 1), /* EVEA */
100*4882a593Smuzhiyun UNIPHIER_RESETX(42, 0x2010, 2), /* EXIV */
101*4882a593Smuzhiyun UNIPHIER_RESET_END,
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static const struct uniphier_reset_data uniphier_ld20_sys_reset_data[] = {
105*4882a593Smuzhiyun UNIPHIER_RESETX(2, 0x200c, 0), /* NAND */
106*4882a593Smuzhiyun UNIPHIER_RESETX(4, 0x200c, 2), /* eMMC */
107*4882a593Smuzhiyun UNIPHIER_RESETX(6, 0x200c, 6), /* Ether */
108*4882a593Smuzhiyun UNIPHIER_RESETX(8, 0x200c, 8), /* STDMAC (HSC) */
109*4882a593Smuzhiyun UNIPHIER_RESETX(9, 0x200c, 9), /* HSC */
110*4882a593Smuzhiyun UNIPHIER_RESETX(14, 0x200c, 5), /* USB30 */
111*4882a593Smuzhiyun UNIPHIER_RESETX(16, 0x200c, 12), /* USB30-PHY0 */
112*4882a593Smuzhiyun UNIPHIER_RESETX(17, 0x200c, 13), /* USB30-PHY1 */
113*4882a593Smuzhiyun UNIPHIER_RESETX(18, 0x200c, 14), /* USB30-PHY2 */
114*4882a593Smuzhiyun UNIPHIER_RESETX(19, 0x200c, 15), /* USB30-PHY3 */
115*4882a593Smuzhiyun UNIPHIER_RESETX(24, 0x200c, 4), /* PCIe */
116*4882a593Smuzhiyun UNIPHIER_RESETX(40, 0x2008, 0), /* AIO */
117*4882a593Smuzhiyun UNIPHIER_RESETX(41, 0x2008, 1), /* EVEA */
118*4882a593Smuzhiyun UNIPHIER_RESETX(42, 0x2010, 2), /* EXIV */
119*4882a593Smuzhiyun UNIPHIER_RESET_END,
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun static const struct uniphier_reset_data uniphier_pxs3_sys_reset_data[] = {
123*4882a593Smuzhiyun UNIPHIER_RESETX(2, 0x200c, 0), /* NAND */
124*4882a593Smuzhiyun UNIPHIER_RESETX(4, 0x200c, 2), /* eMMC */
125*4882a593Smuzhiyun UNIPHIER_RESETX(6, 0x200c, 9), /* Ether0 */
126*4882a593Smuzhiyun UNIPHIER_RESETX(7, 0x200c, 10), /* Ether1 */
127*4882a593Smuzhiyun UNIPHIER_RESETX(8, 0x200c, 12), /* STDMAC */
128*4882a593Smuzhiyun UNIPHIER_RESETX(12, 0x200c, 4), /* USB30 link */
129*4882a593Smuzhiyun UNIPHIER_RESETX(13, 0x200c, 5), /* USB31 link */
130*4882a593Smuzhiyun UNIPHIER_RESETX(16, 0x200c, 16), /* USB30-PHY0 */
131*4882a593Smuzhiyun UNIPHIER_RESETX(17, 0x200c, 18), /* USB30-PHY1 */
132*4882a593Smuzhiyun UNIPHIER_RESETX(18, 0x200c, 20), /* USB30-PHY2 */
133*4882a593Smuzhiyun UNIPHIER_RESETX(20, 0x200c, 17), /* USB31-PHY0 */
134*4882a593Smuzhiyun UNIPHIER_RESETX(21, 0x200c, 19), /* USB31-PHY1 */
135*4882a593Smuzhiyun UNIPHIER_RESETX(24, 0x200c, 3), /* PCIe */
136*4882a593Smuzhiyun UNIPHIER_RESETX(28, 0x200c, 7), /* SATA0 */
137*4882a593Smuzhiyun UNIPHIER_RESETX(29, 0x200c, 8), /* SATA1 */
138*4882a593Smuzhiyun UNIPHIER_RESETX(30, 0x200c, 21), /* SATA-PHY */
139*4882a593Smuzhiyun UNIPHIER_RESET_END,
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* Media I/O reset data */
143*4882a593Smuzhiyun #define UNIPHIER_MIO_RESET_SD(id, ch) \
144*4882a593Smuzhiyun UNIPHIER_RESETX((id), 0x110 + 0x200 * (ch), 0)
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define UNIPHIER_MIO_RESET_SD_BRIDGE(id, ch) \
147*4882a593Smuzhiyun UNIPHIER_RESETX((id), 0x110 + 0x200 * (ch), 26)
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #define UNIPHIER_MIO_RESET_EMMC_HW_RESET(id, ch) \
150*4882a593Smuzhiyun UNIPHIER_RESETX((id), 0x80 + 0x200 * (ch), 0)
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun #define UNIPHIER_MIO_RESET_USB2(id, ch) \
153*4882a593Smuzhiyun UNIPHIER_RESETX((id), 0x114 + 0x200 * (ch), 0)
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun #define UNIPHIER_MIO_RESET_USB2_BRIDGE(id, ch) \
156*4882a593Smuzhiyun UNIPHIER_RESETX((id), 0x110 + 0x200 * (ch), 24)
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun #define UNIPHIER_MIO_RESET_DMAC(id) \
159*4882a593Smuzhiyun UNIPHIER_RESETX((id), 0x110, 17)
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static const struct uniphier_reset_data uniphier_ld4_mio_reset_data[] = {
162*4882a593Smuzhiyun UNIPHIER_MIO_RESET_SD(0, 0),
163*4882a593Smuzhiyun UNIPHIER_MIO_RESET_SD(1, 1),
164*4882a593Smuzhiyun UNIPHIER_MIO_RESET_SD(2, 2),
165*4882a593Smuzhiyun UNIPHIER_MIO_RESET_SD_BRIDGE(3, 0),
166*4882a593Smuzhiyun UNIPHIER_MIO_RESET_SD_BRIDGE(4, 1),
167*4882a593Smuzhiyun UNIPHIER_MIO_RESET_SD_BRIDGE(5, 2),
168*4882a593Smuzhiyun UNIPHIER_MIO_RESET_EMMC_HW_RESET(6, 1),
169*4882a593Smuzhiyun UNIPHIER_MIO_RESET_DMAC(7),
170*4882a593Smuzhiyun UNIPHIER_MIO_RESET_USB2(8, 0),
171*4882a593Smuzhiyun UNIPHIER_MIO_RESET_USB2(9, 1),
172*4882a593Smuzhiyun UNIPHIER_MIO_RESET_USB2(10, 2),
173*4882a593Smuzhiyun UNIPHIER_MIO_RESET_USB2_BRIDGE(12, 0),
174*4882a593Smuzhiyun UNIPHIER_MIO_RESET_USB2_BRIDGE(13, 1),
175*4882a593Smuzhiyun UNIPHIER_MIO_RESET_USB2_BRIDGE(14, 2),
176*4882a593Smuzhiyun UNIPHIER_RESET_END,
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static const struct uniphier_reset_data uniphier_pro5_sd_reset_data[] = {
180*4882a593Smuzhiyun UNIPHIER_MIO_RESET_SD(0, 0),
181*4882a593Smuzhiyun UNIPHIER_MIO_RESET_SD(1, 1),
182*4882a593Smuzhiyun UNIPHIER_MIO_RESET_EMMC_HW_RESET(6, 1),
183*4882a593Smuzhiyun UNIPHIER_RESET_END,
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* Peripheral reset data */
187*4882a593Smuzhiyun #define UNIPHIER_PERI_RESET_UART(id, ch) \
188*4882a593Smuzhiyun UNIPHIER_RESETX((id), 0x114, 19 + (ch))
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #define UNIPHIER_PERI_RESET_I2C(id, ch) \
191*4882a593Smuzhiyun UNIPHIER_RESETX((id), 0x114, 5 + (ch))
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun #define UNIPHIER_PERI_RESET_FI2C(id, ch) \
194*4882a593Smuzhiyun UNIPHIER_RESETX((id), 0x114, 24 + (ch))
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun #define UNIPHIER_PERI_RESET_SCSSI(id, ch) \
197*4882a593Smuzhiyun UNIPHIER_RESETX((id), 0x110, 17 + (ch))
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun #define UNIPHIER_PERI_RESET_MCSSI(id) \
200*4882a593Smuzhiyun UNIPHIER_RESETX((id), 0x114, 14)
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static const struct uniphier_reset_data uniphier_ld4_peri_reset_data[] = {
203*4882a593Smuzhiyun UNIPHIER_PERI_RESET_UART(0, 0),
204*4882a593Smuzhiyun UNIPHIER_PERI_RESET_UART(1, 1),
205*4882a593Smuzhiyun UNIPHIER_PERI_RESET_UART(2, 2),
206*4882a593Smuzhiyun UNIPHIER_PERI_RESET_UART(3, 3),
207*4882a593Smuzhiyun UNIPHIER_PERI_RESET_I2C(4, 0),
208*4882a593Smuzhiyun UNIPHIER_PERI_RESET_I2C(5, 1),
209*4882a593Smuzhiyun UNIPHIER_PERI_RESET_I2C(6, 2),
210*4882a593Smuzhiyun UNIPHIER_PERI_RESET_I2C(7, 3),
211*4882a593Smuzhiyun UNIPHIER_PERI_RESET_I2C(8, 4),
212*4882a593Smuzhiyun UNIPHIER_PERI_RESET_SCSSI(11, 0),
213*4882a593Smuzhiyun UNIPHIER_RESET_END,
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun static const struct uniphier_reset_data uniphier_pro4_peri_reset_data[] = {
217*4882a593Smuzhiyun UNIPHIER_PERI_RESET_UART(0, 0),
218*4882a593Smuzhiyun UNIPHIER_PERI_RESET_UART(1, 1),
219*4882a593Smuzhiyun UNIPHIER_PERI_RESET_UART(2, 2),
220*4882a593Smuzhiyun UNIPHIER_PERI_RESET_UART(3, 3),
221*4882a593Smuzhiyun UNIPHIER_PERI_RESET_FI2C(4, 0),
222*4882a593Smuzhiyun UNIPHIER_PERI_RESET_FI2C(5, 1),
223*4882a593Smuzhiyun UNIPHIER_PERI_RESET_FI2C(6, 2),
224*4882a593Smuzhiyun UNIPHIER_PERI_RESET_FI2C(7, 3),
225*4882a593Smuzhiyun UNIPHIER_PERI_RESET_FI2C(8, 4),
226*4882a593Smuzhiyun UNIPHIER_PERI_RESET_FI2C(9, 5),
227*4882a593Smuzhiyun UNIPHIER_PERI_RESET_FI2C(10, 6),
228*4882a593Smuzhiyun UNIPHIER_PERI_RESET_SCSSI(11, 0),
229*4882a593Smuzhiyun UNIPHIER_PERI_RESET_SCSSI(12, 1),
230*4882a593Smuzhiyun UNIPHIER_PERI_RESET_SCSSI(13, 2),
231*4882a593Smuzhiyun UNIPHIER_PERI_RESET_SCSSI(14, 3),
232*4882a593Smuzhiyun UNIPHIER_PERI_RESET_MCSSI(15),
233*4882a593Smuzhiyun UNIPHIER_RESET_END,
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* Analog signal amplifiers reset data */
237*4882a593Smuzhiyun static const struct uniphier_reset_data uniphier_ld11_adamv_reset_data[] = {
238*4882a593Smuzhiyun UNIPHIER_RESETX(0, 0x10, 6), /* EVEA */
239*4882a593Smuzhiyun UNIPHIER_RESET_END,
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* core implementaton */
243*4882a593Smuzhiyun struct uniphier_reset_priv {
244*4882a593Smuzhiyun struct reset_controller_dev rcdev;
245*4882a593Smuzhiyun struct device *dev;
246*4882a593Smuzhiyun struct regmap *regmap;
247*4882a593Smuzhiyun const struct uniphier_reset_data *data;
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun #define to_uniphier_reset_priv(_rcdev) \
251*4882a593Smuzhiyun container_of(_rcdev, struct uniphier_reset_priv, rcdev)
252*4882a593Smuzhiyun
uniphier_reset_update(struct reset_controller_dev * rcdev,unsigned long id,int assert)253*4882a593Smuzhiyun static int uniphier_reset_update(struct reset_controller_dev *rcdev,
254*4882a593Smuzhiyun unsigned long id, int assert)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun struct uniphier_reset_priv *priv = to_uniphier_reset_priv(rcdev);
257*4882a593Smuzhiyun const struct uniphier_reset_data *p;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun for (p = priv->data; p->id != UNIPHIER_RESET_ID_END; p++) {
260*4882a593Smuzhiyun unsigned int mask, val;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun if (p->id != id)
263*4882a593Smuzhiyun continue;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun mask = BIT(p->bit);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun if (assert)
268*4882a593Smuzhiyun val = mask;
269*4882a593Smuzhiyun else
270*4882a593Smuzhiyun val = ~mask;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (p->flags & UNIPHIER_RESET_ACTIVE_LOW)
273*4882a593Smuzhiyun val = ~val;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun return regmap_write_bits(priv->regmap, p->reg, mask, val);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun dev_err(priv->dev, "reset_id=%lu was not handled\n", id);
279*4882a593Smuzhiyun return -EINVAL;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
uniphier_reset_assert(struct reset_controller_dev * rcdev,unsigned long id)282*4882a593Smuzhiyun static int uniphier_reset_assert(struct reset_controller_dev *rcdev,
283*4882a593Smuzhiyun unsigned long id)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun return uniphier_reset_update(rcdev, id, 1);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
uniphier_reset_deassert(struct reset_controller_dev * rcdev,unsigned long id)288*4882a593Smuzhiyun static int uniphier_reset_deassert(struct reset_controller_dev *rcdev,
289*4882a593Smuzhiyun unsigned long id)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun return uniphier_reset_update(rcdev, id, 0);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
uniphier_reset_status(struct reset_controller_dev * rcdev,unsigned long id)294*4882a593Smuzhiyun static int uniphier_reset_status(struct reset_controller_dev *rcdev,
295*4882a593Smuzhiyun unsigned long id)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun struct uniphier_reset_priv *priv = to_uniphier_reset_priv(rcdev);
298*4882a593Smuzhiyun const struct uniphier_reset_data *p;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun for (p = priv->data; p->id != UNIPHIER_RESET_ID_END; p++) {
301*4882a593Smuzhiyun unsigned int val;
302*4882a593Smuzhiyun int ret, asserted;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (p->id != id)
305*4882a593Smuzhiyun continue;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun ret = regmap_read(priv->regmap, p->reg, &val);
308*4882a593Smuzhiyun if (ret)
309*4882a593Smuzhiyun return ret;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun asserted = !!(val & BIT(p->bit));
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if (p->flags & UNIPHIER_RESET_ACTIVE_LOW)
314*4882a593Smuzhiyun asserted = !asserted;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun return asserted;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun dev_err(priv->dev, "reset_id=%lu was not found\n", id);
320*4882a593Smuzhiyun return -EINVAL;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun static const struct reset_control_ops uniphier_reset_ops = {
324*4882a593Smuzhiyun .assert = uniphier_reset_assert,
325*4882a593Smuzhiyun .deassert = uniphier_reset_deassert,
326*4882a593Smuzhiyun .status = uniphier_reset_status,
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun
uniphier_reset_probe(struct platform_device * pdev)329*4882a593Smuzhiyun static int uniphier_reset_probe(struct platform_device *pdev)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun struct device *dev = &pdev->dev;
332*4882a593Smuzhiyun struct uniphier_reset_priv *priv;
333*4882a593Smuzhiyun const struct uniphier_reset_data *p, *data;
334*4882a593Smuzhiyun struct regmap *regmap;
335*4882a593Smuzhiyun struct device_node *parent;
336*4882a593Smuzhiyun unsigned int nr_resets = 0;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun data = of_device_get_match_data(dev);
339*4882a593Smuzhiyun if (WARN_ON(!data))
340*4882a593Smuzhiyun return -EINVAL;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun parent = of_get_parent(dev->of_node); /* parent should be syscon node */
343*4882a593Smuzhiyun regmap = syscon_node_to_regmap(parent);
344*4882a593Smuzhiyun of_node_put(parent);
345*4882a593Smuzhiyun if (IS_ERR(regmap)) {
346*4882a593Smuzhiyun dev_err(dev, "failed to get regmap (error %ld)\n",
347*4882a593Smuzhiyun PTR_ERR(regmap));
348*4882a593Smuzhiyun return PTR_ERR(regmap);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
352*4882a593Smuzhiyun if (!priv)
353*4882a593Smuzhiyun return -ENOMEM;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun for (p = data; p->id != UNIPHIER_RESET_ID_END; p++)
356*4882a593Smuzhiyun nr_resets = max(nr_resets, p->id + 1);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun priv->rcdev.ops = &uniphier_reset_ops;
359*4882a593Smuzhiyun priv->rcdev.owner = dev->driver->owner;
360*4882a593Smuzhiyun priv->rcdev.of_node = dev->of_node;
361*4882a593Smuzhiyun priv->rcdev.nr_resets = nr_resets;
362*4882a593Smuzhiyun priv->dev = dev;
363*4882a593Smuzhiyun priv->regmap = regmap;
364*4882a593Smuzhiyun priv->data = data;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun return devm_reset_controller_register(&pdev->dev, &priv->rcdev);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun static const struct of_device_id uniphier_reset_match[] = {
370*4882a593Smuzhiyun /* System reset */
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld4-reset",
373*4882a593Smuzhiyun .data = uniphier_ld4_sys_reset_data,
374*4882a593Smuzhiyun },
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun .compatible = "socionext,uniphier-pro4-reset",
377*4882a593Smuzhiyun .data = uniphier_pro4_sys_reset_data,
378*4882a593Smuzhiyun },
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun .compatible = "socionext,uniphier-sld8-reset",
381*4882a593Smuzhiyun .data = uniphier_ld4_sys_reset_data,
382*4882a593Smuzhiyun },
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun .compatible = "socionext,uniphier-pro5-reset",
385*4882a593Smuzhiyun .data = uniphier_pro5_sys_reset_data,
386*4882a593Smuzhiyun },
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun .compatible = "socionext,uniphier-pxs2-reset",
389*4882a593Smuzhiyun .data = uniphier_pxs2_sys_reset_data,
390*4882a593Smuzhiyun },
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld11-reset",
393*4882a593Smuzhiyun .data = uniphier_ld11_sys_reset_data,
394*4882a593Smuzhiyun },
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld20-reset",
397*4882a593Smuzhiyun .data = uniphier_ld20_sys_reset_data,
398*4882a593Smuzhiyun },
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun .compatible = "socionext,uniphier-pxs3-reset",
401*4882a593Smuzhiyun .data = uniphier_pxs3_sys_reset_data,
402*4882a593Smuzhiyun },
403*4882a593Smuzhiyun /* Media I/O reset, SD reset */
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld4-mio-reset",
406*4882a593Smuzhiyun .data = uniphier_ld4_mio_reset_data,
407*4882a593Smuzhiyun },
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun .compatible = "socionext,uniphier-pro4-mio-reset",
410*4882a593Smuzhiyun .data = uniphier_ld4_mio_reset_data,
411*4882a593Smuzhiyun },
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun .compatible = "socionext,uniphier-sld8-mio-reset",
414*4882a593Smuzhiyun .data = uniphier_ld4_mio_reset_data,
415*4882a593Smuzhiyun },
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun .compatible = "socionext,uniphier-pro5-sd-reset",
418*4882a593Smuzhiyun .data = uniphier_pro5_sd_reset_data,
419*4882a593Smuzhiyun },
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun .compatible = "socionext,uniphier-pxs2-sd-reset",
422*4882a593Smuzhiyun .data = uniphier_pro5_sd_reset_data,
423*4882a593Smuzhiyun },
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld11-mio-reset",
426*4882a593Smuzhiyun .data = uniphier_ld4_mio_reset_data,
427*4882a593Smuzhiyun },
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld11-sd-reset",
430*4882a593Smuzhiyun .data = uniphier_pro5_sd_reset_data,
431*4882a593Smuzhiyun },
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld20-sd-reset",
434*4882a593Smuzhiyun .data = uniphier_pro5_sd_reset_data,
435*4882a593Smuzhiyun },
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun .compatible = "socionext,uniphier-pxs3-sd-reset",
438*4882a593Smuzhiyun .data = uniphier_pro5_sd_reset_data,
439*4882a593Smuzhiyun },
440*4882a593Smuzhiyun /* Peripheral reset */
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld4-peri-reset",
443*4882a593Smuzhiyun .data = uniphier_ld4_peri_reset_data,
444*4882a593Smuzhiyun },
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun .compatible = "socionext,uniphier-pro4-peri-reset",
447*4882a593Smuzhiyun .data = uniphier_pro4_peri_reset_data,
448*4882a593Smuzhiyun },
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun .compatible = "socionext,uniphier-sld8-peri-reset",
451*4882a593Smuzhiyun .data = uniphier_ld4_peri_reset_data,
452*4882a593Smuzhiyun },
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun .compatible = "socionext,uniphier-pro5-peri-reset",
455*4882a593Smuzhiyun .data = uniphier_pro4_peri_reset_data,
456*4882a593Smuzhiyun },
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun .compatible = "socionext,uniphier-pxs2-peri-reset",
459*4882a593Smuzhiyun .data = uniphier_pro4_peri_reset_data,
460*4882a593Smuzhiyun },
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld11-peri-reset",
463*4882a593Smuzhiyun .data = uniphier_pro4_peri_reset_data,
464*4882a593Smuzhiyun },
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld20-peri-reset",
467*4882a593Smuzhiyun .data = uniphier_pro4_peri_reset_data,
468*4882a593Smuzhiyun },
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun .compatible = "socionext,uniphier-pxs3-peri-reset",
471*4882a593Smuzhiyun .data = uniphier_pro4_peri_reset_data,
472*4882a593Smuzhiyun },
473*4882a593Smuzhiyun /* Analog signal amplifiers reset */
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld11-adamv-reset",
476*4882a593Smuzhiyun .data = uniphier_ld11_adamv_reset_data,
477*4882a593Smuzhiyun },
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld20-adamv-reset",
480*4882a593Smuzhiyun .data = uniphier_ld11_adamv_reset_data,
481*4882a593Smuzhiyun },
482*4882a593Smuzhiyun { /* sentinel */ }
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, uniphier_reset_match);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun static struct platform_driver uniphier_reset_driver = {
487*4882a593Smuzhiyun .probe = uniphier_reset_probe,
488*4882a593Smuzhiyun .driver = {
489*4882a593Smuzhiyun .name = "uniphier-reset",
490*4882a593Smuzhiyun .of_match_table = uniphier_reset_match,
491*4882a593Smuzhiyun },
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun module_platform_driver(uniphier_reset_driver);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun MODULE_AUTHOR("Masahiro Yamada <yamada.masahiro@socionext.com>");
496*4882a593Smuzhiyun MODULE_DESCRIPTION("UniPhier Reset Controller Driver");
497*4882a593Smuzhiyun MODULE_LICENSE("GPL");
498