xref: /OK3568_Linux_fs/kernel/drivers/reset/reset-qcom-aoss.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2018 The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/platform_device.h>
8*4882a593Smuzhiyun #include <linux/reset-controller.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <dt-bindings/reset/qcom,sdm845-aoss.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun struct qcom_aoss_reset_map {
15*4882a593Smuzhiyun 	unsigned int reg;
16*4882a593Smuzhiyun };
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun struct qcom_aoss_desc {
19*4882a593Smuzhiyun 	const struct qcom_aoss_reset_map *resets;
20*4882a593Smuzhiyun 	size_t num_resets;
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun struct qcom_aoss_reset_data {
24*4882a593Smuzhiyun 	struct reset_controller_dev rcdev;
25*4882a593Smuzhiyun 	void __iomem *base;
26*4882a593Smuzhiyun 	const struct qcom_aoss_desc *desc;
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static const struct qcom_aoss_reset_map sdm845_aoss_resets[] = {
30*4882a593Smuzhiyun 	[AOSS_CC_MSS_RESTART] = {0x10000},
31*4882a593Smuzhiyun 	[AOSS_CC_CAMSS_RESTART] = {0x11000},
32*4882a593Smuzhiyun 	[AOSS_CC_VENUS_RESTART] = {0x12000},
33*4882a593Smuzhiyun 	[AOSS_CC_GPU_RESTART] = {0x13000},
34*4882a593Smuzhiyun 	[AOSS_CC_DISPSS_RESTART] = {0x14000},
35*4882a593Smuzhiyun 	[AOSS_CC_WCSS_RESTART] = {0x20000},
36*4882a593Smuzhiyun 	[AOSS_CC_LPASS_RESTART] = {0x30000},
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static const struct qcom_aoss_desc sdm845_aoss_desc = {
40*4882a593Smuzhiyun 	.resets = sdm845_aoss_resets,
41*4882a593Smuzhiyun 	.num_resets = ARRAY_SIZE(sdm845_aoss_resets),
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
to_qcom_aoss_reset_data(struct reset_controller_dev * rcdev)44*4882a593Smuzhiyun static inline struct qcom_aoss_reset_data *to_qcom_aoss_reset_data(
45*4882a593Smuzhiyun 				struct reset_controller_dev *rcdev)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	return container_of(rcdev, struct qcom_aoss_reset_data, rcdev);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
qcom_aoss_control_assert(struct reset_controller_dev * rcdev,unsigned long idx)50*4882a593Smuzhiyun static int qcom_aoss_control_assert(struct reset_controller_dev *rcdev,
51*4882a593Smuzhiyun 				    unsigned long idx)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	struct qcom_aoss_reset_data *data = to_qcom_aoss_reset_data(rcdev);
54*4882a593Smuzhiyun 	const struct qcom_aoss_reset_map *map = &data->desc->resets[idx];
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	writel(1, data->base + map->reg);
57*4882a593Smuzhiyun 	/* Wait 6 32kHz sleep cycles for reset */
58*4882a593Smuzhiyun 	usleep_range(200, 300);
59*4882a593Smuzhiyun 	return 0;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
qcom_aoss_control_deassert(struct reset_controller_dev * rcdev,unsigned long idx)62*4882a593Smuzhiyun static int qcom_aoss_control_deassert(struct reset_controller_dev *rcdev,
63*4882a593Smuzhiyun 				      unsigned long idx)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	struct qcom_aoss_reset_data *data = to_qcom_aoss_reset_data(rcdev);
66*4882a593Smuzhiyun 	const struct qcom_aoss_reset_map *map = &data->desc->resets[idx];
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	writel(0, data->base + map->reg);
69*4882a593Smuzhiyun 	/* Wait 6 32kHz sleep cycles for reset */
70*4882a593Smuzhiyun 	usleep_range(200, 300);
71*4882a593Smuzhiyun 	return 0;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
qcom_aoss_control_reset(struct reset_controller_dev * rcdev,unsigned long idx)74*4882a593Smuzhiyun static int qcom_aoss_control_reset(struct reset_controller_dev *rcdev,
75*4882a593Smuzhiyun 					unsigned long idx)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	qcom_aoss_control_assert(rcdev, idx);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	return qcom_aoss_control_deassert(rcdev, idx);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun static const struct reset_control_ops qcom_aoss_reset_ops = {
83*4882a593Smuzhiyun 	.reset = qcom_aoss_control_reset,
84*4882a593Smuzhiyun 	.assert = qcom_aoss_control_assert,
85*4882a593Smuzhiyun 	.deassert = qcom_aoss_control_deassert,
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
qcom_aoss_reset_probe(struct platform_device * pdev)88*4882a593Smuzhiyun static int qcom_aoss_reset_probe(struct platform_device *pdev)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	struct qcom_aoss_reset_data *data;
91*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
92*4882a593Smuzhiyun 	const struct qcom_aoss_desc *desc;
93*4882a593Smuzhiyun 	struct resource *res;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	desc = of_device_get_match_data(dev);
96*4882a593Smuzhiyun 	if (!desc)
97*4882a593Smuzhiyun 		return -EINVAL;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
100*4882a593Smuzhiyun 	if (!data)
101*4882a593Smuzhiyun 		return -ENOMEM;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	data->desc = desc;
104*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
105*4882a593Smuzhiyun 	data->base = devm_ioremap_resource(dev, res);
106*4882a593Smuzhiyun 	if (IS_ERR(data->base))
107*4882a593Smuzhiyun 		return PTR_ERR(data->base);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	data->rcdev.owner = THIS_MODULE;
110*4882a593Smuzhiyun 	data->rcdev.ops = &qcom_aoss_reset_ops;
111*4882a593Smuzhiyun 	data->rcdev.nr_resets = desc->num_resets;
112*4882a593Smuzhiyun 	data->rcdev.of_node = dev->of_node;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	return devm_reset_controller_register(dev, &data->rcdev);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun static const struct of_device_id qcom_aoss_reset_of_match[] = {
118*4882a593Smuzhiyun 	{ .compatible = "qcom,sdm845-aoss-cc", .data = &sdm845_aoss_desc },
119*4882a593Smuzhiyun 	{}
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qcom_aoss_reset_of_match);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun static struct platform_driver qcom_aoss_reset_driver = {
124*4882a593Smuzhiyun 	.probe = qcom_aoss_reset_probe,
125*4882a593Smuzhiyun 	.driver  = {
126*4882a593Smuzhiyun 		.name = "qcom_aoss_reset",
127*4882a593Smuzhiyun 		.of_match_table = qcom_aoss_reset_of_match,
128*4882a593Smuzhiyun 	},
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun module_platform_driver(qcom_aoss_reset_driver);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm AOSS Reset Driver");
134*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
135