1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (c) 2019 Nuvoton Technology corporation.
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/delay.h>
5*4882a593Smuzhiyun #include <linux/err.h>
6*4882a593Smuzhiyun #include <linux/io.h>
7*4882a593Smuzhiyun #include <linux/init.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/of_device.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/reboot.h>
12*4882a593Smuzhiyun #include <linux/reset-controller.h>
13*4882a593Smuzhiyun #include <linux/spinlock.h>
14*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* NPCM7xx GCR registers */
19*4882a593Smuzhiyun #define NPCM_MDLR_OFFSET 0x7C
20*4882a593Smuzhiyun #define NPCM_MDLR_USBD0 BIT(9)
21*4882a593Smuzhiyun #define NPCM_MDLR_USBD1 BIT(8)
22*4882a593Smuzhiyun #define NPCM_MDLR_USBD2_4 BIT(21)
23*4882a593Smuzhiyun #define NPCM_MDLR_USBD5_9 BIT(22)
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define NPCM_USB1PHYCTL_OFFSET 0x140
26*4882a593Smuzhiyun #define NPCM_USB2PHYCTL_OFFSET 0x144
27*4882a593Smuzhiyun #define NPCM_USBXPHYCTL_RS BIT(28)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* NPCM7xx Reset registers */
30*4882a593Smuzhiyun #define NPCM_SWRSTR 0x14
31*4882a593Smuzhiyun #define NPCM_SWRST BIT(2)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define NPCM_IPSRST1 0x20
34*4882a593Smuzhiyun #define NPCM_IPSRST1_USBD1 BIT(5)
35*4882a593Smuzhiyun #define NPCM_IPSRST1_USBD2 BIT(8)
36*4882a593Smuzhiyun #define NPCM_IPSRST1_USBD3 BIT(25)
37*4882a593Smuzhiyun #define NPCM_IPSRST1_USBD4 BIT(22)
38*4882a593Smuzhiyun #define NPCM_IPSRST1_USBD5 BIT(23)
39*4882a593Smuzhiyun #define NPCM_IPSRST1_USBD6 BIT(24)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define NPCM_IPSRST2 0x24
42*4882a593Smuzhiyun #define NPCM_IPSRST2_USB_HOST BIT(26)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define NPCM_IPSRST3 0x34
45*4882a593Smuzhiyun #define NPCM_IPSRST3_USBD0 BIT(4)
46*4882a593Smuzhiyun #define NPCM_IPSRST3_USBD7 BIT(5)
47*4882a593Smuzhiyun #define NPCM_IPSRST3_USBD8 BIT(6)
48*4882a593Smuzhiyun #define NPCM_IPSRST3_USBD9 BIT(7)
49*4882a593Smuzhiyun #define NPCM_IPSRST3_USBPHY1 BIT(24)
50*4882a593Smuzhiyun #define NPCM_IPSRST3_USBPHY2 BIT(25)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define NPCM_RC_RESETS_PER_REG 32
53*4882a593Smuzhiyun #define NPCM_MASK_RESETS GENMASK(4, 0)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun struct npcm_rc_data {
56*4882a593Smuzhiyun struct reset_controller_dev rcdev;
57*4882a593Smuzhiyun struct notifier_block restart_nb;
58*4882a593Smuzhiyun u32 sw_reset_number;
59*4882a593Smuzhiyun void __iomem *base;
60*4882a593Smuzhiyun spinlock_t lock;
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define to_rc_data(p) container_of(p, struct npcm_rc_data, rcdev)
64*4882a593Smuzhiyun
npcm_rc_restart(struct notifier_block * nb,unsigned long mode,void * cmd)65*4882a593Smuzhiyun static int npcm_rc_restart(struct notifier_block *nb, unsigned long mode,
66*4882a593Smuzhiyun void *cmd)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun struct npcm_rc_data *rc = container_of(nb, struct npcm_rc_data,
69*4882a593Smuzhiyun restart_nb);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun writel(NPCM_SWRST << rc->sw_reset_number, rc->base + NPCM_SWRSTR);
72*4882a593Smuzhiyun mdelay(1000);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun pr_emerg("%s: unable to restart system\n", __func__);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun return NOTIFY_DONE;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
npcm_rc_setclear_reset(struct reset_controller_dev * rcdev,unsigned long id,bool set)79*4882a593Smuzhiyun static int npcm_rc_setclear_reset(struct reset_controller_dev *rcdev,
80*4882a593Smuzhiyun unsigned long id, bool set)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun struct npcm_rc_data *rc = to_rc_data(rcdev);
83*4882a593Smuzhiyun unsigned int rst_bit = BIT(id & NPCM_MASK_RESETS);
84*4882a593Smuzhiyun unsigned int ctrl_offset = id >> 8;
85*4882a593Smuzhiyun unsigned long flags;
86*4882a593Smuzhiyun u32 stat;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun spin_lock_irqsave(&rc->lock, flags);
89*4882a593Smuzhiyun stat = readl(rc->base + ctrl_offset);
90*4882a593Smuzhiyun if (set)
91*4882a593Smuzhiyun writel(stat | rst_bit, rc->base + ctrl_offset);
92*4882a593Smuzhiyun else
93*4882a593Smuzhiyun writel(stat & ~rst_bit, rc->base + ctrl_offset);
94*4882a593Smuzhiyun spin_unlock_irqrestore(&rc->lock, flags);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun return 0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
npcm_rc_assert(struct reset_controller_dev * rcdev,unsigned long id)99*4882a593Smuzhiyun static int npcm_rc_assert(struct reset_controller_dev *rcdev, unsigned long id)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun return npcm_rc_setclear_reset(rcdev, id, true);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
npcm_rc_deassert(struct reset_controller_dev * rcdev,unsigned long id)104*4882a593Smuzhiyun static int npcm_rc_deassert(struct reset_controller_dev *rcdev,
105*4882a593Smuzhiyun unsigned long id)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun return npcm_rc_setclear_reset(rcdev, id, false);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
npcm_rc_status(struct reset_controller_dev * rcdev,unsigned long id)110*4882a593Smuzhiyun static int npcm_rc_status(struct reset_controller_dev *rcdev,
111*4882a593Smuzhiyun unsigned long id)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun struct npcm_rc_data *rc = to_rc_data(rcdev);
114*4882a593Smuzhiyun unsigned int rst_bit = BIT(id & NPCM_MASK_RESETS);
115*4882a593Smuzhiyun unsigned int ctrl_offset = id >> 8;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun return (readl(rc->base + ctrl_offset) & rst_bit);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
npcm_reset_xlate(struct reset_controller_dev * rcdev,const struct of_phandle_args * reset_spec)120*4882a593Smuzhiyun static int npcm_reset_xlate(struct reset_controller_dev *rcdev,
121*4882a593Smuzhiyun const struct of_phandle_args *reset_spec)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun unsigned int offset, bit;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun offset = reset_spec->args[0];
126*4882a593Smuzhiyun if (offset != NPCM_IPSRST1 && offset != NPCM_IPSRST2 &&
127*4882a593Smuzhiyun offset != NPCM_IPSRST3) {
128*4882a593Smuzhiyun dev_err(rcdev->dev, "Error reset register (0x%x)\n", offset);
129*4882a593Smuzhiyun return -EINVAL;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun bit = reset_spec->args[1];
132*4882a593Smuzhiyun if (bit >= NPCM_RC_RESETS_PER_REG) {
133*4882a593Smuzhiyun dev_err(rcdev->dev, "Error reset number (%d)\n", bit);
134*4882a593Smuzhiyun return -EINVAL;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return (offset << 8) | bit;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static const struct of_device_id npcm_rc_match[] = {
141*4882a593Smuzhiyun { .compatible = "nuvoton,npcm750-reset",
142*4882a593Smuzhiyun .data = (void *)"nuvoton,npcm750-gcr" },
143*4882a593Smuzhiyun { }
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /*
147*4882a593Smuzhiyun * The following procedure should be observed in USB PHY, USB device and
148*4882a593Smuzhiyun * USB host initialization at BMC boot
149*4882a593Smuzhiyun */
npcm_usb_reset(struct platform_device * pdev,struct npcm_rc_data * rc)150*4882a593Smuzhiyun static int npcm_usb_reset(struct platform_device *pdev, struct npcm_rc_data *rc)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun u32 mdlr, iprst1, iprst2, iprst3;
153*4882a593Smuzhiyun struct device *dev = &pdev->dev;
154*4882a593Smuzhiyun struct regmap *gcr_regmap;
155*4882a593Smuzhiyun u32 ipsrst1_bits = 0;
156*4882a593Smuzhiyun u32 ipsrst2_bits = NPCM_IPSRST2_USB_HOST;
157*4882a593Smuzhiyun u32 ipsrst3_bits = 0;
158*4882a593Smuzhiyun const char *gcr_dt;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun gcr_dt = (const char *)
161*4882a593Smuzhiyun of_match_device(dev->driver->of_match_table, dev)->data;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun gcr_regmap = syscon_regmap_lookup_by_compatible(gcr_dt);
164*4882a593Smuzhiyun if (IS_ERR(gcr_regmap)) {
165*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to find %s\n", gcr_dt);
166*4882a593Smuzhiyun return PTR_ERR(gcr_regmap);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* checking which USB device is enabled */
170*4882a593Smuzhiyun regmap_read(gcr_regmap, NPCM_MDLR_OFFSET, &mdlr);
171*4882a593Smuzhiyun if (!(mdlr & NPCM_MDLR_USBD0))
172*4882a593Smuzhiyun ipsrst3_bits |= NPCM_IPSRST3_USBD0;
173*4882a593Smuzhiyun if (!(mdlr & NPCM_MDLR_USBD1))
174*4882a593Smuzhiyun ipsrst1_bits |= NPCM_IPSRST1_USBD1;
175*4882a593Smuzhiyun if (!(mdlr & NPCM_MDLR_USBD2_4))
176*4882a593Smuzhiyun ipsrst1_bits |= (NPCM_IPSRST1_USBD2 |
177*4882a593Smuzhiyun NPCM_IPSRST1_USBD3 |
178*4882a593Smuzhiyun NPCM_IPSRST1_USBD4);
179*4882a593Smuzhiyun if (!(mdlr & NPCM_MDLR_USBD0)) {
180*4882a593Smuzhiyun ipsrst1_bits |= (NPCM_IPSRST1_USBD5 |
181*4882a593Smuzhiyun NPCM_IPSRST1_USBD6);
182*4882a593Smuzhiyun ipsrst3_bits |= (NPCM_IPSRST3_USBD7 |
183*4882a593Smuzhiyun NPCM_IPSRST3_USBD8 |
184*4882a593Smuzhiyun NPCM_IPSRST3_USBD9);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* assert reset USB PHY and USB devices */
188*4882a593Smuzhiyun iprst1 = readl(rc->base + NPCM_IPSRST1);
189*4882a593Smuzhiyun iprst2 = readl(rc->base + NPCM_IPSRST2);
190*4882a593Smuzhiyun iprst3 = readl(rc->base + NPCM_IPSRST3);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun iprst1 |= ipsrst1_bits;
193*4882a593Smuzhiyun iprst2 |= ipsrst2_bits;
194*4882a593Smuzhiyun iprst3 |= (ipsrst3_bits | NPCM_IPSRST3_USBPHY1 |
195*4882a593Smuzhiyun NPCM_IPSRST3_USBPHY2);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun writel(iprst1, rc->base + NPCM_IPSRST1);
198*4882a593Smuzhiyun writel(iprst2, rc->base + NPCM_IPSRST2);
199*4882a593Smuzhiyun writel(iprst3, rc->base + NPCM_IPSRST3);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* clear USB PHY RS bit */
202*4882a593Smuzhiyun regmap_update_bits(gcr_regmap, NPCM_USB1PHYCTL_OFFSET,
203*4882a593Smuzhiyun NPCM_USBXPHYCTL_RS, 0);
204*4882a593Smuzhiyun regmap_update_bits(gcr_regmap, NPCM_USB2PHYCTL_OFFSET,
205*4882a593Smuzhiyun NPCM_USBXPHYCTL_RS, 0);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* deassert reset USB PHY */
208*4882a593Smuzhiyun iprst3 &= ~(NPCM_IPSRST3_USBPHY1 | NPCM_IPSRST3_USBPHY2);
209*4882a593Smuzhiyun writel(iprst3, rc->base + NPCM_IPSRST3);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun udelay(50);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* set USB PHY RS bit */
214*4882a593Smuzhiyun regmap_update_bits(gcr_regmap, NPCM_USB1PHYCTL_OFFSET,
215*4882a593Smuzhiyun NPCM_USBXPHYCTL_RS, NPCM_USBXPHYCTL_RS);
216*4882a593Smuzhiyun regmap_update_bits(gcr_regmap, NPCM_USB2PHYCTL_OFFSET,
217*4882a593Smuzhiyun NPCM_USBXPHYCTL_RS, NPCM_USBXPHYCTL_RS);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* deassert reset USB devices*/
220*4882a593Smuzhiyun iprst1 &= ~ipsrst1_bits;
221*4882a593Smuzhiyun iprst2 &= ~ipsrst2_bits;
222*4882a593Smuzhiyun iprst3 &= ~ipsrst3_bits;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun writel(iprst1, rc->base + NPCM_IPSRST1);
225*4882a593Smuzhiyun writel(iprst2, rc->base + NPCM_IPSRST2);
226*4882a593Smuzhiyun writel(iprst3, rc->base + NPCM_IPSRST3);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun return 0;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun static const struct reset_control_ops npcm_rc_ops = {
232*4882a593Smuzhiyun .assert = npcm_rc_assert,
233*4882a593Smuzhiyun .deassert = npcm_rc_deassert,
234*4882a593Smuzhiyun .status = npcm_rc_status,
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun
npcm_rc_probe(struct platform_device * pdev)237*4882a593Smuzhiyun static int npcm_rc_probe(struct platform_device *pdev)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun struct npcm_rc_data *rc;
240*4882a593Smuzhiyun int ret;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun rc = devm_kzalloc(&pdev->dev, sizeof(*rc), GFP_KERNEL);
243*4882a593Smuzhiyun if (!rc)
244*4882a593Smuzhiyun return -ENOMEM;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun rc->base = devm_platform_ioremap_resource(pdev, 0);
247*4882a593Smuzhiyun if (IS_ERR(rc->base))
248*4882a593Smuzhiyun return PTR_ERR(rc->base);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun spin_lock_init(&rc->lock);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun rc->rcdev.owner = THIS_MODULE;
253*4882a593Smuzhiyun rc->rcdev.ops = &npcm_rc_ops;
254*4882a593Smuzhiyun rc->rcdev.of_node = pdev->dev.of_node;
255*4882a593Smuzhiyun rc->rcdev.of_reset_n_cells = 2;
256*4882a593Smuzhiyun rc->rcdev.of_xlate = npcm_reset_xlate;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun platform_set_drvdata(pdev, rc);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun ret = devm_reset_controller_register(&pdev->dev, &rc->rcdev);
261*4882a593Smuzhiyun if (ret) {
262*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to register device\n");
263*4882a593Smuzhiyun return ret;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun if (npcm_usb_reset(pdev, rc))
267*4882a593Smuzhiyun dev_warn(&pdev->dev, "NPCM USB reset failed, can cause issues with UDC and USB host\n");
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun if (!of_property_read_u32(pdev->dev.of_node, "nuvoton,sw-reset-number",
270*4882a593Smuzhiyun &rc->sw_reset_number)) {
271*4882a593Smuzhiyun if (rc->sw_reset_number && rc->sw_reset_number < 5) {
272*4882a593Smuzhiyun rc->restart_nb.priority = 192,
273*4882a593Smuzhiyun rc->restart_nb.notifier_call = npcm_rc_restart,
274*4882a593Smuzhiyun ret = register_restart_handler(&rc->restart_nb);
275*4882a593Smuzhiyun if (ret)
276*4882a593Smuzhiyun dev_warn(&pdev->dev, "failed to register restart handler\n");
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun return ret;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun static struct platform_driver npcm_rc_driver = {
284*4882a593Smuzhiyun .probe = npcm_rc_probe,
285*4882a593Smuzhiyun .driver = {
286*4882a593Smuzhiyun .name = "npcm-reset",
287*4882a593Smuzhiyun .of_match_table = npcm_rc_match,
288*4882a593Smuzhiyun .suppress_bind_attrs = true,
289*4882a593Smuzhiyun },
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun builtin_platform_driver(npcm_rc_driver);
292