1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Amlogic Meson Reset Controller driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2016 BayLibre, SAS.
6*4882a593Smuzhiyun * Author: Neil Armstrong <narmstrong@baylibre.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/reset-controller.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define BITS_PER_REG 32
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun struct meson_reset_param {
22*4882a593Smuzhiyun int reg_count;
23*4882a593Smuzhiyun int level_offset;
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun struct meson_reset {
27*4882a593Smuzhiyun void __iomem *reg_base;
28*4882a593Smuzhiyun const struct meson_reset_param *param;
29*4882a593Smuzhiyun struct reset_controller_dev rcdev;
30*4882a593Smuzhiyun spinlock_t lock;
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
meson_reset_reset(struct reset_controller_dev * rcdev,unsigned long id)33*4882a593Smuzhiyun static int meson_reset_reset(struct reset_controller_dev *rcdev,
34*4882a593Smuzhiyun unsigned long id)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun struct meson_reset *data =
37*4882a593Smuzhiyun container_of(rcdev, struct meson_reset, rcdev);
38*4882a593Smuzhiyun unsigned int bank = id / BITS_PER_REG;
39*4882a593Smuzhiyun unsigned int offset = id % BITS_PER_REG;
40*4882a593Smuzhiyun void __iomem *reg_addr = data->reg_base + (bank << 2);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun writel(BIT(offset), reg_addr);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun return 0;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
meson_reset_level(struct reset_controller_dev * rcdev,unsigned long id,bool assert)47*4882a593Smuzhiyun static int meson_reset_level(struct reset_controller_dev *rcdev,
48*4882a593Smuzhiyun unsigned long id, bool assert)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun struct meson_reset *data =
51*4882a593Smuzhiyun container_of(rcdev, struct meson_reset, rcdev);
52*4882a593Smuzhiyun unsigned int bank = id / BITS_PER_REG;
53*4882a593Smuzhiyun unsigned int offset = id % BITS_PER_REG;
54*4882a593Smuzhiyun void __iomem *reg_addr;
55*4882a593Smuzhiyun unsigned long flags;
56*4882a593Smuzhiyun u32 reg;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun reg_addr = data->reg_base + data->param->level_offset + (bank << 2);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun spin_lock_irqsave(&data->lock, flags);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun reg = readl(reg_addr);
63*4882a593Smuzhiyun if (assert)
64*4882a593Smuzhiyun writel(reg & ~BIT(offset), reg_addr);
65*4882a593Smuzhiyun else
66*4882a593Smuzhiyun writel(reg | BIT(offset), reg_addr);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun spin_unlock_irqrestore(&data->lock, flags);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun return 0;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
meson_reset_assert(struct reset_controller_dev * rcdev,unsigned long id)73*4882a593Smuzhiyun static int meson_reset_assert(struct reset_controller_dev *rcdev,
74*4882a593Smuzhiyun unsigned long id)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun return meson_reset_level(rcdev, id, true);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
meson_reset_deassert(struct reset_controller_dev * rcdev,unsigned long id)79*4882a593Smuzhiyun static int meson_reset_deassert(struct reset_controller_dev *rcdev,
80*4882a593Smuzhiyun unsigned long id)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun return meson_reset_level(rcdev, id, false);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static const struct reset_control_ops meson_reset_ops = {
86*4882a593Smuzhiyun .reset = meson_reset_reset,
87*4882a593Smuzhiyun .assert = meson_reset_assert,
88*4882a593Smuzhiyun .deassert = meson_reset_deassert,
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun static const struct meson_reset_param meson8b_param = {
92*4882a593Smuzhiyun .reg_count = 8,
93*4882a593Smuzhiyun .level_offset = 0x7c,
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun static const struct meson_reset_param meson_a1_param = {
97*4882a593Smuzhiyun .reg_count = 3,
98*4882a593Smuzhiyun .level_offset = 0x40,
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static const struct of_device_id meson_reset_dt_ids[] = {
102*4882a593Smuzhiyun { .compatible = "amlogic,meson8b-reset", .data = &meson8b_param},
103*4882a593Smuzhiyun { .compatible = "amlogic,meson-gxbb-reset", .data = &meson8b_param},
104*4882a593Smuzhiyun { .compatible = "amlogic,meson-axg-reset", .data = &meson8b_param},
105*4882a593Smuzhiyun { .compatible = "amlogic,meson-a1-reset", .data = &meson_a1_param},
106*4882a593Smuzhiyun { /* sentinel */ },
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, meson_reset_dt_ids);
109*4882a593Smuzhiyun
meson_reset_probe(struct platform_device * pdev)110*4882a593Smuzhiyun static int meson_reset_probe(struct platform_device *pdev)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun struct meson_reset *data;
113*4882a593Smuzhiyun struct resource *res;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
116*4882a593Smuzhiyun if (!data)
117*4882a593Smuzhiyun return -ENOMEM;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
120*4882a593Smuzhiyun data->reg_base = devm_ioremap_resource(&pdev->dev, res);
121*4882a593Smuzhiyun if (IS_ERR(data->reg_base))
122*4882a593Smuzhiyun return PTR_ERR(data->reg_base);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun data->param = of_device_get_match_data(&pdev->dev);
125*4882a593Smuzhiyun if (!data->param)
126*4882a593Smuzhiyun return -ENODEV;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun platform_set_drvdata(pdev, data);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun spin_lock_init(&data->lock);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun data->rcdev.owner = THIS_MODULE;
133*4882a593Smuzhiyun data->rcdev.nr_resets = data->param->reg_count * BITS_PER_REG;
134*4882a593Smuzhiyun data->rcdev.ops = &meson_reset_ops;
135*4882a593Smuzhiyun data->rcdev.of_node = pdev->dev.of_node;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return devm_reset_controller_register(&pdev->dev, &data->rcdev);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static struct platform_driver meson_reset_driver = {
141*4882a593Smuzhiyun .probe = meson_reset_probe,
142*4882a593Smuzhiyun .driver = {
143*4882a593Smuzhiyun .name = "meson_reset",
144*4882a593Smuzhiyun .of_match_table = meson_reset_dt_ids,
145*4882a593Smuzhiyun },
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun module_platform_driver(meson_reset_driver);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun MODULE_DESCRIPTION("Amlogic Meson Reset Controller driver");
150*4882a593Smuzhiyun MODULE_AUTHOR("Neil Armstrong <narmstrong@baylibre.com>");
151*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
152