xref: /OK3568_Linux_fs/kernel/drivers/reset/reset-lantiq.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  *  Copyright (C) 2010 John Crispin <blogic@phrozen.org>
5*4882a593Smuzhiyun  *  Copyright (C) 2013-2015 Lantiq Beteiligungs-GmbH & Co.KG
6*4882a593Smuzhiyun  *  Copyright (C) 2016 Martin Blumenstingl <martin.blumenstingl@googlemail.com>
7*4882a593Smuzhiyun  *  Copyright (C) 2017 Hauke Mehrtens <hauke@hauke-m.de>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include <linux/reset-controller.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/of_platform.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/property.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define LANTIQ_RCU_RESET_TIMEOUT	10000
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun struct lantiq_rcu_reset_priv {
22*4882a593Smuzhiyun 	struct reset_controller_dev rcdev;
23*4882a593Smuzhiyun 	struct device *dev;
24*4882a593Smuzhiyun 	struct regmap *regmap;
25*4882a593Smuzhiyun 	u32 reset_offset;
26*4882a593Smuzhiyun 	u32 status_offset;
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun 
to_lantiq_rcu_reset_priv(struct reset_controller_dev * rcdev)29*4882a593Smuzhiyun static struct lantiq_rcu_reset_priv *to_lantiq_rcu_reset_priv(
30*4882a593Smuzhiyun 	struct reset_controller_dev *rcdev)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	return container_of(rcdev, struct lantiq_rcu_reset_priv, rcdev);
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun 
lantiq_rcu_reset_status(struct reset_controller_dev * rcdev,unsigned long id)35*4882a593Smuzhiyun static int lantiq_rcu_reset_status(struct reset_controller_dev *rcdev,
36*4882a593Smuzhiyun 				   unsigned long id)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	struct lantiq_rcu_reset_priv *priv = to_lantiq_rcu_reset_priv(rcdev);
39*4882a593Smuzhiyun 	unsigned int status = (id >> 8) & 0x1f;
40*4882a593Smuzhiyun 	u32 val;
41*4882a593Smuzhiyun 	int ret;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	ret = regmap_read(priv->regmap, priv->status_offset, &val);
44*4882a593Smuzhiyun 	if (ret)
45*4882a593Smuzhiyun 		return ret;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	return !!(val & BIT(status));
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
lantiq_rcu_reset_status_timeout(struct reset_controller_dev * rcdev,unsigned long id,bool assert)50*4882a593Smuzhiyun static int lantiq_rcu_reset_status_timeout(struct reset_controller_dev *rcdev,
51*4882a593Smuzhiyun 					   unsigned long id, bool assert)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	int ret;
54*4882a593Smuzhiyun 	int retry = LANTIQ_RCU_RESET_TIMEOUT;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	do {
57*4882a593Smuzhiyun 		ret = lantiq_rcu_reset_status(rcdev, id);
58*4882a593Smuzhiyun 		if (ret < 0)
59*4882a593Smuzhiyun 			return ret;
60*4882a593Smuzhiyun 		if (ret == assert)
61*4882a593Smuzhiyun 			return 0;
62*4882a593Smuzhiyun 		usleep_range(20, 40);
63*4882a593Smuzhiyun 	} while (--retry);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	return -ETIMEDOUT;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
lantiq_rcu_reset_update(struct reset_controller_dev * rcdev,unsigned long id,bool assert)68*4882a593Smuzhiyun static int lantiq_rcu_reset_update(struct reset_controller_dev *rcdev,
69*4882a593Smuzhiyun 				   unsigned long id, bool assert)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	struct lantiq_rcu_reset_priv *priv = to_lantiq_rcu_reset_priv(rcdev);
72*4882a593Smuzhiyun 	unsigned int set = id & 0x1f;
73*4882a593Smuzhiyun 	u32 val = assert ? BIT(set) : 0;
74*4882a593Smuzhiyun 	int ret;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	ret = regmap_update_bits(priv->regmap, priv->reset_offset, BIT(set),
77*4882a593Smuzhiyun 				 val);
78*4882a593Smuzhiyun 	if (ret) {
79*4882a593Smuzhiyun 		dev_err(priv->dev, "Failed to set reset bit %u\n", set);
80*4882a593Smuzhiyun 		return ret;
81*4882a593Smuzhiyun 	}
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	ret = lantiq_rcu_reset_status_timeout(rcdev, id, assert);
85*4882a593Smuzhiyun 	if (ret)
86*4882a593Smuzhiyun 		dev_err(priv->dev, "Failed to %s bit %u\n",
87*4882a593Smuzhiyun 			assert ? "assert" : "deassert", set);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	return ret;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
lantiq_rcu_reset_assert(struct reset_controller_dev * rcdev,unsigned long id)92*4882a593Smuzhiyun static int lantiq_rcu_reset_assert(struct reset_controller_dev *rcdev,
93*4882a593Smuzhiyun 			     unsigned long id)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	return lantiq_rcu_reset_update(rcdev, id, true);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
lantiq_rcu_reset_deassert(struct reset_controller_dev * rcdev,unsigned long id)98*4882a593Smuzhiyun static int lantiq_rcu_reset_deassert(struct reset_controller_dev *rcdev,
99*4882a593Smuzhiyun 			       unsigned long id)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	return lantiq_rcu_reset_update(rcdev, id, false);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
lantiq_rcu_reset_reset(struct reset_controller_dev * rcdev,unsigned long id)104*4882a593Smuzhiyun static int lantiq_rcu_reset_reset(struct reset_controller_dev *rcdev,
105*4882a593Smuzhiyun 			    unsigned long id)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	int ret;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	ret = lantiq_rcu_reset_assert(rcdev, id);
110*4882a593Smuzhiyun 	if (ret)
111*4882a593Smuzhiyun 		return ret;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	return lantiq_rcu_reset_deassert(rcdev, id);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun static const struct reset_control_ops lantiq_rcu_reset_ops = {
117*4882a593Smuzhiyun 	.assert = lantiq_rcu_reset_assert,
118*4882a593Smuzhiyun 	.deassert = lantiq_rcu_reset_deassert,
119*4882a593Smuzhiyun 	.status = lantiq_rcu_reset_status,
120*4882a593Smuzhiyun 	.reset	= lantiq_rcu_reset_reset,
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
lantiq_rcu_reset_of_parse(struct platform_device * pdev,struct lantiq_rcu_reset_priv * priv)123*4882a593Smuzhiyun static int lantiq_rcu_reset_of_parse(struct platform_device *pdev,
124*4882a593Smuzhiyun 			       struct lantiq_rcu_reset_priv *priv)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
127*4882a593Smuzhiyun 	const __be32 *offset;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	priv->regmap = syscon_node_to_regmap(dev->of_node->parent);
130*4882a593Smuzhiyun 	if (IS_ERR(priv->regmap)) {
131*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to lookup RCU regmap\n");
132*4882a593Smuzhiyun 		return PTR_ERR(priv->regmap);
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	offset = of_get_address(dev->of_node, 0, NULL, NULL);
136*4882a593Smuzhiyun 	if (!offset) {
137*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to get RCU reset offset\n");
138*4882a593Smuzhiyun 		return -ENOENT;
139*4882a593Smuzhiyun 	}
140*4882a593Smuzhiyun 	priv->reset_offset = __be32_to_cpu(*offset);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	offset = of_get_address(dev->of_node, 1, NULL, NULL);
143*4882a593Smuzhiyun 	if (!offset) {
144*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to get RCU status offset\n");
145*4882a593Smuzhiyun 		return -ENOENT;
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 	priv->status_offset = __be32_to_cpu(*offset);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
lantiq_rcu_reset_xlate(struct reset_controller_dev * rcdev,const struct of_phandle_args * reset_spec)152*4882a593Smuzhiyun static int lantiq_rcu_reset_xlate(struct reset_controller_dev *rcdev,
153*4882a593Smuzhiyun 				  const struct of_phandle_args *reset_spec)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	unsigned int status, set;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	set = reset_spec->args[0];
158*4882a593Smuzhiyun 	status = reset_spec->args[1];
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	if (set >= rcdev->nr_resets || status >= rcdev->nr_resets)
161*4882a593Smuzhiyun 		return -EINVAL;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	return (status << 8) | set;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
lantiq_rcu_reset_probe(struct platform_device * pdev)166*4882a593Smuzhiyun static int lantiq_rcu_reset_probe(struct platform_device *pdev)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	struct lantiq_rcu_reset_priv *priv;
169*4882a593Smuzhiyun 	int err;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
172*4882a593Smuzhiyun 	if (!priv)
173*4882a593Smuzhiyun 		return -ENOMEM;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	priv->dev = &pdev->dev;
176*4882a593Smuzhiyun 	platform_set_drvdata(pdev, priv);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	err = lantiq_rcu_reset_of_parse(pdev, priv);
179*4882a593Smuzhiyun 	if (err)
180*4882a593Smuzhiyun 		return err;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	priv->rcdev.ops = &lantiq_rcu_reset_ops;
183*4882a593Smuzhiyun 	priv->rcdev.owner = THIS_MODULE;
184*4882a593Smuzhiyun 	priv->rcdev.of_node = pdev->dev.of_node;
185*4882a593Smuzhiyun 	priv->rcdev.nr_resets = 32;
186*4882a593Smuzhiyun 	priv->rcdev.of_xlate = lantiq_rcu_reset_xlate;
187*4882a593Smuzhiyun 	priv->rcdev.of_reset_n_cells = 2;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return reset_controller_register(&priv->rcdev);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun static const struct of_device_id lantiq_rcu_reset_dt_ids[] = {
193*4882a593Smuzhiyun 	{ .compatible = "lantiq,danube-reset", },
194*4882a593Smuzhiyun 	{ .compatible = "lantiq,xrx200-reset", },
195*4882a593Smuzhiyun 	{ },
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, lantiq_rcu_reset_dt_ids);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun static struct platform_driver lantiq_rcu_reset_driver = {
200*4882a593Smuzhiyun 	.probe	= lantiq_rcu_reset_probe,
201*4882a593Smuzhiyun 	.driver = {
202*4882a593Smuzhiyun 		.name		= "lantiq-reset",
203*4882a593Smuzhiyun 		.of_match_table	= lantiq_rcu_reset_dt_ids,
204*4882a593Smuzhiyun 	},
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun module_platform_driver(lantiq_rcu_reset_driver);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun MODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>");
209*4882a593Smuzhiyun MODULE_DESCRIPTION("Lantiq XWAY RCU Reset Controller Driver");
210*4882a593Smuzhiyun MODULE_LICENSE("GPL");
211