1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2017, Impinj, Inc.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * i.MX7 System Reset Controller (SRC) driver
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/reset-controller.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <dt-bindings/reset/imx7-reset.h>
17*4882a593Smuzhiyun #include <dt-bindings/reset/imx8mq-reset.h>
18*4882a593Smuzhiyun #include <dt-bindings/reset/imx8mp-reset.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun struct imx7_src_signal {
21*4882a593Smuzhiyun unsigned int offset, bit;
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun struct imx7_src_variant {
25*4882a593Smuzhiyun const struct imx7_src_signal *signals;
26*4882a593Smuzhiyun unsigned int signals_num;
27*4882a593Smuzhiyun struct reset_control_ops ops;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct imx7_src {
31*4882a593Smuzhiyun struct reset_controller_dev rcdev;
32*4882a593Smuzhiyun struct regmap *regmap;
33*4882a593Smuzhiyun const struct imx7_src_signal *signals;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun enum imx7_src_registers {
37*4882a593Smuzhiyun SRC_A7RCR0 = 0x0004,
38*4882a593Smuzhiyun SRC_M4RCR = 0x000c,
39*4882a593Smuzhiyun SRC_ERCR = 0x0014,
40*4882a593Smuzhiyun SRC_HSICPHY_RCR = 0x001c,
41*4882a593Smuzhiyun SRC_USBOPHY1_RCR = 0x0020,
42*4882a593Smuzhiyun SRC_USBOPHY2_RCR = 0x0024,
43*4882a593Smuzhiyun SRC_MIPIPHY_RCR = 0x0028,
44*4882a593Smuzhiyun SRC_PCIEPHY_RCR = 0x002c,
45*4882a593Smuzhiyun SRC_DDRC_RCR = 0x1000,
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
imx7_reset_update(struct imx7_src * imx7src,unsigned long id,unsigned int value)48*4882a593Smuzhiyun static int imx7_reset_update(struct imx7_src *imx7src,
49*4882a593Smuzhiyun unsigned long id, unsigned int value)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun const struct imx7_src_signal *signal = &imx7src->signals[id];
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun return regmap_update_bits(imx7src->regmap,
54*4882a593Smuzhiyun signal->offset, signal->bit, value);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static const struct imx7_src_signal imx7_src_signals[IMX7_RESET_NUM] = {
58*4882a593Smuzhiyun [IMX7_RESET_A7_CORE_POR_RESET0] = { SRC_A7RCR0, BIT(0) },
59*4882a593Smuzhiyun [IMX7_RESET_A7_CORE_POR_RESET1] = { SRC_A7RCR0, BIT(1) },
60*4882a593Smuzhiyun [IMX7_RESET_A7_CORE_RESET0] = { SRC_A7RCR0, BIT(4) },
61*4882a593Smuzhiyun [IMX7_RESET_A7_CORE_RESET1] = { SRC_A7RCR0, BIT(5) },
62*4882a593Smuzhiyun [IMX7_RESET_A7_DBG_RESET0] = { SRC_A7RCR0, BIT(8) },
63*4882a593Smuzhiyun [IMX7_RESET_A7_DBG_RESET1] = { SRC_A7RCR0, BIT(9) },
64*4882a593Smuzhiyun [IMX7_RESET_A7_ETM_RESET0] = { SRC_A7RCR0, BIT(12) },
65*4882a593Smuzhiyun [IMX7_RESET_A7_ETM_RESET1] = { SRC_A7RCR0, BIT(13) },
66*4882a593Smuzhiyun [IMX7_RESET_A7_SOC_DBG_RESET] = { SRC_A7RCR0, BIT(20) },
67*4882a593Smuzhiyun [IMX7_RESET_A7_L2RESET] = { SRC_A7RCR0, BIT(21) },
68*4882a593Smuzhiyun [IMX7_RESET_SW_M4C_RST] = { SRC_M4RCR, BIT(1) },
69*4882a593Smuzhiyun [IMX7_RESET_SW_M4P_RST] = { SRC_M4RCR, BIT(2) },
70*4882a593Smuzhiyun [IMX7_RESET_EIM_RST] = { SRC_ERCR, BIT(0) },
71*4882a593Smuzhiyun [IMX7_RESET_HSICPHY_PORT_RST] = { SRC_HSICPHY_RCR, BIT(1) },
72*4882a593Smuzhiyun [IMX7_RESET_USBPHY1_POR] = { SRC_USBOPHY1_RCR, BIT(0) },
73*4882a593Smuzhiyun [IMX7_RESET_USBPHY1_PORT_RST] = { SRC_USBOPHY1_RCR, BIT(1) },
74*4882a593Smuzhiyun [IMX7_RESET_USBPHY2_POR] = { SRC_USBOPHY2_RCR, BIT(0) },
75*4882a593Smuzhiyun [IMX7_RESET_USBPHY2_PORT_RST] = { SRC_USBOPHY2_RCR, BIT(1) },
76*4882a593Smuzhiyun [IMX7_RESET_MIPI_PHY_MRST] = { SRC_MIPIPHY_RCR, BIT(1) },
77*4882a593Smuzhiyun [IMX7_RESET_MIPI_PHY_SRST] = { SRC_MIPIPHY_RCR, BIT(2) },
78*4882a593Smuzhiyun [IMX7_RESET_PCIEPHY] = { SRC_PCIEPHY_RCR, BIT(2) | BIT(1) },
79*4882a593Smuzhiyun [IMX7_RESET_PCIEPHY_PERST] = { SRC_PCIEPHY_RCR, BIT(3) },
80*4882a593Smuzhiyun [IMX7_RESET_PCIE_CTRL_APPS_EN] = { SRC_PCIEPHY_RCR, BIT(6) },
81*4882a593Smuzhiyun [IMX7_RESET_PCIE_CTRL_APPS_TURNOFF] = { SRC_PCIEPHY_RCR, BIT(11) },
82*4882a593Smuzhiyun [IMX7_RESET_DDRC_PRST] = { SRC_DDRC_RCR, BIT(0) },
83*4882a593Smuzhiyun [IMX7_RESET_DDRC_CORE_RST] = { SRC_DDRC_RCR, BIT(1) },
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
to_imx7_src(struct reset_controller_dev * rcdev)86*4882a593Smuzhiyun static struct imx7_src *to_imx7_src(struct reset_controller_dev *rcdev)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun return container_of(rcdev, struct imx7_src, rcdev);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
imx7_reset_set(struct reset_controller_dev * rcdev,unsigned long id,bool assert)91*4882a593Smuzhiyun static int imx7_reset_set(struct reset_controller_dev *rcdev,
92*4882a593Smuzhiyun unsigned long id, bool assert)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun struct imx7_src *imx7src = to_imx7_src(rcdev);
95*4882a593Smuzhiyun const unsigned int bit = imx7src->signals[id].bit;
96*4882a593Smuzhiyun unsigned int value = assert ? bit : 0;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun switch (id) {
99*4882a593Smuzhiyun case IMX7_RESET_PCIEPHY:
100*4882a593Smuzhiyun /*
101*4882a593Smuzhiyun * wait for more than 10us to release phy g_rst and
102*4882a593Smuzhiyun * btnrst
103*4882a593Smuzhiyun */
104*4882a593Smuzhiyun if (!assert)
105*4882a593Smuzhiyun udelay(10);
106*4882a593Smuzhiyun break;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun case IMX7_RESET_PCIE_CTRL_APPS_EN:
109*4882a593Smuzhiyun value = assert ? 0 : bit;
110*4882a593Smuzhiyun break;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun return imx7_reset_update(imx7src, id, value);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
imx7_reset_assert(struct reset_controller_dev * rcdev,unsigned long id)116*4882a593Smuzhiyun static int imx7_reset_assert(struct reset_controller_dev *rcdev,
117*4882a593Smuzhiyun unsigned long id)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun return imx7_reset_set(rcdev, id, true);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
imx7_reset_deassert(struct reset_controller_dev * rcdev,unsigned long id)122*4882a593Smuzhiyun static int imx7_reset_deassert(struct reset_controller_dev *rcdev,
123*4882a593Smuzhiyun unsigned long id)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun return imx7_reset_set(rcdev, id, false);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static const struct imx7_src_variant variant_imx7 = {
129*4882a593Smuzhiyun .signals = imx7_src_signals,
130*4882a593Smuzhiyun .signals_num = ARRAY_SIZE(imx7_src_signals),
131*4882a593Smuzhiyun .ops = {
132*4882a593Smuzhiyun .assert = imx7_reset_assert,
133*4882a593Smuzhiyun .deassert = imx7_reset_deassert,
134*4882a593Smuzhiyun },
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun enum imx8mq_src_registers {
138*4882a593Smuzhiyun SRC_A53RCR0 = 0x0004,
139*4882a593Smuzhiyun SRC_HDMI_RCR = 0x0030,
140*4882a593Smuzhiyun SRC_DISP_RCR = 0x0034,
141*4882a593Smuzhiyun SRC_GPU_RCR = 0x0040,
142*4882a593Smuzhiyun SRC_VPU_RCR = 0x0044,
143*4882a593Smuzhiyun SRC_PCIE2_RCR = 0x0048,
144*4882a593Smuzhiyun SRC_MIPIPHY1_RCR = 0x004c,
145*4882a593Smuzhiyun SRC_MIPIPHY2_RCR = 0x0050,
146*4882a593Smuzhiyun SRC_DDRC2_RCR = 0x1004,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun enum imx8mp_src_registers {
150*4882a593Smuzhiyun SRC_SUPERMIX_RCR = 0x0018,
151*4882a593Smuzhiyun SRC_AUDIOMIX_RCR = 0x001c,
152*4882a593Smuzhiyun SRC_MLMIX_RCR = 0x0028,
153*4882a593Smuzhiyun SRC_GPU2D_RCR = 0x0038,
154*4882a593Smuzhiyun SRC_GPU3D_RCR = 0x003c,
155*4882a593Smuzhiyun SRC_VPU_G1_RCR = 0x0048,
156*4882a593Smuzhiyun SRC_VPU_G2_RCR = 0x004c,
157*4882a593Smuzhiyun SRC_VPUVC8KE_RCR = 0x0050,
158*4882a593Smuzhiyun SRC_NOC_RCR = 0x0054,
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static const struct imx7_src_signal imx8mq_src_signals[IMX8MQ_RESET_NUM] = {
162*4882a593Smuzhiyun [IMX8MQ_RESET_A53_CORE_POR_RESET0] = { SRC_A53RCR0, BIT(0) },
163*4882a593Smuzhiyun [IMX8MQ_RESET_A53_CORE_POR_RESET1] = { SRC_A53RCR0, BIT(1) },
164*4882a593Smuzhiyun [IMX8MQ_RESET_A53_CORE_POR_RESET2] = { SRC_A53RCR0, BIT(2) },
165*4882a593Smuzhiyun [IMX8MQ_RESET_A53_CORE_POR_RESET3] = { SRC_A53RCR0, BIT(3) },
166*4882a593Smuzhiyun [IMX8MQ_RESET_A53_CORE_RESET0] = { SRC_A53RCR0, BIT(4) },
167*4882a593Smuzhiyun [IMX8MQ_RESET_A53_CORE_RESET1] = { SRC_A53RCR0, BIT(5) },
168*4882a593Smuzhiyun [IMX8MQ_RESET_A53_CORE_RESET2] = { SRC_A53RCR0, BIT(6) },
169*4882a593Smuzhiyun [IMX8MQ_RESET_A53_CORE_RESET3] = { SRC_A53RCR0, BIT(7) },
170*4882a593Smuzhiyun [IMX8MQ_RESET_A53_DBG_RESET0] = { SRC_A53RCR0, BIT(8) },
171*4882a593Smuzhiyun [IMX8MQ_RESET_A53_DBG_RESET1] = { SRC_A53RCR0, BIT(9) },
172*4882a593Smuzhiyun [IMX8MQ_RESET_A53_DBG_RESET2] = { SRC_A53RCR0, BIT(10) },
173*4882a593Smuzhiyun [IMX8MQ_RESET_A53_DBG_RESET3] = { SRC_A53RCR0, BIT(11) },
174*4882a593Smuzhiyun [IMX8MQ_RESET_A53_ETM_RESET0] = { SRC_A53RCR0, BIT(12) },
175*4882a593Smuzhiyun [IMX8MQ_RESET_A53_ETM_RESET1] = { SRC_A53RCR0, BIT(13) },
176*4882a593Smuzhiyun [IMX8MQ_RESET_A53_ETM_RESET2] = { SRC_A53RCR0, BIT(14) },
177*4882a593Smuzhiyun [IMX8MQ_RESET_A53_ETM_RESET3] = { SRC_A53RCR0, BIT(15) },
178*4882a593Smuzhiyun [IMX8MQ_RESET_A53_SOC_DBG_RESET] = { SRC_A53RCR0, BIT(20) },
179*4882a593Smuzhiyun [IMX8MQ_RESET_A53_L2RESET] = { SRC_A53RCR0, BIT(21) },
180*4882a593Smuzhiyun [IMX8MQ_RESET_SW_NON_SCLR_M4C_RST] = { SRC_M4RCR, BIT(0) },
181*4882a593Smuzhiyun [IMX8MQ_RESET_SW_M4C_RST] = { SRC_M4RCR, BIT(1) },
182*4882a593Smuzhiyun [IMX8MQ_RESET_SW_M4P_RST] = { SRC_M4RCR, BIT(2) },
183*4882a593Smuzhiyun [IMX8MQ_RESET_M4_ENABLE] = { SRC_M4RCR, BIT(3) },
184*4882a593Smuzhiyun [IMX8MQ_RESET_OTG1_PHY_RESET] = { SRC_USBOPHY1_RCR, BIT(0) },
185*4882a593Smuzhiyun [IMX8MQ_RESET_OTG2_PHY_RESET] = { SRC_USBOPHY2_RCR, BIT(0) },
186*4882a593Smuzhiyun [IMX8MQ_RESET_MIPI_DSI_RESET_BYTE_N] = { SRC_MIPIPHY_RCR, BIT(1) },
187*4882a593Smuzhiyun [IMX8MQ_RESET_MIPI_DSI_RESET_N] = { SRC_MIPIPHY_RCR, BIT(2) },
188*4882a593Smuzhiyun [IMX8MQ_RESET_MIPI_DSI_DPI_RESET_N] = { SRC_MIPIPHY_RCR, BIT(3) },
189*4882a593Smuzhiyun [IMX8MQ_RESET_MIPI_DSI_ESC_RESET_N] = { SRC_MIPIPHY_RCR, BIT(4) },
190*4882a593Smuzhiyun [IMX8MQ_RESET_MIPI_DSI_PCLK_RESET_N] = { SRC_MIPIPHY_RCR, BIT(5) },
191*4882a593Smuzhiyun [IMX8MQ_RESET_PCIEPHY] = { SRC_PCIEPHY_RCR,
192*4882a593Smuzhiyun BIT(2) | BIT(1) },
193*4882a593Smuzhiyun [IMX8MQ_RESET_PCIEPHY_PERST] = { SRC_PCIEPHY_RCR, BIT(3) },
194*4882a593Smuzhiyun [IMX8MQ_RESET_PCIE_CTRL_APPS_EN] = { SRC_PCIEPHY_RCR, BIT(6) },
195*4882a593Smuzhiyun [IMX8MQ_RESET_PCIE_CTRL_APPS_TURNOFF] = { SRC_PCIEPHY_RCR, BIT(11) },
196*4882a593Smuzhiyun [IMX8MQ_RESET_HDMI_PHY_APB_RESET] = { SRC_HDMI_RCR, BIT(0) },
197*4882a593Smuzhiyun [IMX8MQ_RESET_DISP_RESET] = { SRC_DISP_RCR, BIT(0) },
198*4882a593Smuzhiyun [IMX8MQ_RESET_GPU_RESET] = { SRC_GPU_RCR, BIT(0) },
199*4882a593Smuzhiyun [IMX8MQ_RESET_VPU_RESET] = { SRC_VPU_RCR, BIT(0) },
200*4882a593Smuzhiyun [IMX8MQ_RESET_PCIEPHY2] = { SRC_PCIE2_RCR,
201*4882a593Smuzhiyun BIT(2) | BIT(1) },
202*4882a593Smuzhiyun [IMX8MQ_RESET_PCIEPHY2_PERST] = { SRC_PCIE2_RCR, BIT(3) },
203*4882a593Smuzhiyun [IMX8MQ_RESET_PCIE2_CTRL_APPS_EN] = { SRC_PCIE2_RCR, BIT(6) },
204*4882a593Smuzhiyun [IMX8MQ_RESET_PCIE2_CTRL_APPS_TURNOFF] = { SRC_PCIE2_RCR, BIT(11) },
205*4882a593Smuzhiyun [IMX8MQ_RESET_MIPI_CSI1_CORE_RESET] = { SRC_MIPIPHY1_RCR, BIT(0) },
206*4882a593Smuzhiyun [IMX8MQ_RESET_MIPI_CSI1_PHY_REF_RESET] = { SRC_MIPIPHY1_RCR, BIT(1) },
207*4882a593Smuzhiyun [IMX8MQ_RESET_MIPI_CSI1_ESC_RESET] = { SRC_MIPIPHY1_RCR, BIT(2) },
208*4882a593Smuzhiyun [IMX8MQ_RESET_MIPI_CSI2_CORE_RESET] = { SRC_MIPIPHY2_RCR, BIT(0) },
209*4882a593Smuzhiyun [IMX8MQ_RESET_MIPI_CSI2_PHY_REF_RESET] = { SRC_MIPIPHY2_RCR, BIT(1) },
210*4882a593Smuzhiyun [IMX8MQ_RESET_MIPI_CSI2_ESC_RESET] = { SRC_MIPIPHY2_RCR, BIT(2) },
211*4882a593Smuzhiyun [IMX8MQ_RESET_DDRC1_PRST] = { SRC_DDRC_RCR, BIT(0) },
212*4882a593Smuzhiyun [IMX8MQ_RESET_DDRC1_CORE_RESET] = { SRC_DDRC_RCR, BIT(1) },
213*4882a593Smuzhiyun [IMX8MQ_RESET_DDRC1_PHY_RESET] = { SRC_DDRC_RCR, BIT(2) },
214*4882a593Smuzhiyun [IMX8MQ_RESET_DDRC2_PHY_RESET] = { SRC_DDRC2_RCR, BIT(0) },
215*4882a593Smuzhiyun [IMX8MQ_RESET_DDRC2_CORE_RESET] = { SRC_DDRC2_RCR, BIT(1) },
216*4882a593Smuzhiyun [IMX8MQ_RESET_DDRC2_PRST] = { SRC_DDRC2_RCR, BIT(2) },
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
imx8mq_reset_set(struct reset_controller_dev * rcdev,unsigned long id,bool assert)219*4882a593Smuzhiyun static int imx8mq_reset_set(struct reset_controller_dev *rcdev,
220*4882a593Smuzhiyun unsigned long id, bool assert)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct imx7_src *imx7src = to_imx7_src(rcdev);
223*4882a593Smuzhiyun const unsigned int bit = imx7src->signals[id].bit;
224*4882a593Smuzhiyun unsigned int value = assert ? bit : 0;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun switch (id) {
227*4882a593Smuzhiyun case IMX8MQ_RESET_PCIEPHY:
228*4882a593Smuzhiyun case IMX8MQ_RESET_PCIEPHY2:
229*4882a593Smuzhiyun /*
230*4882a593Smuzhiyun * wait for more than 10us to release phy g_rst and
231*4882a593Smuzhiyun * btnrst
232*4882a593Smuzhiyun */
233*4882a593Smuzhiyun if (!assert)
234*4882a593Smuzhiyun udelay(10);
235*4882a593Smuzhiyun break;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun case IMX8MQ_RESET_PCIE_CTRL_APPS_EN:
238*4882a593Smuzhiyun case IMX8MQ_RESET_PCIE2_CTRL_APPS_EN:
239*4882a593Smuzhiyun case IMX8MQ_RESET_MIPI_DSI_PCLK_RESET_N:
240*4882a593Smuzhiyun case IMX8MQ_RESET_MIPI_DSI_ESC_RESET_N:
241*4882a593Smuzhiyun case IMX8MQ_RESET_MIPI_DSI_DPI_RESET_N:
242*4882a593Smuzhiyun case IMX8MQ_RESET_MIPI_DSI_RESET_N:
243*4882a593Smuzhiyun case IMX8MQ_RESET_MIPI_DSI_RESET_BYTE_N:
244*4882a593Smuzhiyun case IMX8MQ_RESET_M4_ENABLE:
245*4882a593Smuzhiyun value = assert ? 0 : bit;
246*4882a593Smuzhiyun break;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun return imx7_reset_update(imx7src, id, value);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
imx8mq_reset_assert(struct reset_controller_dev * rcdev,unsigned long id)252*4882a593Smuzhiyun static int imx8mq_reset_assert(struct reset_controller_dev *rcdev,
253*4882a593Smuzhiyun unsigned long id)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun return imx8mq_reset_set(rcdev, id, true);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
imx8mq_reset_deassert(struct reset_controller_dev * rcdev,unsigned long id)258*4882a593Smuzhiyun static int imx8mq_reset_deassert(struct reset_controller_dev *rcdev,
259*4882a593Smuzhiyun unsigned long id)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun return imx8mq_reset_set(rcdev, id, false);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun static const struct imx7_src_variant variant_imx8mq = {
265*4882a593Smuzhiyun .signals = imx8mq_src_signals,
266*4882a593Smuzhiyun .signals_num = ARRAY_SIZE(imx8mq_src_signals),
267*4882a593Smuzhiyun .ops = {
268*4882a593Smuzhiyun .assert = imx8mq_reset_assert,
269*4882a593Smuzhiyun .deassert = imx8mq_reset_deassert,
270*4882a593Smuzhiyun },
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun static const struct imx7_src_signal imx8mp_src_signals[IMX8MP_RESET_NUM] = {
274*4882a593Smuzhiyun [IMX8MP_RESET_A53_CORE_POR_RESET0] = { SRC_A53RCR0, BIT(0) },
275*4882a593Smuzhiyun [IMX8MP_RESET_A53_CORE_POR_RESET1] = { SRC_A53RCR0, BIT(1) },
276*4882a593Smuzhiyun [IMX8MP_RESET_A53_CORE_POR_RESET2] = { SRC_A53RCR0, BIT(2) },
277*4882a593Smuzhiyun [IMX8MP_RESET_A53_CORE_POR_RESET3] = { SRC_A53RCR0, BIT(3) },
278*4882a593Smuzhiyun [IMX8MP_RESET_A53_CORE_RESET0] = { SRC_A53RCR0, BIT(4) },
279*4882a593Smuzhiyun [IMX8MP_RESET_A53_CORE_RESET1] = { SRC_A53RCR0, BIT(5) },
280*4882a593Smuzhiyun [IMX8MP_RESET_A53_CORE_RESET2] = { SRC_A53RCR0, BIT(6) },
281*4882a593Smuzhiyun [IMX8MP_RESET_A53_CORE_RESET3] = { SRC_A53RCR0, BIT(7) },
282*4882a593Smuzhiyun [IMX8MP_RESET_A53_DBG_RESET0] = { SRC_A53RCR0, BIT(8) },
283*4882a593Smuzhiyun [IMX8MP_RESET_A53_DBG_RESET1] = { SRC_A53RCR0, BIT(9) },
284*4882a593Smuzhiyun [IMX8MP_RESET_A53_DBG_RESET2] = { SRC_A53RCR0, BIT(10) },
285*4882a593Smuzhiyun [IMX8MP_RESET_A53_DBG_RESET3] = { SRC_A53RCR0, BIT(11) },
286*4882a593Smuzhiyun [IMX8MP_RESET_A53_ETM_RESET0] = { SRC_A53RCR0, BIT(12) },
287*4882a593Smuzhiyun [IMX8MP_RESET_A53_ETM_RESET1] = { SRC_A53RCR0, BIT(13) },
288*4882a593Smuzhiyun [IMX8MP_RESET_A53_ETM_RESET2] = { SRC_A53RCR0, BIT(14) },
289*4882a593Smuzhiyun [IMX8MP_RESET_A53_ETM_RESET3] = { SRC_A53RCR0, BIT(15) },
290*4882a593Smuzhiyun [IMX8MP_RESET_A53_SOC_DBG_RESET] = { SRC_A53RCR0, BIT(20) },
291*4882a593Smuzhiyun [IMX8MP_RESET_A53_L2RESET] = { SRC_A53RCR0, BIT(21) },
292*4882a593Smuzhiyun [IMX8MP_RESET_SW_NON_SCLR_M7C_RST] = { SRC_M4RCR, BIT(0) },
293*4882a593Smuzhiyun [IMX8MP_RESET_OTG1_PHY_RESET] = { SRC_USBOPHY1_RCR, BIT(0) },
294*4882a593Smuzhiyun [IMX8MP_RESET_OTG2_PHY_RESET] = { SRC_USBOPHY2_RCR, BIT(0) },
295*4882a593Smuzhiyun [IMX8MP_RESET_SUPERMIX_RESET] = { SRC_SUPERMIX_RCR, BIT(0) },
296*4882a593Smuzhiyun [IMX8MP_RESET_AUDIOMIX_RESET] = { SRC_AUDIOMIX_RCR, BIT(0) },
297*4882a593Smuzhiyun [IMX8MP_RESET_MLMIX_RESET] = { SRC_MLMIX_RCR, BIT(0) },
298*4882a593Smuzhiyun [IMX8MP_RESET_PCIEPHY] = { SRC_PCIEPHY_RCR, BIT(2) },
299*4882a593Smuzhiyun [IMX8MP_RESET_PCIEPHY_PERST] = { SRC_PCIEPHY_RCR, BIT(3) },
300*4882a593Smuzhiyun [IMX8MP_RESET_PCIE_CTRL_APPS_EN] = { SRC_PCIEPHY_RCR, BIT(6) },
301*4882a593Smuzhiyun [IMX8MP_RESET_PCIE_CTRL_APPS_TURNOFF] = { SRC_PCIEPHY_RCR, BIT(11) },
302*4882a593Smuzhiyun [IMX8MP_RESET_HDMI_PHY_APB_RESET] = { SRC_HDMI_RCR, BIT(0) },
303*4882a593Smuzhiyun [IMX8MP_RESET_MEDIA_RESET] = { SRC_DISP_RCR, BIT(0) },
304*4882a593Smuzhiyun [IMX8MP_RESET_GPU2D_RESET] = { SRC_GPU2D_RCR, BIT(0) },
305*4882a593Smuzhiyun [IMX8MP_RESET_GPU3D_RESET] = { SRC_GPU3D_RCR, BIT(0) },
306*4882a593Smuzhiyun [IMX8MP_RESET_GPU_RESET] = { SRC_GPU_RCR, BIT(0) },
307*4882a593Smuzhiyun [IMX8MP_RESET_VPU_RESET] = { SRC_VPU_RCR, BIT(0) },
308*4882a593Smuzhiyun [IMX8MP_RESET_VPU_G1_RESET] = { SRC_VPU_G1_RCR, BIT(0) },
309*4882a593Smuzhiyun [IMX8MP_RESET_VPU_G2_RESET] = { SRC_VPU_G2_RCR, BIT(0) },
310*4882a593Smuzhiyun [IMX8MP_RESET_VPUVC8KE_RESET] = { SRC_VPUVC8KE_RCR, BIT(0) },
311*4882a593Smuzhiyun [IMX8MP_RESET_NOC_RESET] = { SRC_NOC_RCR, BIT(0) },
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
imx8mp_reset_set(struct reset_controller_dev * rcdev,unsigned long id,bool assert)314*4882a593Smuzhiyun static int imx8mp_reset_set(struct reset_controller_dev *rcdev,
315*4882a593Smuzhiyun unsigned long id, bool assert)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun struct imx7_src *imx7src = to_imx7_src(rcdev);
318*4882a593Smuzhiyun const unsigned int bit = imx7src->signals[id].bit;
319*4882a593Smuzhiyun unsigned int value = assert ? bit : 0;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun switch (id) {
322*4882a593Smuzhiyun case IMX8MP_RESET_PCIEPHY:
323*4882a593Smuzhiyun /*
324*4882a593Smuzhiyun * wait for more than 10us to release phy g_rst and
325*4882a593Smuzhiyun * btnrst
326*4882a593Smuzhiyun */
327*4882a593Smuzhiyun if (!assert)
328*4882a593Smuzhiyun udelay(10);
329*4882a593Smuzhiyun break;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun case IMX8MP_RESET_PCIE_CTRL_APPS_EN:
332*4882a593Smuzhiyun case IMX8MP_RESET_PCIEPHY_PERST:
333*4882a593Smuzhiyun value = assert ? 0 : bit;
334*4882a593Smuzhiyun break;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun return imx7_reset_update(imx7src, id, value);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
imx8mp_reset_assert(struct reset_controller_dev * rcdev,unsigned long id)340*4882a593Smuzhiyun static int imx8mp_reset_assert(struct reset_controller_dev *rcdev,
341*4882a593Smuzhiyun unsigned long id)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun return imx8mp_reset_set(rcdev, id, true);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
imx8mp_reset_deassert(struct reset_controller_dev * rcdev,unsigned long id)346*4882a593Smuzhiyun static int imx8mp_reset_deassert(struct reset_controller_dev *rcdev,
347*4882a593Smuzhiyun unsigned long id)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun return imx8mp_reset_set(rcdev, id, false);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun static const struct imx7_src_variant variant_imx8mp = {
353*4882a593Smuzhiyun .signals = imx8mp_src_signals,
354*4882a593Smuzhiyun .signals_num = ARRAY_SIZE(imx8mp_src_signals),
355*4882a593Smuzhiyun .ops = {
356*4882a593Smuzhiyun .assert = imx8mp_reset_assert,
357*4882a593Smuzhiyun .deassert = imx8mp_reset_deassert,
358*4882a593Smuzhiyun },
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
imx7_reset_probe(struct platform_device * pdev)361*4882a593Smuzhiyun static int imx7_reset_probe(struct platform_device *pdev)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun struct imx7_src *imx7src;
364*4882a593Smuzhiyun struct device *dev = &pdev->dev;
365*4882a593Smuzhiyun struct regmap_config config = { .name = "src" };
366*4882a593Smuzhiyun const struct imx7_src_variant *variant = of_device_get_match_data(dev);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun imx7src = devm_kzalloc(dev, sizeof(*imx7src), GFP_KERNEL);
369*4882a593Smuzhiyun if (!imx7src)
370*4882a593Smuzhiyun return -ENOMEM;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun imx7src->signals = variant->signals;
373*4882a593Smuzhiyun imx7src->regmap = syscon_node_to_regmap(dev->of_node);
374*4882a593Smuzhiyun if (IS_ERR(imx7src->regmap)) {
375*4882a593Smuzhiyun dev_err(dev, "Unable to get imx7-src regmap");
376*4882a593Smuzhiyun return PTR_ERR(imx7src->regmap);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun regmap_attach_dev(dev, imx7src->regmap, &config);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun imx7src->rcdev.owner = THIS_MODULE;
381*4882a593Smuzhiyun imx7src->rcdev.nr_resets = variant->signals_num;
382*4882a593Smuzhiyun imx7src->rcdev.ops = &variant->ops;
383*4882a593Smuzhiyun imx7src->rcdev.of_node = dev->of_node;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun return devm_reset_controller_register(dev, &imx7src->rcdev);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun static const struct of_device_id imx7_reset_dt_ids[] = {
389*4882a593Smuzhiyun { .compatible = "fsl,imx7d-src", .data = &variant_imx7 },
390*4882a593Smuzhiyun { .compatible = "fsl,imx8mq-src", .data = &variant_imx8mq },
391*4882a593Smuzhiyun { .compatible = "fsl,imx8mp-src", .data = &variant_imx8mp },
392*4882a593Smuzhiyun { /* sentinel */ },
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, imx7_reset_dt_ids);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun static struct platform_driver imx7_reset_driver = {
397*4882a593Smuzhiyun .probe = imx7_reset_probe,
398*4882a593Smuzhiyun .driver = {
399*4882a593Smuzhiyun .name = KBUILD_MODNAME,
400*4882a593Smuzhiyun .of_match_table = imx7_reset_dt_ids,
401*4882a593Smuzhiyun },
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun module_platform_driver(imx7_reset_driver);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun MODULE_AUTHOR("Andrey Smirnov <andrew.smirnov@gmail.com>");
406*4882a593Smuzhiyun MODULE_DESCRIPTION("NXP i.MX7 reset driver");
407*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
408