1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2017 Synopsys.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Synopsys HSDK Development platform reset driver.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
7*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
8*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/iopoll.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/reset-controller.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/types.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define to_hsdk_rst(p) container_of((p), struct hsdk_rst, rcdev)
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun struct hsdk_rst {
24*4882a593Smuzhiyun void __iomem *regs_ctl;
25*4882a593Smuzhiyun void __iomem *regs_rst;
26*4882a593Smuzhiyun spinlock_t lock;
27*4882a593Smuzhiyun struct reset_controller_dev rcdev;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun static const u32 rst_map[] = {
31*4882a593Smuzhiyun BIT(16), /* APB_RST */
32*4882a593Smuzhiyun BIT(17), /* AXI_RST */
33*4882a593Smuzhiyun BIT(18), /* ETH_RST */
34*4882a593Smuzhiyun BIT(19), /* USB_RST */
35*4882a593Smuzhiyun BIT(20), /* SDIO_RST */
36*4882a593Smuzhiyun BIT(21), /* HDMI_RST */
37*4882a593Smuzhiyun BIT(22), /* GFX_RST */
38*4882a593Smuzhiyun BIT(25), /* DMAC_RST */
39*4882a593Smuzhiyun BIT(31), /* EBI_RST */
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define HSDK_MAX_RESETS ARRAY_SIZE(rst_map)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define CGU_SYS_RST_CTRL 0x0
45*4882a593Smuzhiyun #define CGU_IP_SW_RESET 0x0
46*4882a593Smuzhiyun #define CGU_IP_SW_RESET_DELAY_SHIFT 16
47*4882a593Smuzhiyun #define CGU_IP_SW_RESET_DELAY_MASK GENMASK(31, CGU_IP_SW_RESET_DELAY_SHIFT)
48*4882a593Smuzhiyun #define CGU_IP_SW_RESET_DELAY 0
49*4882a593Smuzhiyun #define CGU_IP_SW_RESET_RESET BIT(0)
50*4882a593Smuzhiyun #define SW_RESET_TIMEOUT 10000
51*4882a593Smuzhiyun
hsdk_reset_config(struct hsdk_rst * rst,unsigned long id)52*4882a593Smuzhiyun static void hsdk_reset_config(struct hsdk_rst *rst, unsigned long id)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun writel(rst_map[id], rst->regs_ctl + CGU_SYS_RST_CTRL);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
hsdk_reset_do(struct hsdk_rst * rst)57*4882a593Smuzhiyun static int hsdk_reset_do(struct hsdk_rst *rst)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun u32 reg;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun reg = readl(rst->regs_rst + CGU_IP_SW_RESET);
62*4882a593Smuzhiyun reg &= ~CGU_IP_SW_RESET_DELAY_MASK;
63*4882a593Smuzhiyun reg |= CGU_IP_SW_RESET_DELAY << CGU_IP_SW_RESET_DELAY_SHIFT;
64*4882a593Smuzhiyun reg |= CGU_IP_SW_RESET_RESET;
65*4882a593Smuzhiyun writel(reg, rst->regs_rst + CGU_IP_SW_RESET);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* wait till reset bit is back to 0 */
68*4882a593Smuzhiyun return readl_poll_timeout_atomic(rst->regs_rst + CGU_IP_SW_RESET, reg,
69*4882a593Smuzhiyun !(reg & CGU_IP_SW_RESET_RESET), 5, SW_RESET_TIMEOUT);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
hsdk_reset_reset(struct reset_controller_dev * rcdev,unsigned long id)72*4882a593Smuzhiyun static int hsdk_reset_reset(struct reset_controller_dev *rcdev,
73*4882a593Smuzhiyun unsigned long id)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun struct hsdk_rst *rst = to_hsdk_rst(rcdev);
76*4882a593Smuzhiyun unsigned long flags;
77*4882a593Smuzhiyun int ret;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun spin_lock_irqsave(&rst->lock, flags);
80*4882a593Smuzhiyun hsdk_reset_config(rst, id);
81*4882a593Smuzhiyun ret = hsdk_reset_do(rst);
82*4882a593Smuzhiyun spin_unlock_irqrestore(&rst->lock, flags);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun return ret;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun static const struct reset_control_ops hsdk_reset_ops = {
88*4882a593Smuzhiyun .reset = hsdk_reset_reset,
89*4882a593Smuzhiyun .deassert = hsdk_reset_reset,
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
hsdk_reset_probe(struct platform_device * pdev)92*4882a593Smuzhiyun static int hsdk_reset_probe(struct platform_device *pdev)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun struct hsdk_rst *rst;
95*4882a593Smuzhiyun struct resource *mem;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun rst = devm_kzalloc(&pdev->dev, sizeof(*rst), GFP_KERNEL);
98*4882a593Smuzhiyun if (!rst)
99*4882a593Smuzhiyun return -ENOMEM;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
102*4882a593Smuzhiyun rst->regs_ctl = devm_ioremap_resource(&pdev->dev, mem);
103*4882a593Smuzhiyun if (IS_ERR(rst->regs_ctl))
104*4882a593Smuzhiyun return PTR_ERR(rst->regs_ctl);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun mem = platform_get_resource(pdev, IORESOURCE_MEM, 1);
107*4882a593Smuzhiyun rst->regs_rst = devm_ioremap_resource(&pdev->dev, mem);
108*4882a593Smuzhiyun if (IS_ERR(rst->regs_rst))
109*4882a593Smuzhiyun return PTR_ERR(rst->regs_rst);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun spin_lock_init(&rst->lock);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun rst->rcdev.owner = THIS_MODULE;
114*4882a593Smuzhiyun rst->rcdev.ops = &hsdk_reset_ops;
115*4882a593Smuzhiyun rst->rcdev.of_node = pdev->dev.of_node;
116*4882a593Smuzhiyun rst->rcdev.nr_resets = HSDK_MAX_RESETS;
117*4882a593Smuzhiyun rst->rcdev.of_reset_n_cells = 1;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return reset_controller_register(&rst->rcdev);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun static const struct of_device_id hsdk_reset_dt_match[] = {
123*4882a593Smuzhiyun { .compatible = "snps,hsdk-reset" },
124*4882a593Smuzhiyun { },
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun static struct platform_driver hsdk_reset_driver = {
128*4882a593Smuzhiyun .probe = hsdk_reset_probe,
129*4882a593Smuzhiyun .driver = {
130*4882a593Smuzhiyun .name = "hsdk-reset",
131*4882a593Smuzhiyun .of_match_table = hsdk_reset_dt_match,
132*4882a593Smuzhiyun },
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun builtin_platform_driver(hsdk_reset_driver);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun MODULE_AUTHOR("Eugeniy Paltsev <Eugeniy.Paltsev@synopsys.com>");
137*4882a593Smuzhiyun MODULE_DESCRIPTION("Synopsys HSDK SDP reset driver");
138*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
139