xref: /OK3568_Linux_fs/kernel/drivers/remoteproc/qcom_q6v5_mss.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Qualcomm self-authenticating modem subsystem remoteproc driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2016 Linaro Ltd.
6*4882a593Smuzhiyun  * Copyright (C) 2014 Sony Mobile Communications AB
7*4882a593Smuzhiyun  * Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/devcoredump.h>
13*4882a593Smuzhiyun #include <linux/dma-mapping.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/of_address.h>
19*4882a593Smuzhiyun #include <linux/of_device.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/pm_domain.h>
22*4882a593Smuzhiyun #include <linux/pm_runtime.h>
23*4882a593Smuzhiyun #include <linux/regmap.h>
24*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
25*4882a593Smuzhiyun #include <linux/remoteproc.h>
26*4882a593Smuzhiyun #include <linux/reset.h>
27*4882a593Smuzhiyun #include <linux/soc/qcom/mdt_loader.h>
28*4882a593Smuzhiyun #include <linux/iopoll.h>
29*4882a593Smuzhiyun #include <linux/slab.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include "remoteproc_internal.h"
32*4882a593Smuzhiyun #include "qcom_common.h"
33*4882a593Smuzhiyun #include "qcom_pil_info.h"
34*4882a593Smuzhiyun #include "qcom_q6v5.h"
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include <linux/qcom_scm.h>
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define MPSS_CRASH_REASON_SMEM		421
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define MBA_LOG_SIZE			SZ_4K
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* RMB Status Register Values */
43*4882a593Smuzhiyun #define RMB_PBL_SUCCESS			0x1
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define RMB_MBA_XPU_UNLOCKED		0x1
46*4882a593Smuzhiyun #define RMB_MBA_XPU_UNLOCKED_SCRIBBLED	0x2
47*4882a593Smuzhiyun #define RMB_MBA_META_DATA_AUTH_SUCCESS	0x3
48*4882a593Smuzhiyun #define RMB_MBA_AUTH_COMPLETE		0x4
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* PBL/MBA interface registers */
51*4882a593Smuzhiyun #define RMB_MBA_IMAGE_REG		0x00
52*4882a593Smuzhiyun #define RMB_PBL_STATUS_REG		0x04
53*4882a593Smuzhiyun #define RMB_MBA_COMMAND_REG		0x08
54*4882a593Smuzhiyun #define RMB_MBA_STATUS_REG		0x0C
55*4882a593Smuzhiyun #define RMB_PMI_META_DATA_REG		0x10
56*4882a593Smuzhiyun #define RMB_PMI_CODE_START_REG		0x14
57*4882a593Smuzhiyun #define RMB_PMI_CODE_LENGTH_REG		0x18
58*4882a593Smuzhiyun #define RMB_MBA_MSS_STATUS		0x40
59*4882a593Smuzhiyun #define RMB_MBA_ALT_RESET		0x44
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define RMB_CMD_META_DATA_READY		0x1
62*4882a593Smuzhiyun #define RMB_CMD_LOAD_READY		0x2
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* QDSP6SS Register Offsets */
65*4882a593Smuzhiyun #define QDSP6SS_RESET_REG		0x014
66*4882a593Smuzhiyun #define QDSP6SS_GFMUX_CTL_REG		0x020
67*4882a593Smuzhiyun #define QDSP6SS_PWR_CTL_REG		0x030
68*4882a593Smuzhiyun #define QDSP6SS_MEM_PWR_CTL		0x0B0
69*4882a593Smuzhiyun #define QDSP6V6SS_MEM_PWR_CTL		0x034
70*4882a593Smuzhiyun #define QDSP6SS_STRAP_ACC		0x110
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* AXI Halt Register Offsets */
73*4882a593Smuzhiyun #define AXI_HALTREQ_REG			0x0
74*4882a593Smuzhiyun #define AXI_HALTACK_REG			0x4
75*4882a593Smuzhiyun #define AXI_IDLE_REG			0x8
76*4882a593Smuzhiyun #define AXI_GATING_VALID_OVERRIDE	BIT(0)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define HALT_ACK_TIMEOUT_US		100000
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* QDSP6SS_RESET */
81*4882a593Smuzhiyun #define Q6SS_STOP_CORE			BIT(0)
82*4882a593Smuzhiyun #define Q6SS_CORE_ARES			BIT(1)
83*4882a593Smuzhiyun #define Q6SS_BUS_ARES_ENABLE		BIT(2)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* QDSP6SS CBCR */
86*4882a593Smuzhiyun #define Q6SS_CBCR_CLKEN			BIT(0)
87*4882a593Smuzhiyun #define Q6SS_CBCR_CLKOFF		BIT(31)
88*4882a593Smuzhiyun #define Q6SS_CBCR_TIMEOUT_US		200
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /* QDSP6SS_GFMUX_CTL */
91*4882a593Smuzhiyun #define Q6SS_CLK_ENABLE			BIT(1)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* QDSP6SS_PWR_CTL */
94*4882a593Smuzhiyun #define Q6SS_L2DATA_SLP_NRET_N_0	BIT(0)
95*4882a593Smuzhiyun #define Q6SS_L2DATA_SLP_NRET_N_1	BIT(1)
96*4882a593Smuzhiyun #define Q6SS_L2DATA_SLP_NRET_N_2	BIT(2)
97*4882a593Smuzhiyun #define Q6SS_L2TAG_SLP_NRET_N		BIT(16)
98*4882a593Smuzhiyun #define Q6SS_ETB_SLP_NRET_N		BIT(17)
99*4882a593Smuzhiyun #define Q6SS_L2DATA_STBY_N		BIT(18)
100*4882a593Smuzhiyun #define Q6SS_SLP_RET_N			BIT(19)
101*4882a593Smuzhiyun #define Q6SS_CLAMP_IO			BIT(20)
102*4882a593Smuzhiyun #define QDSS_BHS_ON			BIT(21)
103*4882a593Smuzhiyun #define QDSS_LDO_BYP			BIT(22)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* QDSP6v56 parameters */
106*4882a593Smuzhiyun #define QDSP6v56_LDO_BYP		BIT(25)
107*4882a593Smuzhiyun #define QDSP6v56_BHS_ON		BIT(24)
108*4882a593Smuzhiyun #define QDSP6v56_CLAMP_WL		BIT(21)
109*4882a593Smuzhiyun #define QDSP6v56_CLAMP_QMC_MEM		BIT(22)
110*4882a593Smuzhiyun #define QDSP6SS_XO_CBCR		0x0038
111*4882a593Smuzhiyun #define QDSP6SS_ACC_OVERRIDE_VAL		0x20
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* QDSP6v65 parameters */
114*4882a593Smuzhiyun #define QDSP6SS_CORE_CBCR		0x20
115*4882a593Smuzhiyun #define QDSP6SS_SLEEP                   0x3C
116*4882a593Smuzhiyun #define QDSP6SS_BOOT_CORE_START         0x400
117*4882a593Smuzhiyun #define QDSP6SS_BOOT_CMD                0x404
118*4882a593Smuzhiyun #define BOOT_FSM_TIMEOUT                10000
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun struct reg_info {
121*4882a593Smuzhiyun 	struct regulator *reg;
122*4882a593Smuzhiyun 	int uV;
123*4882a593Smuzhiyun 	int uA;
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun struct qcom_mss_reg_res {
127*4882a593Smuzhiyun 	const char *supply;
128*4882a593Smuzhiyun 	int uV;
129*4882a593Smuzhiyun 	int uA;
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun struct rproc_hexagon_res {
133*4882a593Smuzhiyun 	const char *hexagon_mba_image;
134*4882a593Smuzhiyun 	struct qcom_mss_reg_res *proxy_supply;
135*4882a593Smuzhiyun 	struct qcom_mss_reg_res *active_supply;
136*4882a593Smuzhiyun 	char **proxy_clk_names;
137*4882a593Smuzhiyun 	char **reset_clk_names;
138*4882a593Smuzhiyun 	char **active_clk_names;
139*4882a593Smuzhiyun 	char **active_pd_names;
140*4882a593Smuzhiyun 	char **proxy_pd_names;
141*4882a593Smuzhiyun 	int version;
142*4882a593Smuzhiyun 	bool need_mem_protection;
143*4882a593Smuzhiyun 	bool has_alt_reset;
144*4882a593Smuzhiyun 	bool has_mba_logs;
145*4882a593Smuzhiyun 	bool has_spare_reg;
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun struct q6v5 {
149*4882a593Smuzhiyun 	struct device *dev;
150*4882a593Smuzhiyun 	struct rproc *rproc;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	void __iomem *reg_base;
153*4882a593Smuzhiyun 	void __iomem *rmb_base;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	struct regmap *halt_map;
156*4882a593Smuzhiyun 	struct regmap *conn_map;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	u32 halt_q6;
159*4882a593Smuzhiyun 	u32 halt_modem;
160*4882a593Smuzhiyun 	u32 halt_nc;
161*4882a593Smuzhiyun 	u32 conn_box;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	struct reset_control *mss_restart;
164*4882a593Smuzhiyun 	struct reset_control *pdc_reset;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	struct qcom_q6v5 q6v5;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	struct clk *active_clks[8];
169*4882a593Smuzhiyun 	struct clk *reset_clks[4];
170*4882a593Smuzhiyun 	struct clk *proxy_clks[4];
171*4882a593Smuzhiyun 	struct device *active_pds[1];
172*4882a593Smuzhiyun 	struct device *proxy_pds[3];
173*4882a593Smuzhiyun 	int active_clk_count;
174*4882a593Smuzhiyun 	int reset_clk_count;
175*4882a593Smuzhiyun 	int proxy_clk_count;
176*4882a593Smuzhiyun 	int active_pd_count;
177*4882a593Smuzhiyun 	int proxy_pd_count;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	struct reg_info active_regs[1];
180*4882a593Smuzhiyun 	struct reg_info proxy_regs[3];
181*4882a593Smuzhiyun 	int active_reg_count;
182*4882a593Smuzhiyun 	int proxy_reg_count;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	bool dump_mba_loaded;
185*4882a593Smuzhiyun 	size_t current_dump_size;
186*4882a593Smuzhiyun 	size_t total_dump_size;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	phys_addr_t mba_phys;
189*4882a593Smuzhiyun 	void *mba_region;
190*4882a593Smuzhiyun 	size_t mba_size;
191*4882a593Smuzhiyun 	size_t dp_size;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	phys_addr_t mpss_phys;
194*4882a593Smuzhiyun 	phys_addr_t mpss_reloc;
195*4882a593Smuzhiyun 	size_t mpss_size;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	struct qcom_rproc_glink glink_subdev;
198*4882a593Smuzhiyun 	struct qcom_rproc_subdev smd_subdev;
199*4882a593Smuzhiyun 	struct qcom_rproc_ssr ssr_subdev;
200*4882a593Smuzhiyun 	struct qcom_sysmon *sysmon;
201*4882a593Smuzhiyun 	bool need_mem_protection;
202*4882a593Smuzhiyun 	bool has_alt_reset;
203*4882a593Smuzhiyun 	bool has_mba_logs;
204*4882a593Smuzhiyun 	bool has_spare_reg;
205*4882a593Smuzhiyun 	int mpss_perm;
206*4882a593Smuzhiyun 	int mba_perm;
207*4882a593Smuzhiyun 	const char *hexagon_mdt_image;
208*4882a593Smuzhiyun 	int version;
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun enum {
212*4882a593Smuzhiyun 	MSS_MSM8916,
213*4882a593Smuzhiyun 	MSS_MSM8974,
214*4882a593Smuzhiyun 	MSS_MSM8996,
215*4882a593Smuzhiyun 	MSS_MSM8998,
216*4882a593Smuzhiyun 	MSS_SC7180,
217*4882a593Smuzhiyun 	MSS_SDM845,
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
q6v5_regulator_init(struct device * dev,struct reg_info * regs,const struct qcom_mss_reg_res * reg_res)220*4882a593Smuzhiyun static int q6v5_regulator_init(struct device *dev, struct reg_info *regs,
221*4882a593Smuzhiyun 			       const struct qcom_mss_reg_res *reg_res)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	int rc;
224*4882a593Smuzhiyun 	int i;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	if (!reg_res)
227*4882a593Smuzhiyun 		return 0;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	for (i = 0; reg_res[i].supply; i++) {
230*4882a593Smuzhiyun 		regs[i].reg = devm_regulator_get(dev, reg_res[i].supply);
231*4882a593Smuzhiyun 		if (IS_ERR(regs[i].reg)) {
232*4882a593Smuzhiyun 			rc = PTR_ERR(regs[i].reg);
233*4882a593Smuzhiyun 			if (rc != -EPROBE_DEFER)
234*4882a593Smuzhiyun 				dev_err(dev, "Failed to get %s\n regulator",
235*4882a593Smuzhiyun 					reg_res[i].supply);
236*4882a593Smuzhiyun 			return rc;
237*4882a593Smuzhiyun 		}
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 		regs[i].uV = reg_res[i].uV;
240*4882a593Smuzhiyun 		regs[i].uA = reg_res[i].uA;
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	return i;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
q6v5_regulator_enable(struct q6v5 * qproc,struct reg_info * regs,int count)246*4882a593Smuzhiyun static int q6v5_regulator_enable(struct q6v5 *qproc,
247*4882a593Smuzhiyun 				 struct reg_info *regs, int count)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	int ret;
250*4882a593Smuzhiyun 	int i;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	for (i = 0; i < count; i++) {
253*4882a593Smuzhiyun 		if (regs[i].uV > 0) {
254*4882a593Smuzhiyun 			ret = regulator_set_voltage(regs[i].reg,
255*4882a593Smuzhiyun 					regs[i].uV, INT_MAX);
256*4882a593Smuzhiyun 			if (ret) {
257*4882a593Smuzhiyun 				dev_err(qproc->dev,
258*4882a593Smuzhiyun 					"Failed to request voltage for %d.\n",
259*4882a593Smuzhiyun 						i);
260*4882a593Smuzhiyun 				goto err;
261*4882a593Smuzhiyun 			}
262*4882a593Smuzhiyun 		}
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 		if (regs[i].uA > 0) {
265*4882a593Smuzhiyun 			ret = regulator_set_load(regs[i].reg,
266*4882a593Smuzhiyun 						 regs[i].uA);
267*4882a593Smuzhiyun 			if (ret < 0) {
268*4882a593Smuzhiyun 				dev_err(qproc->dev,
269*4882a593Smuzhiyun 					"Failed to set regulator mode\n");
270*4882a593Smuzhiyun 				goto err;
271*4882a593Smuzhiyun 			}
272*4882a593Smuzhiyun 		}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 		ret = regulator_enable(regs[i].reg);
275*4882a593Smuzhiyun 		if (ret) {
276*4882a593Smuzhiyun 			dev_err(qproc->dev, "Regulator enable failed\n");
277*4882a593Smuzhiyun 			goto err;
278*4882a593Smuzhiyun 		}
279*4882a593Smuzhiyun 	}
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	return 0;
282*4882a593Smuzhiyun err:
283*4882a593Smuzhiyun 	for (; i >= 0; i--) {
284*4882a593Smuzhiyun 		if (regs[i].uV > 0)
285*4882a593Smuzhiyun 			regulator_set_voltage(regs[i].reg, 0, INT_MAX);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 		if (regs[i].uA > 0)
288*4882a593Smuzhiyun 			regulator_set_load(regs[i].reg, 0);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 		regulator_disable(regs[i].reg);
291*4882a593Smuzhiyun 	}
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	return ret;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
q6v5_regulator_disable(struct q6v5 * qproc,struct reg_info * regs,int count)296*4882a593Smuzhiyun static void q6v5_regulator_disable(struct q6v5 *qproc,
297*4882a593Smuzhiyun 				   struct reg_info *regs, int count)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	int i;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	for (i = 0; i < count; i++) {
302*4882a593Smuzhiyun 		if (regs[i].uV > 0)
303*4882a593Smuzhiyun 			regulator_set_voltage(regs[i].reg, 0, INT_MAX);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 		if (regs[i].uA > 0)
306*4882a593Smuzhiyun 			regulator_set_load(regs[i].reg, 0);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 		regulator_disable(regs[i].reg);
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
q6v5_clk_enable(struct device * dev,struct clk ** clks,int count)312*4882a593Smuzhiyun static int q6v5_clk_enable(struct device *dev,
313*4882a593Smuzhiyun 			   struct clk **clks, int count)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	int rc;
316*4882a593Smuzhiyun 	int i;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	for (i = 0; i < count; i++) {
319*4882a593Smuzhiyun 		rc = clk_prepare_enable(clks[i]);
320*4882a593Smuzhiyun 		if (rc) {
321*4882a593Smuzhiyun 			dev_err(dev, "Clock enable failed\n");
322*4882a593Smuzhiyun 			goto err;
323*4882a593Smuzhiyun 		}
324*4882a593Smuzhiyun 	}
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return 0;
327*4882a593Smuzhiyun err:
328*4882a593Smuzhiyun 	for (i--; i >= 0; i--)
329*4882a593Smuzhiyun 		clk_disable_unprepare(clks[i]);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	return rc;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
q6v5_clk_disable(struct device * dev,struct clk ** clks,int count)334*4882a593Smuzhiyun static void q6v5_clk_disable(struct device *dev,
335*4882a593Smuzhiyun 			     struct clk **clks, int count)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	int i;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	for (i = 0; i < count; i++)
340*4882a593Smuzhiyun 		clk_disable_unprepare(clks[i]);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
q6v5_pds_enable(struct q6v5 * qproc,struct device ** pds,size_t pd_count)343*4882a593Smuzhiyun static int q6v5_pds_enable(struct q6v5 *qproc, struct device **pds,
344*4882a593Smuzhiyun 			   size_t pd_count)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	int ret;
347*4882a593Smuzhiyun 	int i;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	for (i = 0; i < pd_count; i++) {
350*4882a593Smuzhiyun 		dev_pm_genpd_set_performance_state(pds[i], INT_MAX);
351*4882a593Smuzhiyun 		ret = pm_runtime_get_sync(pds[i]);
352*4882a593Smuzhiyun 		if (ret < 0) {
353*4882a593Smuzhiyun 			pm_runtime_put_noidle(pds[i]);
354*4882a593Smuzhiyun 			dev_pm_genpd_set_performance_state(pds[i], 0);
355*4882a593Smuzhiyun 			goto unroll_pd_votes;
356*4882a593Smuzhiyun 		}
357*4882a593Smuzhiyun 	}
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	return 0;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun unroll_pd_votes:
362*4882a593Smuzhiyun 	for (i--; i >= 0; i--) {
363*4882a593Smuzhiyun 		dev_pm_genpd_set_performance_state(pds[i], 0);
364*4882a593Smuzhiyun 		pm_runtime_put(pds[i]);
365*4882a593Smuzhiyun 	}
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	return ret;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
q6v5_pds_disable(struct q6v5 * qproc,struct device ** pds,size_t pd_count)370*4882a593Smuzhiyun static void q6v5_pds_disable(struct q6v5 *qproc, struct device **pds,
371*4882a593Smuzhiyun 			     size_t pd_count)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	int i;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	for (i = 0; i < pd_count; i++) {
376*4882a593Smuzhiyun 		dev_pm_genpd_set_performance_state(pds[i], 0);
377*4882a593Smuzhiyun 		pm_runtime_put(pds[i]);
378*4882a593Smuzhiyun 	}
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
q6v5_xfer_mem_ownership(struct q6v5 * qproc,int * current_perm,bool local,bool remote,phys_addr_t addr,size_t size)381*4882a593Smuzhiyun static int q6v5_xfer_mem_ownership(struct q6v5 *qproc, int *current_perm,
382*4882a593Smuzhiyun 				   bool local, bool remote, phys_addr_t addr,
383*4882a593Smuzhiyun 				   size_t size)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun 	struct qcom_scm_vmperm next[2];
386*4882a593Smuzhiyun 	int perms = 0;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	if (!qproc->need_mem_protection)
389*4882a593Smuzhiyun 		return 0;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	if (local == !!(*current_perm & BIT(QCOM_SCM_VMID_HLOS)) &&
392*4882a593Smuzhiyun 	    remote == !!(*current_perm & BIT(QCOM_SCM_VMID_MSS_MSA)))
393*4882a593Smuzhiyun 		return 0;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	if (local) {
396*4882a593Smuzhiyun 		next[perms].vmid = QCOM_SCM_VMID_HLOS;
397*4882a593Smuzhiyun 		next[perms].perm = QCOM_SCM_PERM_RWX;
398*4882a593Smuzhiyun 		perms++;
399*4882a593Smuzhiyun 	}
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	if (remote) {
402*4882a593Smuzhiyun 		next[perms].vmid = QCOM_SCM_VMID_MSS_MSA;
403*4882a593Smuzhiyun 		next[perms].perm = QCOM_SCM_PERM_RW;
404*4882a593Smuzhiyun 		perms++;
405*4882a593Smuzhiyun 	}
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	return qcom_scm_assign_mem(addr, ALIGN(size, SZ_4K),
408*4882a593Smuzhiyun 				   current_perm, next, perms);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun 
q6v5_debug_policy_load(struct q6v5 * qproc)411*4882a593Smuzhiyun static void q6v5_debug_policy_load(struct q6v5 *qproc)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	const struct firmware *dp_fw;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	if (request_firmware_direct(&dp_fw, "msadp", qproc->dev))
416*4882a593Smuzhiyun 		return;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	if (SZ_1M + dp_fw->size <= qproc->mba_size) {
419*4882a593Smuzhiyun 		memcpy(qproc->mba_region + SZ_1M, dp_fw->data, dp_fw->size);
420*4882a593Smuzhiyun 		qproc->dp_size = dp_fw->size;
421*4882a593Smuzhiyun 	}
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	release_firmware(dp_fw);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
q6v5_load(struct rproc * rproc,const struct firmware * fw)426*4882a593Smuzhiyun static int q6v5_load(struct rproc *rproc, const struct firmware *fw)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	struct q6v5 *qproc = rproc->priv;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	/* MBA is restricted to a maximum size of 1M */
431*4882a593Smuzhiyun 	if (fw->size > qproc->mba_size || fw->size > SZ_1M) {
432*4882a593Smuzhiyun 		dev_err(qproc->dev, "MBA firmware load failed\n");
433*4882a593Smuzhiyun 		return -EINVAL;
434*4882a593Smuzhiyun 	}
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	memcpy(qproc->mba_region, fw->data, fw->size);
437*4882a593Smuzhiyun 	q6v5_debug_policy_load(qproc);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	return 0;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
q6v5_reset_assert(struct q6v5 * qproc)442*4882a593Smuzhiyun static int q6v5_reset_assert(struct q6v5 *qproc)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	int ret;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	if (qproc->has_alt_reset) {
447*4882a593Smuzhiyun 		reset_control_assert(qproc->pdc_reset);
448*4882a593Smuzhiyun 		ret = reset_control_reset(qproc->mss_restart);
449*4882a593Smuzhiyun 		reset_control_deassert(qproc->pdc_reset);
450*4882a593Smuzhiyun 	} else if (qproc->has_spare_reg) {
451*4882a593Smuzhiyun 		/*
452*4882a593Smuzhiyun 		 * When the AXI pipeline is being reset with the Q6 modem partly
453*4882a593Smuzhiyun 		 * operational there is possibility of AXI valid signal to
454*4882a593Smuzhiyun 		 * glitch, leading to spurious transactions and Q6 hangs. A work
455*4882a593Smuzhiyun 		 * around is employed by asserting the AXI_GATING_VALID_OVERRIDE
456*4882a593Smuzhiyun 		 * BIT before triggering Q6 MSS reset. AXI_GATING_VALID_OVERRIDE
457*4882a593Smuzhiyun 		 * is withdrawn post MSS assert followed by a MSS deassert,
458*4882a593Smuzhiyun 		 * while holding the PDC reset.
459*4882a593Smuzhiyun 		 */
460*4882a593Smuzhiyun 		reset_control_assert(qproc->pdc_reset);
461*4882a593Smuzhiyun 		regmap_update_bits(qproc->conn_map, qproc->conn_box,
462*4882a593Smuzhiyun 				   AXI_GATING_VALID_OVERRIDE, 1);
463*4882a593Smuzhiyun 		reset_control_assert(qproc->mss_restart);
464*4882a593Smuzhiyun 		reset_control_deassert(qproc->pdc_reset);
465*4882a593Smuzhiyun 		regmap_update_bits(qproc->conn_map, qproc->conn_box,
466*4882a593Smuzhiyun 				   AXI_GATING_VALID_OVERRIDE, 0);
467*4882a593Smuzhiyun 		ret = reset_control_deassert(qproc->mss_restart);
468*4882a593Smuzhiyun 	} else {
469*4882a593Smuzhiyun 		ret = reset_control_assert(qproc->mss_restart);
470*4882a593Smuzhiyun 	}
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	return ret;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun 
q6v5_reset_deassert(struct q6v5 * qproc)475*4882a593Smuzhiyun static int q6v5_reset_deassert(struct q6v5 *qproc)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun 	int ret;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	if (qproc->has_alt_reset) {
480*4882a593Smuzhiyun 		reset_control_assert(qproc->pdc_reset);
481*4882a593Smuzhiyun 		writel(1, qproc->rmb_base + RMB_MBA_ALT_RESET);
482*4882a593Smuzhiyun 		ret = reset_control_reset(qproc->mss_restart);
483*4882a593Smuzhiyun 		writel(0, qproc->rmb_base + RMB_MBA_ALT_RESET);
484*4882a593Smuzhiyun 		reset_control_deassert(qproc->pdc_reset);
485*4882a593Smuzhiyun 	} else if (qproc->has_spare_reg) {
486*4882a593Smuzhiyun 		ret = reset_control_reset(qproc->mss_restart);
487*4882a593Smuzhiyun 	} else {
488*4882a593Smuzhiyun 		ret = reset_control_deassert(qproc->mss_restart);
489*4882a593Smuzhiyun 	}
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	return ret;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
q6v5_rmb_pbl_wait(struct q6v5 * qproc,int ms)494*4882a593Smuzhiyun static int q6v5_rmb_pbl_wait(struct q6v5 *qproc, int ms)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun 	unsigned long timeout;
497*4882a593Smuzhiyun 	s32 val;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(ms);
500*4882a593Smuzhiyun 	for (;;) {
501*4882a593Smuzhiyun 		val = readl(qproc->rmb_base + RMB_PBL_STATUS_REG);
502*4882a593Smuzhiyun 		if (val)
503*4882a593Smuzhiyun 			break;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 		if (time_after(jiffies, timeout))
506*4882a593Smuzhiyun 			return -ETIMEDOUT;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 		msleep(1);
509*4882a593Smuzhiyun 	}
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	return val;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun 
q6v5_rmb_mba_wait(struct q6v5 * qproc,u32 status,int ms)514*4882a593Smuzhiyun static int q6v5_rmb_mba_wait(struct q6v5 *qproc, u32 status, int ms)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	unsigned long timeout;
518*4882a593Smuzhiyun 	s32 val;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(ms);
521*4882a593Smuzhiyun 	for (;;) {
522*4882a593Smuzhiyun 		val = readl(qproc->rmb_base + RMB_MBA_STATUS_REG);
523*4882a593Smuzhiyun 		if (val < 0)
524*4882a593Smuzhiyun 			break;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 		if (!status && val)
527*4882a593Smuzhiyun 			break;
528*4882a593Smuzhiyun 		else if (status && val == status)
529*4882a593Smuzhiyun 			break;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 		if (time_after(jiffies, timeout))
532*4882a593Smuzhiyun 			return -ETIMEDOUT;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 		msleep(1);
535*4882a593Smuzhiyun 	}
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	return val;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun 
q6v5_dump_mba_logs(struct q6v5 * qproc)540*4882a593Smuzhiyun static void q6v5_dump_mba_logs(struct q6v5 *qproc)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun 	struct rproc *rproc = qproc->rproc;
543*4882a593Smuzhiyun 	void *data;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	if (!qproc->has_mba_logs)
546*4882a593Smuzhiyun 		return;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	if (q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true, false, qproc->mba_phys,
549*4882a593Smuzhiyun 				    qproc->mba_size))
550*4882a593Smuzhiyun 		return;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	data = vmalloc(MBA_LOG_SIZE);
553*4882a593Smuzhiyun 	if (!data)
554*4882a593Smuzhiyun 		return;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	memcpy(data, qproc->mba_region, MBA_LOG_SIZE);
557*4882a593Smuzhiyun 	dev_coredumpv(&rproc->dev, data, MBA_LOG_SIZE, GFP_KERNEL);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
q6v5proc_reset(struct q6v5 * qproc)560*4882a593Smuzhiyun static int q6v5proc_reset(struct q6v5 *qproc)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	u32 val;
563*4882a593Smuzhiyun 	int ret;
564*4882a593Smuzhiyun 	int i;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	if (qproc->version == MSS_SDM845) {
567*4882a593Smuzhiyun 		val = readl(qproc->reg_base + QDSP6SS_SLEEP);
568*4882a593Smuzhiyun 		val |= Q6SS_CBCR_CLKEN;
569*4882a593Smuzhiyun 		writel(val, qproc->reg_base + QDSP6SS_SLEEP);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 		ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_SLEEP,
572*4882a593Smuzhiyun 					 val, !(val & Q6SS_CBCR_CLKOFF), 1,
573*4882a593Smuzhiyun 					 Q6SS_CBCR_TIMEOUT_US);
574*4882a593Smuzhiyun 		if (ret) {
575*4882a593Smuzhiyun 			dev_err(qproc->dev, "QDSP6SS Sleep clock timed out\n");
576*4882a593Smuzhiyun 			return -ETIMEDOUT;
577*4882a593Smuzhiyun 		}
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 		/* De-assert QDSP6 stop core */
580*4882a593Smuzhiyun 		writel(1, qproc->reg_base + QDSP6SS_BOOT_CORE_START);
581*4882a593Smuzhiyun 		/* Trigger boot FSM */
582*4882a593Smuzhiyun 		writel(1, qproc->reg_base + QDSP6SS_BOOT_CMD);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 		ret = readl_poll_timeout(qproc->rmb_base + RMB_MBA_MSS_STATUS,
585*4882a593Smuzhiyun 				val, (val & BIT(0)) != 0, 10, BOOT_FSM_TIMEOUT);
586*4882a593Smuzhiyun 		if (ret) {
587*4882a593Smuzhiyun 			dev_err(qproc->dev, "Boot FSM failed to complete.\n");
588*4882a593Smuzhiyun 			/* Reset the modem so that boot FSM is in reset state */
589*4882a593Smuzhiyun 			q6v5_reset_deassert(qproc);
590*4882a593Smuzhiyun 			return ret;
591*4882a593Smuzhiyun 		}
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 		goto pbl_wait;
594*4882a593Smuzhiyun 	} else if (qproc->version == MSS_SC7180) {
595*4882a593Smuzhiyun 		val = readl(qproc->reg_base + QDSP6SS_SLEEP);
596*4882a593Smuzhiyun 		val |= Q6SS_CBCR_CLKEN;
597*4882a593Smuzhiyun 		writel(val, qproc->reg_base + QDSP6SS_SLEEP);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 		ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_SLEEP,
600*4882a593Smuzhiyun 					 val, !(val & Q6SS_CBCR_CLKOFF), 1,
601*4882a593Smuzhiyun 					 Q6SS_CBCR_TIMEOUT_US);
602*4882a593Smuzhiyun 		if (ret) {
603*4882a593Smuzhiyun 			dev_err(qproc->dev, "QDSP6SS Sleep clock timed out\n");
604*4882a593Smuzhiyun 			return -ETIMEDOUT;
605*4882a593Smuzhiyun 		}
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 		/* Turn on the XO clock needed for PLL setup */
608*4882a593Smuzhiyun 		val = readl(qproc->reg_base + QDSP6SS_XO_CBCR);
609*4882a593Smuzhiyun 		val |= Q6SS_CBCR_CLKEN;
610*4882a593Smuzhiyun 		writel(val, qproc->reg_base + QDSP6SS_XO_CBCR);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 		ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_XO_CBCR,
613*4882a593Smuzhiyun 					 val, !(val & Q6SS_CBCR_CLKOFF), 1,
614*4882a593Smuzhiyun 					 Q6SS_CBCR_TIMEOUT_US);
615*4882a593Smuzhiyun 		if (ret) {
616*4882a593Smuzhiyun 			dev_err(qproc->dev, "QDSP6SS XO clock timed out\n");
617*4882a593Smuzhiyun 			return -ETIMEDOUT;
618*4882a593Smuzhiyun 		}
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 		/* Configure Q6 core CBCR to auto-enable after reset sequence */
621*4882a593Smuzhiyun 		val = readl(qproc->reg_base + QDSP6SS_CORE_CBCR);
622*4882a593Smuzhiyun 		val |= Q6SS_CBCR_CLKEN;
623*4882a593Smuzhiyun 		writel(val, qproc->reg_base + QDSP6SS_CORE_CBCR);
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 		/* De-assert the Q6 stop core signal */
626*4882a593Smuzhiyun 		writel(1, qproc->reg_base + QDSP6SS_BOOT_CORE_START);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 		/* Wait for 10 us for any staggering logic to settle */
629*4882a593Smuzhiyun 		usleep_range(10, 20);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 		/* Trigger the boot FSM to start the Q6 out-of-reset sequence */
632*4882a593Smuzhiyun 		writel(1, qproc->reg_base + QDSP6SS_BOOT_CMD);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 		/* Poll the MSS_STATUS for FSM completion */
635*4882a593Smuzhiyun 		ret = readl_poll_timeout(qproc->rmb_base + RMB_MBA_MSS_STATUS,
636*4882a593Smuzhiyun 					 val, (val & BIT(0)) != 0, 10, BOOT_FSM_TIMEOUT);
637*4882a593Smuzhiyun 		if (ret) {
638*4882a593Smuzhiyun 			dev_err(qproc->dev, "Boot FSM failed to complete.\n");
639*4882a593Smuzhiyun 			/* Reset the modem so that boot FSM is in reset state */
640*4882a593Smuzhiyun 			q6v5_reset_deassert(qproc);
641*4882a593Smuzhiyun 			return ret;
642*4882a593Smuzhiyun 		}
643*4882a593Smuzhiyun 		goto pbl_wait;
644*4882a593Smuzhiyun 	} else if (qproc->version == MSS_MSM8996 ||
645*4882a593Smuzhiyun 		   qproc->version == MSS_MSM8998) {
646*4882a593Smuzhiyun 		int mem_pwr_ctl;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 		/* Override the ACC value if required */
649*4882a593Smuzhiyun 		writel(QDSP6SS_ACC_OVERRIDE_VAL,
650*4882a593Smuzhiyun 		       qproc->reg_base + QDSP6SS_STRAP_ACC);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 		/* Assert resets, stop core */
653*4882a593Smuzhiyun 		val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
654*4882a593Smuzhiyun 		val |= Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE;
655*4882a593Smuzhiyun 		writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 		/* BHS require xo cbcr to be enabled */
658*4882a593Smuzhiyun 		val = readl(qproc->reg_base + QDSP6SS_XO_CBCR);
659*4882a593Smuzhiyun 		val |= Q6SS_CBCR_CLKEN;
660*4882a593Smuzhiyun 		writel(val, qproc->reg_base + QDSP6SS_XO_CBCR);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 		/* Read CLKOFF bit to go low indicating CLK is enabled */
663*4882a593Smuzhiyun 		ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_XO_CBCR,
664*4882a593Smuzhiyun 					 val, !(val & Q6SS_CBCR_CLKOFF), 1,
665*4882a593Smuzhiyun 					 Q6SS_CBCR_TIMEOUT_US);
666*4882a593Smuzhiyun 		if (ret) {
667*4882a593Smuzhiyun 			dev_err(qproc->dev,
668*4882a593Smuzhiyun 				"xo cbcr enabling timed out (rc:%d)\n", ret);
669*4882a593Smuzhiyun 			return ret;
670*4882a593Smuzhiyun 		}
671*4882a593Smuzhiyun 		/* Enable power block headswitch and wait for it to stabilize */
672*4882a593Smuzhiyun 		val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
673*4882a593Smuzhiyun 		val |= QDSP6v56_BHS_ON;
674*4882a593Smuzhiyun 		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
675*4882a593Smuzhiyun 		val |= readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
676*4882a593Smuzhiyun 		udelay(1);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 		/* Put LDO in bypass mode */
679*4882a593Smuzhiyun 		val |= QDSP6v56_LDO_BYP;
680*4882a593Smuzhiyun 		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 		/* Deassert QDSP6 compiler memory clamp */
683*4882a593Smuzhiyun 		val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
684*4882a593Smuzhiyun 		val &= ~QDSP6v56_CLAMP_QMC_MEM;
685*4882a593Smuzhiyun 		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 		/* Deassert memory peripheral sleep and L2 memory standby */
688*4882a593Smuzhiyun 		val |= Q6SS_L2DATA_STBY_N | Q6SS_SLP_RET_N;
689*4882a593Smuzhiyun 		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 		/* Turn on L1, L2, ETB and JU memories 1 at a time */
692*4882a593Smuzhiyun 		if (qproc->version == MSS_MSM8996) {
693*4882a593Smuzhiyun 			mem_pwr_ctl = QDSP6SS_MEM_PWR_CTL;
694*4882a593Smuzhiyun 			i = 19;
695*4882a593Smuzhiyun 		} else {
696*4882a593Smuzhiyun 			/* MSS_MSM8998 */
697*4882a593Smuzhiyun 			mem_pwr_ctl = QDSP6V6SS_MEM_PWR_CTL;
698*4882a593Smuzhiyun 			i = 28;
699*4882a593Smuzhiyun 		}
700*4882a593Smuzhiyun 		val = readl(qproc->reg_base + mem_pwr_ctl);
701*4882a593Smuzhiyun 		for (; i >= 0; i--) {
702*4882a593Smuzhiyun 			val |= BIT(i);
703*4882a593Smuzhiyun 			writel(val, qproc->reg_base + mem_pwr_ctl);
704*4882a593Smuzhiyun 			/*
705*4882a593Smuzhiyun 			 * Read back value to ensure the write is done then
706*4882a593Smuzhiyun 			 * wait for 1us for both memory peripheral and data
707*4882a593Smuzhiyun 			 * array to turn on.
708*4882a593Smuzhiyun 			 */
709*4882a593Smuzhiyun 			val |= readl(qproc->reg_base + mem_pwr_ctl);
710*4882a593Smuzhiyun 			udelay(1);
711*4882a593Smuzhiyun 		}
712*4882a593Smuzhiyun 		/* Remove word line clamp */
713*4882a593Smuzhiyun 		val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
714*4882a593Smuzhiyun 		val &= ~QDSP6v56_CLAMP_WL;
715*4882a593Smuzhiyun 		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
716*4882a593Smuzhiyun 	} else {
717*4882a593Smuzhiyun 		/* Assert resets, stop core */
718*4882a593Smuzhiyun 		val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
719*4882a593Smuzhiyun 		val |= Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE;
720*4882a593Smuzhiyun 		writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 		/* Enable power block headswitch and wait for it to stabilize */
723*4882a593Smuzhiyun 		val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
724*4882a593Smuzhiyun 		val |= QDSS_BHS_ON | QDSS_LDO_BYP;
725*4882a593Smuzhiyun 		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
726*4882a593Smuzhiyun 		val |= readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
727*4882a593Smuzhiyun 		udelay(1);
728*4882a593Smuzhiyun 		/*
729*4882a593Smuzhiyun 		 * Turn on memories. L2 banks should be done individually
730*4882a593Smuzhiyun 		 * to minimize inrush current.
731*4882a593Smuzhiyun 		 */
732*4882a593Smuzhiyun 		val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
733*4882a593Smuzhiyun 		val |= Q6SS_SLP_RET_N | Q6SS_L2TAG_SLP_NRET_N |
734*4882a593Smuzhiyun 			Q6SS_ETB_SLP_NRET_N | Q6SS_L2DATA_STBY_N;
735*4882a593Smuzhiyun 		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
736*4882a593Smuzhiyun 		val |= Q6SS_L2DATA_SLP_NRET_N_2;
737*4882a593Smuzhiyun 		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
738*4882a593Smuzhiyun 		val |= Q6SS_L2DATA_SLP_NRET_N_1;
739*4882a593Smuzhiyun 		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
740*4882a593Smuzhiyun 		val |= Q6SS_L2DATA_SLP_NRET_N_0;
741*4882a593Smuzhiyun 		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
742*4882a593Smuzhiyun 	}
743*4882a593Smuzhiyun 	/* Remove IO clamp */
744*4882a593Smuzhiyun 	val &= ~Q6SS_CLAMP_IO;
745*4882a593Smuzhiyun 	writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	/* Bring core out of reset */
748*4882a593Smuzhiyun 	val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
749*4882a593Smuzhiyun 	val &= ~Q6SS_CORE_ARES;
750*4882a593Smuzhiyun 	writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	/* Turn on core clock */
753*4882a593Smuzhiyun 	val = readl(qproc->reg_base + QDSP6SS_GFMUX_CTL_REG);
754*4882a593Smuzhiyun 	val |= Q6SS_CLK_ENABLE;
755*4882a593Smuzhiyun 	writel(val, qproc->reg_base + QDSP6SS_GFMUX_CTL_REG);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	/* Start core execution */
758*4882a593Smuzhiyun 	val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
759*4882a593Smuzhiyun 	val &= ~Q6SS_STOP_CORE;
760*4882a593Smuzhiyun 	writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun pbl_wait:
763*4882a593Smuzhiyun 	/* Wait for PBL status */
764*4882a593Smuzhiyun 	ret = q6v5_rmb_pbl_wait(qproc, 1000);
765*4882a593Smuzhiyun 	if (ret == -ETIMEDOUT) {
766*4882a593Smuzhiyun 		dev_err(qproc->dev, "PBL boot timed out\n");
767*4882a593Smuzhiyun 	} else if (ret != RMB_PBL_SUCCESS) {
768*4882a593Smuzhiyun 		dev_err(qproc->dev, "PBL returned unexpected status %d\n", ret);
769*4882a593Smuzhiyun 		ret = -EINVAL;
770*4882a593Smuzhiyun 	} else {
771*4882a593Smuzhiyun 		ret = 0;
772*4882a593Smuzhiyun 	}
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	return ret;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun 
q6v5proc_halt_axi_port(struct q6v5 * qproc,struct regmap * halt_map,u32 offset)777*4882a593Smuzhiyun static void q6v5proc_halt_axi_port(struct q6v5 *qproc,
778*4882a593Smuzhiyun 				   struct regmap *halt_map,
779*4882a593Smuzhiyun 				   u32 offset)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun 	unsigned int val;
782*4882a593Smuzhiyun 	int ret;
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	/* Check if we're already idle */
785*4882a593Smuzhiyun 	ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val);
786*4882a593Smuzhiyun 	if (!ret && val)
787*4882a593Smuzhiyun 		return;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	/* Assert halt request */
790*4882a593Smuzhiyun 	regmap_write(halt_map, offset + AXI_HALTREQ_REG, 1);
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	/* Wait for halt */
793*4882a593Smuzhiyun 	regmap_read_poll_timeout(halt_map, offset + AXI_HALTACK_REG, val,
794*4882a593Smuzhiyun 				 val, 1000, HALT_ACK_TIMEOUT_US);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val);
797*4882a593Smuzhiyun 	if (ret || !val)
798*4882a593Smuzhiyun 		dev_err(qproc->dev, "port failed halt\n");
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	/* Clear halt request (port will remain halted until reset) */
801*4882a593Smuzhiyun 	regmap_write(halt_map, offset + AXI_HALTREQ_REG, 0);
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun 
q6v5_mpss_init_image(struct q6v5 * qproc,const struct firmware * fw)804*4882a593Smuzhiyun static int q6v5_mpss_init_image(struct q6v5 *qproc, const struct firmware *fw)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun 	unsigned long dma_attrs = DMA_ATTR_FORCE_CONTIGUOUS;
807*4882a593Smuzhiyun 	dma_addr_t phys;
808*4882a593Smuzhiyun 	void *metadata;
809*4882a593Smuzhiyun 	int mdata_perm;
810*4882a593Smuzhiyun 	int xferop_ret;
811*4882a593Smuzhiyun 	size_t size;
812*4882a593Smuzhiyun 	void *ptr;
813*4882a593Smuzhiyun 	int ret;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	metadata = qcom_mdt_read_metadata(fw, &size);
816*4882a593Smuzhiyun 	if (IS_ERR(metadata))
817*4882a593Smuzhiyun 		return PTR_ERR(metadata);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	ptr = dma_alloc_attrs(qproc->dev, size, &phys, GFP_KERNEL, dma_attrs);
820*4882a593Smuzhiyun 	if (!ptr) {
821*4882a593Smuzhiyun 		kfree(metadata);
822*4882a593Smuzhiyun 		dev_err(qproc->dev, "failed to allocate mdt buffer\n");
823*4882a593Smuzhiyun 		return -ENOMEM;
824*4882a593Smuzhiyun 	}
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	memcpy(ptr, metadata, size);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	/* Hypervisor mapping to access metadata by modem */
829*4882a593Smuzhiyun 	mdata_perm = BIT(QCOM_SCM_VMID_HLOS);
830*4882a593Smuzhiyun 	ret = q6v5_xfer_mem_ownership(qproc, &mdata_perm, false, true,
831*4882a593Smuzhiyun 				      phys, size);
832*4882a593Smuzhiyun 	if (ret) {
833*4882a593Smuzhiyun 		dev_err(qproc->dev,
834*4882a593Smuzhiyun 			"assigning Q6 access to metadata failed: %d\n", ret);
835*4882a593Smuzhiyun 		ret = -EAGAIN;
836*4882a593Smuzhiyun 		goto free_dma_attrs;
837*4882a593Smuzhiyun 	}
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	writel(phys, qproc->rmb_base + RMB_PMI_META_DATA_REG);
840*4882a593Smuzhiyun 	writel(RMB_CMD_META_DATA_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG);
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_META_DATA_AUTH_SUCCESS, 1000);
843*4882a593Smuzhiyun 	if (ret == -ETIMEDOUT)
844*4882a593Smuzhiyun 		dev_err(qproc->dev, "MPSS header authentication timed out\n");
845*4882a593Smuzhiyun 	else if (ret < 0)
846*4882a593Smuzhiyun 		dev_err(qproc->dev, "MPSS header authentication failed: %d\n", ret);
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	/* Metadata authentication done, remove modem access */
849*4882a593Smuzhiyun 	xferop_ret = q6v5_xfer_mem_ownership(qproc, &mdata_perm, true, false,
850*4882a593Smuzhiyun 					     phys, size);
851*4882a593Smuzhiyun 	if (xferop_ret)
852*4882a593Smuzhiyun 		dev_warn(qproc->dev,
853*4882a593Smuzhiyun 			 "mdt buffer not reclaimed system may become unstable\n");
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun free_dma_attrs:
856*4882a593Smuzhiyun 	dma_free_attrs(qproc->dev, size, ptr, phys, dma_attrs);
857*4882a593Smuzhiyun 	kfree(metadata);
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	return ret < 0 ? ret : 0;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun 
q6v5_phdr_valid(const struct elf32_phdr * phdr)862*4882a593Smuzhiyun static bool q6v5_phdr_valid(const struct elf32_phdr *phdr)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun 	if (phdr->p_type != PT_LOAD)
865*4882a593Smuzhiyun 		return false;
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	if ((phdr->p_flags & QCOM_MDT_TYPE_MASK) == QCOM_MDT_TYPE_HASH)
868*4882a593Smuzhiyun 		return false;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	if (!phdr->p_memsz)
871*4882a593Smuzhiyun 		return false;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	return true;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun 
q6v5_mba_load(struct q6v5 * qproc)876*4882a593Smuzhiyun static int q6v5_mba_load(struct q6v5 *qproc)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun 	int ret;
879*4882a593Smuzhiyun 	int xfermemop_ret;
880*4882a593Smuzhiyun 	bool mba_load_err = false;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	qcom_q6v5_prepare(&qproc->q6v5);
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	ret = q6v5_pds_enable(qproc, qproc->active_pds, qproc->active_pd_count);
885*4882a593Smuzhiyun 	if (ret < 0) {
886*4882a593Smuzhiyun 		dev_err(qproc->dev, "failed to enable active power domains\n");
887*4882a593Smuzhiyun 		goto disable_irqs;
888*4882a593Smuzhiyun 	}
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	ret = q6v5_pds_enable(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
891*4882a593Smuzhiyun 	if (ret < 0) {
892*4882a593Smuzhiyun 		dev_err(qproc->dev, "failed to enable proxy power domains\n");
893*4882a593Smuzhiyun 		goto disable_active_pds;
894*4882a593Smuzhiyun 	}
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	ret = q6v5_regulator_enable(qproc, qproc->proxy_regs,
897*4882a593Smuzhiyun 				    qproc->proxy_reg_count);
898*4882a593Smuzhiyun 	if (ret) {
899*4882a593Smuzhiyun 		dev_err(qproc->dev, "failed to enable proxy supplies\n");
900*4882a593Smuzhiyun 		goto disable_proxy_pds;
901*4882a593Smuzhiyun 	}
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	ret = q6v5_clk_enable(qproc->dev, qproc->proxy_clks,
904*4882a593Smuzhiyun 			      qproc->proxy_clk_count);
905*4882a593Smuzhiyun 	if (ret) {
906*4882a593Smuzhiyun 		dev_err(qproc->dev, "failed to enable proxy clocks\n");
907*4882a593Smuzhiyun 		goto disable_proxy_reg;
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	ret = q6v5_regulator_enable(qproc, qproc->active_regs,
911*4882a593Smuzhiyun 				    qproc->active_reg_count);
912*4882a593Smuzhiyun 	if (ret) {
913*4882a593Smuzhiyun 		dev_err(qproc->dev, "failed to enable supplies\n");
914*4882a593Smuzhiyun 		goto disable_proxy_clk;
915*4882a593Smuzhiyun 	}
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	ret = q6v5_clk_enable(qproc->dev, qproc->reset_clks,
918*4882a593Smuzhiyun 			      qproc->reset_clk_count);
919*4882a593Smuzhiyun 	if (ret) {
920*4882a593Smuzhiyun 		dev_err(qproc->dev, "failed to enable reset clocks\n");
921*4882a593Smuzhiyun 		goto disable_vdd;
922*4882a593Smuzhiyun 	}
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	ret = q6v5_reset_deassert(qproc);
925*4882a593Smuzhiyun 	if (ret) {
926*4882a593Smuzhiyun 		dev_err(qproc->dev, "failed to deassert mss restart\n");
927*4882a593Smuzhiyun 		goto disable_reset_clks;
928*4882a593Smuzhiyun 	}
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	ret = q6v5_clk_enable(qproc->dev, qproc->active_clks,
931*4882a593Smuzhiyun 			      qproc->active_clk_count);
932*4882a593Smuzhiyun 	if (ret) {
933*4882a593Smuzhiyun 		dev_err(qproc->dev, "failed to enable clocks\n");
934*4882a593Smuzhiyun 		goto assert_reset;
935*4882a593Smuzhiyun 	}
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	/*
938*4882a593Smuzhiyun 	 * Some versions of the MBA firmware will upon boot wipe the MPSS region as well, so provide
939*4882a593Smuzhiyun 	 * the Q6 access to this region.
940*4882a593Smuzhiyun 	 */
941*4882a593Smuzhiyun 	ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, false, true,
942*4882a593Smuzhiyun 				      qproc->mpss_phys, qproc->mpss_size);
943*4882a593Smuzhiyun 	if (ret) {
944*4882a593Smuzhiyun 		dev_err(qproc->dev, "assigning Q6 access to mpss memory failed: %d\n", ret);
945*4882a593Smuzhiyun 		goto disable_active_clks;
946*4882a593Smuzhiyun 	}
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	/* Assign MBA image access in DDR to q6 */
949*4882a593Smuzhiyun 	ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, false, true,
950*4882a593Smuzhiyun 				      qproc->mba_phys, qproc->mba_size);
951*4882a593Smuzhiyun 	if (ret) {
952*4882a593Smuzhiyun 		dev_err(qproc->dev,
953*4882a593Smuzhiyun 			"assigning Q6 access to mba memory failed: %d\n", ret);
954*4882a593Smuzhiyun 		goto disable_active_clks;
955*4882a593Smuzhiyun 	}
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	writel(qproc->mba_phys, qproc->rmb_base + RMB_MBA_IMAGE_REG);
958*4882a593Smuzhiyun 	if (qproc->dp_size) {
959*4882a593Smuzhiyun 		writel(qproc->mba_phys + SZ_1M, qproc->rmb_base + RMB_PMI_CODE_START_REG);
960*4882a593Smuzhiyun 		writel(qproc->dp_size, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
961*4882a593Smuzhiyun 	}
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	ret = q6v5proc_reset(qproc);
964*4882a593Smuzhiyun 	if (ret)
965*4882a593Smuzhiyun 		goto reclaim_mba;
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	ret = q6v5_rmb_mba_wait(qproc, 0, 5000);
968*4882a593Smuzhiyun 	if (ret == -ETIMEDOUT) {
969*4882a593Smuzhiyun 		dev_err(qproc->dev, "MBA boot timed out\n");
970*4882a593Smuzhiyun 		goto halt_axi_ports;
971*4882a593Smuzhiyun 	} else if (ret != RMB_MBA_XPU_UNLOCKED &&
972*4882a593Smuzhiyun 		   ret != RMB_MBA_XPU_UNLOCKED_SCRIBBLED) {
973*4882a593Smuzhiyun 		dev_err(qproc->dev, "MBA returned unexpected status %d\n", ret);
974*4882a593Smuzhiyun 		ret = -EINVAL;
975*4882a593Smuzhiyun 		goto halt_axi_ports;
976*4882a593Smuzhiyun 	}
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	qproc->dump_mba_loaded = true;
979*4882a593Smuzhiyun 	return 0;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun halt_axi_ports:
982*4882a593Smuzhiyun 	q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6);
983*4882a593Smuzhiyun 	q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem);
984*4882a593Smuzhiyun 	q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc);
985*4882a593Smuzhiyun 	mba_load_err = true;
986*4882a593Smuzhiyun reclaim_mba:
987*4882a593Smuzhiyun 	xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true,
988*4882a593Smuzhiyun 						false, qproc->mba_phys,
989*4882a593Smuzhiyun 						qproc->mba_size);
990*4882a593Smuzhiyun 	if (xfermemop_ret) {
991*4882a593Smuzhiyun 		dev_err(qproc->dev,
992*4882a593Smuzhiyun 			"Failed to reclaim mba buffer, system may become unstable\n");
993*4882a593Smuzhiyun 	} else if (mba_load_err) {
994*4882a593Smuzhiyun 		q6v5_dump_mba_logs(qproc);
995*4882a593Smuzhiyun 	}
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun disable_active_clks:
998*4882a593Smuzhiyun 	q6v5_clk_disable(qproc->dev, qproc->active_clks,
999*4882a593Smuzhiyun 			 qproc->active_clk_count);
1000*4882a593Smuzhiyun assert_reset:
1001*4882a593Smuzhiyun 	q6v5_reset_assert(qproc);
1002*4882a593Smuzhiyun disable_reset_clks:
1003*4882a593Smuzhiyun 	q6v5_clk_disable(qproc->dev, qproc->reset_clks,
1004*4882a593Smuzhiyun 			 qproc->reset_clk_count);
1005*4882a593Smuzhiyun disable_vdd:
1006*4882a593Smuzhiyun 	q6v5_regulator_disable(qproc, qproc->active_regs,
1007*4882a593Smuzhiyun 			       qproc->active_reg_count);
1008*4882a593Smuzhiyun disable_proxy_clk:
1009*4882a593Smuzhiyun 	q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
1010*4882a593Smuzhiyun 			 qproc->proxy_clk_count);
1011*4882a593Smuzhiyun disable_proxy_reg:
1012*4882a593Smuzhiyun 	q6v5_regulator_disable(qproc, qproc->proxy_regs,
1013*4882a593Smuzhiyun 			       qproc->proxy_reg_count);
1014*4882a593Smuzhiyun disable_proxy_pds:
1015*4882a593Smuzhiyun 	q6v5_pds_disable(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
1016*4882a593Smuzhiyun disable_active_pds:
1017*4882a593Smuzhiyun 	q6v5_pds_disable(qproc, qproc->active_pds, qproc->active_pd_count);
1018*4882a593Smuzhiyun disable_irqs:
1019*4882a593Smuzhiyun 	qcom_q6v5_unprepare(&qproc->q6v5);
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	return ret;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun 
q6v5_mba_reclaim(struct q6v5 * qproc)1024*4882a593Smuzhiyun static void q6v5_mba_reclaim(struct q6v5 *qproc)
1025*4882a593Smuzhiyun {
1026*4882a593Smuzhiyun 	int ret;
1027*4882a593Smuzhiyun 	u32 val;
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	qproc->dump_mba_loaded = false;
1030*4882a593Smuzhiyun 	qproc->dp_size = 0;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6);
1033*4882a593Smuzhiyun 	q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem);
1034*4882a593Smuzhiyun 	q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc);
1035*4882a593Smuzhiyun 	if (qproc->version == MSS_MSM8996) {
1036*4882a593Smuzhiyun 		/*
1037*4882a593Smuzhiyun 		 * To avoid high MX current during LPASS/MSS restart.
1038*4882a593Smuzhiyun 		 */
1039*4882a593Smuzhiyun 		val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
1040*4882a593Smuzhiyun 		val |= Q6SS_CLAMP_IO | QDSP6v56_CLAMP_WL |
1041*4882a593Smuzhiyun 			QDSP6v56_CLAMP_QMC_MEM;
1042*4882a593Smuzhiyun 		writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
1043*4882a593Smuzhiyun 	}
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	q6v5_reset_assert(qproc);
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	q6v5_clk_disable(qproc->dev, qproc->reset_clks,
1048*4882a593Smuzhiyun 			 qproc->reset_clk_count);
1049*4882a593Smuzhiyun 	q6v5_clk_disable(qproc->dev, qproc->active_clks,
1050*4882a593Smuzhiyun 			 qproc->active_clk_count);
1051*4882a593Smuzhiyun 	q6v5_regulator_disable(qproc, qproc->active_regs,
1052*4882a593Smuzhiyun 			       qproc->active_reg_count);
1053*4882a593Smuzhiyun 	q6v5_pds_disable(qproc, qproc->active_pds, qproc->active_pd_count);
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	/* In case of failure or coredump scenario where reclaiming MBA memory
1056*4882a593Smuzhiyun 	 * could not happen reclaim it here.
1057*4882a593Smuzhiyun 	 */
1058*4882a593Smuzhiyun 	ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true, false,
1059*4882a593Smuzhiyun 				      qproc->mba_phys,
1060*4882a593Smuzhiyun 				      qproc->mba_size);
1061*4882a593Smuzhiyun 	WARN_ON(ret);
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	ret = qcom_q6v5_unprepare(&qproc->q6v5);
1064*4882a593Smuzhiyun 	if (ret) {
1065*4882a593Smuzhiyun 		q6v5_pds_disable(qproc, qproc->proxy_pds,
1066*4882a593Smuzhiyun 				 qproc->proxy_pd_count);
1067*4882a593Smuzhiyun 		q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
1068*4882a593Smuzhiyun 				 qproc->proxy_clk_count);
1069*4882a593Smuzhiyun 		q6v5_regulator_disable(qproc, qproc->proxy_regs,
1070*4882a593Smuzhiyun 				       qproc->proxy_reg_count);
1071*4882a593Smuzhiyun 	}
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun 
q6v5_reload_mba(struct rproc * rproc)1074*4882a593Smuzhiyun static int q6v5_reload_mba(struct rproc *rproc)
1075*4882a593Smuzhiyun {
1076*4882a593Smuzhiyun 	struct q6v5 *qproc = rproc->priv;
1077*4882a593Smuzhiyun 	const struct firmware *fw;
1078*4882a593Smuzhiyun 	int ret;
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	ret = request_firmware(&fw, rproc->firmware, qproc->dev);
1081*4882a593Smuzhiyun 	if (ret < 0)
1082*4882a593Smuzhiyun 		return ret;
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	q6v5_load(rproc, fw);
1085*4882a593Smuzhiyun 	ret = q6v5_mba_load(qproc);
1086*4882a593Smuzhiyun 	release_firmware(fw);
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	return ret;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun 
q6v5_mpss_load(struct q6v5 * qproc)1091*4882a593Smuzhiyun static int q6v5_mpss_load(struct q6v5 *qproc)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun 	const struct elf32_phdr *phdrs;
1094*4882a593Smuzhiyun 	const struct elf32_phdr *phdr;
1095*4882a593Smuzhiyun 	const struct firmware *seg_fw;
1096*4882a593Smuzhiyun 	const struct firmware *fw;
1097*4882a593Smuzhiyun 	struct elf32_hdr *ehdr;
1098*4882a593Smuzhiyun 	phys_addr_t mpss_reloc;
1099*4882a593Smuzhiyun 	phys_addr_t boot_addr;
1100*4882a593Smuzhiyun 	phys_addr_t min_addr = PHYS_ADDR_MAX;
1101*4882a593Smuzhiyun 	phys_addr_t max_addr = 0;
1102*4882a593Smuzhiyun 	u32 code_length;
1103*4882a593Smuzhiyun 	bool relocate = false;
1104*4882a593Smuzhiyun 	char *fw_name;
1105*4882a593Smuzhiyun 	size_t fw_name_len;
1106*4882a593Smuzhiyun 	ssize_t offset;
1107*4882a593Smuzhiyun 	size_t size = 0;
1108*4882a593Smuzhiyun 	void *ptr;
1109*4882a593Smuzhiyun 	int ret;
1110*4882a593Smuzhiyun 	int i;
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	fw_name_len = strlen(qproc->hexagon_mdt_image);
1113*4882a593Smuzhiyun 	if (fw_name_len <= 4)
1114*4882a593Smuzhiyun 		return -EINVAL;
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	fw_name = kstrdup(qproc->hexagon_mdt_image, GFP_KERNEL);
1117*4882a593Smuzhiyun 	if (!fw_name)
1118*4882a593Smuzhiyun 		return -ENOMEM;
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	ret = request_firmware(&fw, fw_name, qproc->dev);
1121*4882a593Smuzhiyun 	if (ret < 0) {
1122*4882a593Smuzhiyun 		dev_err(qproc->dev, "unable to load %s\n", fw_name);
1123*4882a593Smuzhiyun 		goto out;
1124*4882a593Smuzhiyun 	}
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	/* Initialize the RMB validator */
1127*4882a593Smuzhiyun 	writel(0, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	ret = q6v5_mpss_init_image(qproc, fw);
1130*4882a593Smuzhiyun 	if (ret)
1131*4882a593Smuzhiyun 		goto release_firmware;
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	ehdr = (struct elf32_hdr *)fw->data;
1134*4882a593Smuzhiyun 	phdrs = (struct elf32_phdr *)(ehdr + 1);
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	for (i = 0; i < ehdr->e_phnum; i++) {
1137*4882a593Smuzhiyun 		phdr = &phdrs[i];
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 		if (!q6v5_phdr_valid(phdr))
1140*4882a593Smuzhiyun 			continue;
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 		if (phdr->p_flags & QCOM_MDT_RELOCATABLE)
1143*4882a593Smuzhiyun 			relocate = true;
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 		if (phdr->p_paddr < min_addr)
1146*4882a593Smuzhiyun 			min_addr = phdr->p_paddr;
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 		if (phdr->p_paddr + phdr->p_memsz > max_addr)
1149*4882a593Smuzhiyun 			max_addr = ALIGN(phdr->p_paddr + phdr->p_memsz, SZ_4K);
1150*4882a593Smuzhiyun 	}
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	/*
1153*4882a593Smuzhiyun 	 * In case of a modem subsystem restart on secure devices, the modem
1154*4882a593Smuzhiyun 	 * memory can be reclaimed only after MBA is loaded.
1155*4882a593Smuzhiyun 	 */
1156*4882a593Smuzhiyun 	q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, true, false,
1157*4882a593Smuzhiyun 				qproc->mpss_phys, qproc->mpss_size);
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	/* Share ownership between Linux and MSS, during segment loading */
1160*4882a593Smuzhiyun 	ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, true, true,
1161*4882a593Smuzhiyun 				      qproc->mpss_phys, qproc->mpss_size);
1162*4882a593Smuzhiyun 	if (ret) {
1163*4882a593Smuzhiyun 		dev_err(qproc->dev,
1164*4882a593Smuzhiyun 			"assigning Q6 access to mpss memory failed: %d\n", ret);
1165*4882a593Smuzhiyun 		ret = -EAGAIN;
1166*4882a593Smuzhiyun 		goto release_firmware;
1167*4882a593Smuzhiyun 	}
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	mpss_reloc = relocate ? min_addr : qproc->mpss_phys;
1170*4882a593Smuzhiyun 	qproc->mpss_reloc = mpss_reloc;
1171*4882a593Smuzhiyun 	/* Load firmware segments */
1172*4882a593Smuzhiyun 	for (i = 0; i < ehdr->e_phnum; i++) {
1173*4882a593Smuzhiyun 		phdr = &phdrs[i];
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 		if (!q6v5_phdr_valid(phdr))
1176*4882a593Smuzhiyun 			continue;
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 		offset = phdr->p_paddr - mpss_reloc;
1179*4882a593Smuzhiyun 		if (offset < 0 || offset + phdr->p_memsz > qproc->mpss_size) {
1180*4882a593Smuzhiyun 			dev_err(qproc->dev, "segment outside memory range\n");
1181*4882a593Smuzhiyun 			ret = -EINVAL;
1182*4882a593Smuzhiyun 			goto release_firmware;
1183*4882a593Smuzhiyun 		}
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 		if (phdr->p_filesz > phdr->p_memsz) {
1186*4882a593Smuzhiyun 			dev_err(qproc->dev,
1187*4882a593Smuzhiyun 				"refusing to load segment %d with p_filesz > p_memsz\n",
1188*4882a593Smuzhiyun 				i);
1189*4882a593Smuzhiyun 			ret = -EINVAL;
1190*4882a593Smuzhiyun 			goto release_firmware;
1191*4882a593Smuzhiyun 		}
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 		ptr = memremap(qproc->mpss_phys + offset, phdr->p_memsz, MEMREMAP_WC);
1194*4882a593Smuzhiyun 		if (!ptr) {
1195*4882a593Smuzhiyun 			dev_err(qproc->dev,
1196*4882a593Smuzhiyun 				"unable to map memory region: %pa+%zx-%x\n",
1197*4882a593Smuzhiyun 				&qproc->mpss_phys, offset, phdr->p_memsz);
1198*4882a593Smuzhiyun 			goto release_firmware;
1199*4882a593Smuzhiyun 		}
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 		if (phdr->p_filesz && phdr->p_offset < fw->size) {
1202*4882a593Smuzhiyun 			/* Firmware is large enough to be non-split */
1203*4882a593Smuzhiyun 			if (phdr->p_offset + phdr->p_filesz > fw->size) {
1204*4882a593Smuzhiyun 				dev_err(qproc->dev,
1205*4882a593Smuzhiyun 					"failed to load segment %d from truncated file %s\n",
1206*4882a593Smuzhiyun 					i, fw_name);
1207*4882a593Smuzhiyun 				ret = -EINVAL;
1208*4882a593Smuzhiyun 				memunmap(ptr);
1209*4882a593Smuzhiyun 				goto release_firmware;
1210*4882a593Smuzhiyun 			}
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 			memcpy(ptr, fw->data + phdr->p_offset, phdr->p_filesz);
1213*4882a593Smuzhiyun 		} else if (phdr->p_filesz) {
1214*4882a593Smuzhiyun 			/* Replace "xxx.xxx" with "xxx.bxx" */
1215*4882a593Smuzhiyun 			sprintf(fw_name + fw_name_len - 3, "b%02d", i);
1216*4882a593Smuzhiyun 			ret = request_firmware_into_buf(&seg_fw, fw_name, qproc->dev,
1217*4882a593Smuzhiyun 							ptr, phdr->p_filesz);
1218*4882a593Smuzhiyun 			if (ret) {
1219*4882a593Smuzhiyun 				dev_err(qproc->dev, "failed to load %s\n", fw_name);
1220*4882a593Smuzhiyun 				memunmap(ptr);
1221*4882a593Smuzhiyun 				goto release_firmware;
1222*4882a593Smuzhiyun 			}
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 			if (seg_fw->size != phdr->p_filesz) {
1225*4882a593Smuzhiyun 				dev_err(qproc->dev,
1226*4882a593Smuzhiyun 					"failed to load segment %d from truncated file %s\n",
1227*4882a593Smuzhiyun 					i, fw_name);
1228*4882a593Smuzhiyun 				ret = -EINVAL;
1229*4882a593Smuzhiyun 				release_firmware(seg_fw);
1230*4882a593Smuzhiyun 				memunmap(ptr);
1231*4882a593Smuzhiyun 				goto release_firmware;
1232*4882a593Smuzhiyun 			}
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 			release_firmware(seg_fw);
1235*4882a593Smuzhiyun 		}
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 		if (phdr->p_memsz > phdr->p_filesz) {
1238*4882a593Smuzhiyun 			memset(ptr + phdr->p_filesz, 0,
1239*4882a593Smuzhiyun 			       phdr->p_memsz - phdr->p_filesz);
1240*4882a593Smuzhiyun 		}
1241*4882a593Smuzhiyun 		memunmap(ptr);
1242*4882a593Smuzhiyun 		size += phdr->p_memsz;
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 		code_length = readl(qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
1245*4882a593Smuzhiyun 		if (!code_length) {
1246*4882a593Smuzhiyun 			boot_addr = relocate ? qproc->mpss_phys : min_addr;
1247*4882a593Smuzhiyun 			writel(boot_addr, qproc->rmb_base + RMB_PMI_CODE_START_REG);
1248*4882a593Smuzhiyun 			writel(RMB_CMD_LOAD_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG);
1249*4882a593Smuzhiyun 		}
1250*4882a593Smuzhiyun 		writel(size, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 		ret = readl(qproc->rmb_base + RMB_MBA_STATUS_REG);
1253*4882a593Smuzhiyun 		if (ret < 0) {
1254*4882a593Smuzhiyun 			dev_err(qproc->dev, "MPSS authentication failed: %d\n",
1255*4882a593Smuzhiyun 				ret);
1256*4882a593Smuzhiyun 			goto release_firmware;
1257*4882a593Smuzhiyun 		}
1258*4882a593Smuzhiyun 	}
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	/* Transfer ownership of modem ddr region to q6 */
1261*4882a593Smuzhiyun 	ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, false, true,
1262*4882a593Smuzhiyun 				      qproc->mpss_phys, qproc->mpss_size);
1263*4882a593Smuzhiyun 	if (ret) {
1264*4882a593Smuzhiyun 		dev_err(qproc->dev,
1265*4882a593Smuzhiyun 			"assigning Q6 access to mpss memory failed: %d\n", ret);
1266*4882a593Smuzhiyun 		ret = -EAGAIN;
1267*4882a593Smuzhiyun 		goto release_firmware;
1268*4882a593Smuzhiyun 	}
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_AUTH_COMPLETE, 10000);
1271*4882a593Smuzhiyun 	if (ret == -ETIMEDOUT)
1272*4882a593Smuzhiyun 		dev_err(qproc->dev, "MPSS authentication timed out\n");
1273*4882a593Smuzhiyun 	else if (ret < 0)
1274*4882a593Smuzhiyun 		dev_err(qproc->dev, "MPSS authentication failed: %d\n", ret);
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	qcom_pil_info_store("modem", qproc->mpss_phys, qproc->mpss_size);
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun release_firmware:
1279*4882a593Smuzhiyun 	release_firmware(fw);
1280*4882a593Smuzhiyun out:
1281*4882a593Smuzhiyun 	kfree(fw_name);
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	return ret < 0 ? ret : 0;
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun 
qcom_q6v5_dump_segment(struct rproc * rproc,struct rproc_dump_segment * segment,void * dest,size_t cp_offset,size_t size)1286*4882a593Smuzhiyun static void qcom_q6v5_dump_segment(struct rproc *rproc,
1287*4882a593Smuzhiyun 				   struct rproc_dump_segment *segment,
1288*4882a593Smuzhiyun 				   void *dest, size_t cp_offset, size_t size)
1289*4882a593Smuzhiyun {
1290*4882a593Smuzhiyun 	int ret = 0;
1291*4882a593Smuzhiyun 	struct q6v5 *qproc = rproc->priv;
1292*4882a593Smuzhiyun 	int offset = segment->da - qproc->mpss_reloc;
1293*4882a593Smuzhiyun 	void *ptr = NULL;
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	/* Unlock mba before copying segments */
1296*4882a593Smuzhiyun 	if (!qproc->dump_mba_loaded) {
1297*4882a593Smuzhiyun 		ret = q6v5_reload_mba(rproc);
1298*4882a593Smuzhiyun 		if (!ret) {
1299*4882a593Smuzhiyun 			/* Reset ownership back to Linux to copy segments */
1300*4882a593Smuzhiyun 			ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm,
1301*4882a593Smuzhiyun 						      true, false,
1302*4882a593Smuzhiyun 						      qproc->mpss_phys,
1303*4882a593Smuzhiyun 						      qproc->mpss_size);
1304*4882a593Smuzhiyun 		}
1305*4882a593Smuzhiyun 	}
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	if (!ret)
1308*4882a593Smuzhiyun 		ptr = memremap(qproc->mpss_phys + offset + cp_offset, size, MEMREMAP_WC);
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	if (ptr) {
1311*4882a593Smuzhiyun 		memcpy(dest, ptr, size);
1312*4882a593Smuzhiyun 		memunmap(ptr);
1313*4882a593Smuzhiyun 	} else {
1314*4882a593Smuzhiyun 		memset(dest, 0xff, size);
1315*4882a593Smuzhiyun 	}
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	qproc->current_dump_size += size;
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	/* Reclaim mba after copying segments */
1320*4882a593Smuzhiyun 	if (qproc->current_dump_size == qproc->total_dump_size) {
1321*4882a593Smuzhiyun 		if (qproc->dump_mba_loaded) {
1322*4882a593Smuzhiyun 			/* Try to reset ownership back to Q6 */
1323*4882a593Smuzhiyun 			q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm,
1324*4882a593Smuzhiyun 						false, true,
1325*4882a593Smuzhiyun 						qproc->mpss_phys,
1326*4882a593Smuzhiyun 						qproc->mpss_size);
1327*4882a593Smuzhiyun 			q6v5_mba_reclaim(qproc);
1328*4882a593Smuzhiyun 		}
1329*4882a593Smuzhiyun 	}
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun 
q6v5_start(struct rproc * rproc)1332*4882a593Smuzhiyun static int q6v5_start(struct rproc *rproc)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun 	struct q6v5 *qproc = (struct q6v5 *)rproc->priv;
1335*4882a593Smuzhiyun 	int xfermemop_ret;
1336*4882a593Smuzhiyun 	int ret;
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	ret = q6v5_mba_load(qproc);
1339*4882a593Smuzhiyun 	if (ret)
1340*4882a593Smuzhiyun 		return ret;
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	dev_info(qproc->dev, "MBA booted with%s debug policy, loading mpss\n",
1343*4882a593Smuzhiyun 		 qproc->dp_size ? "" : "out");
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	ret = q6v5_mpss_load(qproc);
1346*4882a593Smuzhiyun 	if (ret)
1347*4882a593Smuzhiyun 		goto reclaim_mpss;
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	ret = qcom_q6v5_wait_for_start(&qproc->q6v5, msecs_to_jiffies(5000));
1350*4882a593Smuzhiyun 	if (ret == -ETIMEDOUT) {
1351*4882a593Smuzhiyun 		dev_err(qproc->dev, "start timed out\n");
1352*4882a593Smuzhiyun 		goto reclaim_mpss;
1353*4882a593Smuzhiyun 	}
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true,
1356*4882a593Smuzhiyun 						false, qproc->mba_phys,
1357*4882a593Smuzhiyun 						qproc->mba_size);
1358*4882a593Smuzhiyun 	if (xfermemop_ret)
1359*4882a593Smuzhiyun 		dev_err(qproc->dev,
1360*4882a593Smuzhiyun 			"Failed to reclaim mba buffer system may become unstable\n");
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	/* Reset Dump Segment Mask */
1363*4882a593Smuzhiyun 	qproc->current_dump_size = 0;
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	return 0;
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun reclaim_mpss:
1368*4882a593Smuzhiyun 	q6v5_mba_reclaim(qproc);
1369*4882a593Smuzhiyun 	q6v5_dump_mba_logs(qproc);
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	return ret;
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun 
q6v5_stop(struct rproc * rproc)1374*4882a593Smuzhiyun static int q6v5_stop(struct rproc *rproc)
1375*4882a593Smuzhiyun {
1376*4882a593Smuzhiyun 	struct q6v5 *qproc = (struct q6v5 *)rproc->priv;
1377*4882a593Smuzhiyun 	int ret;
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	ret = qcom_q6v5_request_stop(&qproc->q6v5);
1380*4882a593Smuzhiyun 	if (ret == -ETIMEDOUT)
1381*4882a593Smuzhiyun 		dev_err(qproc->dev, "timed out on wait\n");
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	q6v5_mba_reclaim(qproc);
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	return 0;
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun 
qcom_q6v5_register_dump_segments(struct rproc * rproc,const struct firmware * mba_fw)1388*4882a593Smuzhiyun static int qcom_q6v5_register_dump_segments(struct rproc *rproc,
1389*4882a593Smuzhiyun 					    const struct firmware *mba_fw)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun 	const struct firmware *fw;
1392*4882a593Smuzhiyun 	const struct elf32_phdr *phdrs;
1393*4882a593Smuzhiyun 	const struct elf32_phdr *phdr;
1394*4882a593Smuzhiyun 	const struct elf32_hdr *ehdr;
1395*4882a593Smuzhiyun 	struct q6v5 *qproc = rproc->priv;
1396*4882a593Smuzhiyun 	unsigned long i;
1397*4882a593Smuzhiyun 	int ret;
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	ret = request_firmware(&fw, qproc->hexagon_mdt_image, qproc->dev);
1400*4882a593Smuzhiyun 	if (ret < 0) {
1401*4882a593Smuzhiyun 		dev_err(qproc->dev, "unable to load %s\n",
1402*4882a593Smuzhiyun 			qproc->hexagon_mdt_image);
1403*4882a593Smuzhiyun 		return ret;
1404*4882a593Smuzhiyun 	}
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	rproc_coredump_set_elf_info(rproc, ELFCLASS32, EM_NONE);
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	ehdr = (struct elf32_hdr *)fw->data;
1409*4882a593Smuzhiyun 	phdrs = (struct elf32_phdr *)(ehdr + 1);
1410*4882a593Smuzhiyun 	qproc->total_dump_size = 0;
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 	for (i = 0; i < ehdr->e_phnum; i++) {
1413*4882a593Smuzhiyun 		phdr = &phdrs[i];
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 		if (!q6v5_phdr_valid(phdr))
1416*4882a593Smuzhiyun 			continue;
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 		ret = rproc_coredump_add_custom_segment(rproc, phdr->p_paddr,
1419*4882a593Smuzhiyun 							phdr->p_memsz,
1420*4882a593Smuzhiyun 							qcom_q6v5_dump_segment,
1421*4882a593Smuzhiyun 							NULL);
1422*4882a593Smuzhiyun 		if (ret)
1423*4882a593Smuzhiyun 			break;
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 		qproc->total_dump_size += phdr->p_memsz;
1426*4882a593Smuzhiyun 	}
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	release_firmware(fw);
1429*4882a593Smuzhiyun 	return ret;
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun static const struct rproc_ops q6v5_ops = {
1433*4882a593Smuzhiyun 	.start = q6v5_start,
1434*4882a593Smuzhiyun 	.stop = q6v5_stop,
1435*4882a593Smuzhiyun 	.parse_fw = qcom_q6v5_register_dump_segments,
1436*4882a593Smuzhiyun 	.load = q6v5_load,
1437*4882a593Smuzhiyun };
1438*4882a593Smuzhiyun 
qcom_msa_handover(struct qcom_q6v5 * q6v5)1439*4882a593Smuzhiyun static void qcom_msa_handover(struct qcom_q6v5 *q6v5)
1440*4882a593Smuzhiyun {
1441*4882a593Smuzhiyun 	struct q6v5 *qproc = container_of(q6v5, struct q6v5, q6v5);
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
1444*4882a593Smuzhiyun 			 qproc->proxy_clk_count);
1445*4882a593Smuzhiyun 	q6v5_regulator_disable(qproc, qproc->proxy_regs,
1446*4882a593Smuzhiyun 			       qproc->proxy_reg_count);
1447*4882a593Smuzhiyun 	q6v5_pds_disable(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
1448*4882a593Smuzhiyun }
1449*4882a593Smuzhiyun 
q6v5_init_mem(struct q6v5 * qproc,struct platform_device * pdev)1450*4882a593Smuzhiyun static int q6v5_init_mem(struct q6v5 *qproc, struct platform_device *pdev)
1451*4882a593Smuzhiyun {
1452*4882a593Smuzhiyun 	struct of_phandle_args args;
1453*4882a593Smuzhiyun 	struct resource *res;
1454*4882a593Smuzhiyun 	int ret;
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qdsp6");
1457*4882a593Smuzhiyun 	qproc->reg_base = devm_ioremap_resource(&pdev->dev, res);
1458*4882a593Smuzhiyun 	if (IS_ERR(qproc->reg_base))
1459*4882a593Smuzhiyun 		return PTR_ERR(qproc->reg_base);
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "rmb");
1462*4882a593Smuzhiyun 	qproc->rmb_base = devm_ioremap_resource(&pdev->dev, res);
1463*4882a593Smuzhiyun 	if (IS_ERR(qproc->rmb_base))
1464*4882a593Smuzhiyun 		return PTR_ERR(qproc->rmb_base);
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node,
1467*4882a593Smuzhiyun 					       "qcom,halt-regs", 3, 0, &args);
1468*4882a593Smuzhiyun 	if (ret < 0) {
1469*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to parse qcom,halt-regs\n");
1470*4882a593Smuzhiyun 		return -EINVAL;
1471*4882a593Smuzhiyun 	}
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	qproc->halt_map = syscon_node_to_regmap(args.np);
1474*4882a593Smuzhiyun 	of_node_put(args.np);
1475*4882a593Smuzhiyun 	if (IS_ERR(qproc->halt_map))
1476*4882a593Smuzhiyun 		return PTR_ERR(qproc->halt_map);
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	qproc->halt_q6 = args.args[0];
1479*4882a593Smuzhiyun 	qproc->halt_modem = args.args[1];
1480*4882a593Smuzhiyun 	qproc->halt_nc = args.args[2];
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	if (qproc->has_spare_reg) {
1483*4882a593Smuzhiyun 		ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node,
1484*4882a593Smuzhiyun 						       "qcom,spare-regs",
1485*4882a593Smuzhiyun 						       1, 0, &args);
1486*4882a593Smuzhiyun 		if (ret < 0) {
1487*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to parse spare-regs\n");
1488*4882a593Smuzhiyun 			return -EINVAL;
1489*4882a593Smuzhiyun 		}
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 		qproc->conn_map = syscon_node_to_regmap(args.np);
1492*4882a593Smuzhiyun 		of_node_put(args.np);
1493*4882a593Smuzhiyun 		if (IS_ERR(qproc->conn_map))
1494*4882a593Smuzhiyun 			return PTR_ERR(qproc->conn_map);
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 		qproc->conn_box = args.args[0];
1497*4882a593Smuzhiyun 	}
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 	return 0;
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun 
q6v5_init_clocks(struct device * dev,struct clk ** clks,char ** clk_names)1502*4882a593Smuzhiyun static int q6v5_init_clocks(struct device *dev, struct clk **clks,
1503*4882a593Smuzhiyun 		char **clk_names)
1504*4882a593Smuzhiyun {
1505*4882a593Smuzhiyun 	int i;
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	if (!clk_names)
1508*4882a593Smuzhiyun 		return 0;
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	for (i = 0; clk_names[i]; i++) {
1511*4882a593Smuzhiyun 		clks[i] = devm_clk_get(dev, clk_names[i]);
1512*4882a593Smuzhiyun 		if (IS_ERR(clks[i])) {
1513*4882a593Smuzhiyun 			int rc = PTR_ERR(clks[i]);
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 			if (rc != -EPROBE_DEFER)
1516*4882a593Smuzhiyun 				dev_err(dev, "Failed to get %s clock\n",
1517*4882a593Smuzhiyun 					clk_names[i]);
1518*4882a593Smuzhiyun 			return rc;
1519*4882a593Smuzhiyun 		}
1520*4882a593Smuzhiyun 	}
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	return i;
1523*4882a593Smuzhiyun }
1524*4882a593Smuzhiyun 
q6v5_pds_attach(struct device * dev,struct device ** devs,char ** pd_names)1525*4882a593Smuzhiyun static int q6v5_pds_attach(struct device *dev, struct device **devs,
1526*4882a593Smuzhiyun 			   char **pd_names)
1527*4882a593Smuzhiyun {
1528*4882a593Smuzhiyun 	size_t num_pds = 0;
1529*4882a593Smuzhiyun 	int ret;
1530*4882a593Smuzhiyun 	int i;
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 	if (!pd_names)
1533*4882a593Smuzhiyun 		return 0;
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	while (pd_names[num_pds])
1536*4882a593Smuzhiyun 		num_pds++;
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun 	for (i = 0; i < num_pds; i++) {
1539*4882a593Smuzhiyun 		devs[i] = dev_pm_domain_attach_by_name(dev, pd_names[i]);
1540*4882a593Smuzhiyun 		if (IS_ERR_OR_NULL(devs[i])) {
1541*4882a593Smuzhiyun 			ret = PTR_ERR(devs[i]) ? : -ENODATA;
1542*4882a593Smuzhiyun 			goto unroll_attach;
1543*4882a593Smuzhiyun 		}
1544*4882a593Smuzhiyun 	}
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	return num_pds;
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun unroll_attach:
1549*4882a593Smuzhiyun 	for (i--; i >= 0; i--)
1550*4882a593Smuzhiyun 		dev_pm_domain_detach(devs[i], false);
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	return ret;
1553*4882a593Smuzhiyun }
1554*4882a593Smuzhiyun 
q6v5_pds_detach(struct q6v5 * qproc,struct device ** pds,size_t pd_count)1555*4882a593Smuzhiyun static void q6v5_pds_detach(struct q6v5 *qproc, struct device **pds,
1556*4882a593Smuzhiyun 			    size_t pd_count)
1557*4882a593Smuzhiyun {
1558*4882a593Smuzhiyun 	int i;
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	for (i = 0; i < pd_count; i++)
1561*4882a593Smuzhiyun 		dev_pm_domain_detach(pds[i], false);
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun 
q6v5_init_reset(struct q6v5 * qproc)1564*4882a593Smuzhiyun static int q6v5_init_reset(struct q6v5 *qproc)
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun 	qproc->mss_restart = devm_reset_control_get_exclusive(qproc->dev,
1567*4882a593Smuzhiyun 							      "mss_restart");
1568*4882a593Smuzhiyun 	if (IS_ERR(qproc->mss_restart)) {
1569*4882a593Smuzhiyun 		dev_err(qproc->dev, "failed to acquire mss restart\n");
1570*4882a593Smuzhiyun 		return PTR_ERR(qproc->mss_restart);
1571*4882a593Smuzhiyun 	}
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 	if (qproc->has_alt_reset || qproc->has_spare_reg) {
1574*4882a593Smuzhiyun 		qproc->pdc_reset = devm_reset_control_get_exclusive(qproc->dev,
1575*4882a593Smuzhiyun 								    "pdc_reset");
1576*4882a593Smuzhiyun 		if (IS_ERR(qproc->pdc_reset)) {
1577*4882a593Smuzhiyun 			dev_err(qproc->dev, "failed to acquire pdc reset\n");
1578*4882a593Smuzhiyun 			return PTR_ERR(qproc->pdc_reset);
1579*4882a593Smuzhiyun 		}
1580*4882a593Smuzhiyun 	}
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 	return 0;
1583*4882a593Smuzhiyun }
1584*4882a593Smuzhiyun 
q6v5_alloc_memory_region(struct q6v5 * qproc)1585*4882a593Smuzhiyun static int q6v5_alloc_memory_region(struct q6v5 *qproc)
1586*4882a593Smuzhiyun {
1587*4882a593Smuzhiyun 	struct device_node *child;
1588*4882a593Smuzhiyun 	struct device_node *node;
1589*4882a593Smuzhiyun 	struct resource r;
1590*4882a593Smuzhiyun 	int ret;
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	/*
1593*4882a593Smuzhiyun 	 * In the absence of mba/mpss sub-child, extract the mba and mpss
1594*4882a593Smuzhiyun 	 * reserved memory regions from device's memory-region property.
1595*4882a593Smuzhiyun 	 */
1596*4882a593Smuzhiyun 	child = of_get_child_by_name(qproc->dev->of_node, "mba");
1597*4882a593Smuzhiyun 	if (!child) {
1598*4882a593Smuzhiyun 		node = of_parse_phandle(qproc->dev->of_node,
1599*4882a593Smuzhiyun 					"memory-region", 0);
1600*4882a593Smuzhiyun 	} else {
1601*4882a593Smuzhiyun 		node = of_parse_phandle(child, "memory-region", 0);
1602*4882a593Smuzhiyun 		of_node_put(child);
1603*4882a593Smuzhiyun 	}
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 	ret = of_address_to_resource(node, 0, &r);
1606*4882a593Smuzhiyun 	of_node_put(node);
1607*4882a593Smuzhiyun 	if (ret) {
1608*4882a593Smuzhiyun 		dev_err(qproc->dev, "unable to resolve mba region\n");
1609*4882a593Smuzhiyun 		return ret;
1610*4882a593Smuzhiyun 	}
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	qproc->mba_phys = r.start;
1613*4882a593Smuzhiyun 	qproc->mba_size = resource_size(&r);
1614*4882a593Smuzhiyun 	qproc->mba_region = devm_ioremap_wc(qproc->dev, qproc->mba_phys, qproc->mba_size);
1615*4882a593Smuzhiyun 	if (!qproc->mba_region) {
1616*4882a593Smuzhiyun 		dev_err(qproc->dev, "unable to map memory region: %pa+%zx\n",
1617*4882a593Smuzhiyun 			&r.start, qproc->mba_size);
1618*4882a593Smuzhiyun 		return -EBUSY;
1619*4882a593Smuzhiyun 	}
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun 	if (!child) {
1622*4882a593Smuzhiyun 		node = of_parse_phandle(qproc->dev->of_node,
1623*4882a593Smuzhiyun 					"memory-region", 1);
1624*4882a593Smuzhiyun 	} else {
1625*4882a593Smuzhiyun 		child = of_get_child_by_name(qproc->dev->of_node, "mpss");
1626*4882a593Smuzhiyun 		node = of_parse_phandle(child, "memory-region", 0);
1627*4882a593Smuzhiyun 		of_node_put(child);
1628*4882a593Smuzhiyun 	}
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun 	ret = of_address_to_resource(node, 0, &r);
1631*4882a593Smuzhiyun 	of_node_put(node);
1632*4882a593Smuzhiyun 	if (ret) {
1633*4882a593Smuzhiyun 		dev_err(qproc->dev, "unable to resolve mpss region\n");
1634*4882a593Smuzhiyun 		return ret;
1635*4882a593Smuzhiyun 	}
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	qproc->mpss_phys = qproc->mpss_reloc = r.start;
1638*4882a593Smuzhiyun 	qproc->mpss_size = resource_size(&r);
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 	return 0;
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun 
q6v5_probe(struct platform_device * pdev)1643*4882a593Smuzhiyun static int q6v5_probe(struct platform_device *pdev)
1644*4882a593Smuzhiyun {
1645*4882a593Smuzhiyun 	const struct rproc_hexagon_res *desc;
1646*4882a593Smuzhiyun 	struct q6v5 *qproc;
1647*4882a593Smuzhiyun 	struct rproc *rproc;
1648*4882a593Smuzhiyun 	const char *mba_image;
1649*4882a593Smuzhiyun 	int ret;
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 	desc = of_device_get_match_data(&pdev->dev);
1652*4882a593Smuzhiyun 	if (!desc)
1653*4882a593Smuzhiyun 		return -EINVAL;
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 	if (desc->need_mem_protection && !qcom_scm_is_available())
1656*4882a593Smuzhiyun 		return -EPROBE_DEFER;
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	mba_image = desc->hexagon_mba_image;
1659*4882a593Smuzhiyun 	ret = of_property_read_string_index(pdev->dev.of_node, "firmware-name",
1660*4882a593Smuzhiyun 					    0, &mba_image);
1661*4882a593Smuzhiyun 	if (ret < 0 && ret != -EINVAL)
1662*4882a593Smuzhiyun 		return ret;
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	rproc = rproc_alloc(&pdev->dev, pdev->name, &q6v5_ops,
1665*4882a593Smuzhiyun 			    mba_image, sizeof(*qproc));
1666*4882a593Smuzhiyun 	if (!rproc) {
1667*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to allocate rproc\n");
1668*4882a593Smuzhiyun 		return -ENOMEM;
1669*4882a593Smuzhiyun 	}
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun 	rproc->auto_boot = false;
1672*4882a593Smuzhiyun 	rproc_coredump_set_elf_info(rproc, ELFCLASS32, EM_NONE);
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	qproc = (struct q6v5 *)rproc->priv;
1675*4882a593Smuzhiyun 	qproc->dev = &pdev->dev;
1676*4882a593Smuzhiyun 	qproc->rproc = rproc;
1677*4882a593Smuzhiyun 	qproc->hexagon_mdt_image = "modem.mdt";
1678*4882a593Smuzhiyun 	ret = of_property_read_string_index(pdev->dev.of_node, "firmware-name",
1679*4882a593Smuzhiyun 					    1, &qproc->hexagon_mdt_image);
1680*4882a593Smuzhiyun 	if (ret < 0 && ret != -EINVAL)
1681*4882a593Smuzhiyun 		goto free_rproc;
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 	platform_set_drvdata(pdev, qproc);
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	qproc->has_spare_reg = desc->has_spare_reg;
1686*4882a593Smuzhiyun 	ret = q6v5_init_mem(qproc, pdev);
1687*4882a593Smuzhiyun 	if (ret)
1688*4882a593Smuzhiyun 		goto free_rproc;
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	ret = q6v5_alloc_memory_region(qproc);
1691*4882a593Smuzhiyun 	if (ret)
1692*4882a593Smuzhiyun 		goto free_rproc;
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun 	ret = q6v5_init_clocks(&pdev->dev, qproc->proxy_clks,
1695*4882a593Smuzhiyun 			       desc->proxy_clk_names);
1696*4882a593Smuzhiyun 	if (ret < 0) {
1697*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to get proxy clocks.\n");
1698*4882a593Smuzhiyun 		goto free_rproc;
1699*4882a593Smuzhiyun 	}
1700*4882a593Smuzhiyun 	qproc->proxy_clk_count = ret;
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun 	ret = q6v5_init_clocks(&pdev->dev, qproc->reset_clks,
1703*4882a593Smuzhiyun 			       desc->reset_clk_names);
1704*4882a593Smuzhiyun 	if (ret < 0) {
1705*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to get reset clocks.\n");
1706*4882a593Smuzhiyun 		goto free_rproc;
1707*4882a593Smuzhiyun 	}
1708*4882a593Smuzhiyun 	qproc->reset_clk_count = ret;
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 	ret = q6v5_init_clocks(&pdev->dev, qproc->active_clks,
1711*4882a593Smuzhiyun 			       desc->active_clk_names);
1712*4882a593Smuzhiyun 	if (ret < 0) {
1713*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to get active clocks.\n");
1714*4882a593Smuzhiyun 		goto free_rproc;
1715*4882a593Smuzhiyun 	}
1716*4882a593Smuzhiyun 	qproc->active_clk_count = ret;
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	ret = q6v5_regulator_init(&pdev->dev, qproc->proxy_regs,
1719*4882a593Smuzhiyun 				  desc->proxy_supply);
1720*4882a593Smuzhiyun 	if (ret < 0) {
1721*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to get proxy regulators.\n");
1722*4882a593Smuzhiyun 		goto free_rproc;
1723*4882a593Smuzhiyun 	}
1724*4882a593Smuzhiyun 	qproc->proxy_reg_count = ret;
1725*4882a593Smuzhiyun 
1726*4882a593Smuzhiyun 	ret = q6v5_regulator_init(&pdev->dev,  qproc->active_regs,
1727*4882a593Smuzhiyun 				  desc->active_supply);
1728*4882a593Smuzhiyun 	if (ret < 0) {
1729*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to get active regulators.\n");
1730*4882a593Smuzhiyun 		goto free_rproc;
1731*4882a593Smuzhiyun 	}
1732*4882a593Smuzhiyun 	qproc->active_reg_count = ret;
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	ret = q6v5_pds_attach(&pdev->dev, qproc->active_pds,
1735*4882a593Smuzhiyun 			      desc->active_pd_names);
1736*4882a593Smuzhiyun 	if (ret < 0) {
1737*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to attach active power domains\n");
1738*4882a593Smuzhiyun 		goto free_rproc;
1739*4882a593Smuzhiyun 	}
1740*4882a593Smuzhiyun 	qproc->active_pd_count = ret;
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 	ret = q6v5_pds_attach(&pdev->dev, qproc->proxy_pds,
1743*4882a593Smuzhiyun 			      desc->proxy_pd_names);
1744*4882a593Smuzhiyun 	if (ret < 0) {
1745*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to init power domains\n");
1746*4882a593Smuzhiyun 		goto detach_active_pds;
1747*4882a593Smuzhiyun 	}
1748*4882a593Smuzhiyun 	qproc->proxy_pd_count = ret;
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	qproc->has_alt_reset = desc->has_alt_reset;
1751*4882a593Smuzhiyun 	ret = q6v5_init_reset(qproc);
1752*4882a593Smuzhiyun 	if (ret)
1753*4882a593Smuzhiyun 		goto detach_proxy_pds;
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun 	qproc->version = desc->version;
1756*4882a593Smuzhiyun 	qproc->need_mem_protection = desc->need_mem_protection;
1757*4882a593Smuzhiyun 	qproc->has_mba_logs = desc->has_mba_logs;
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun 	ret = qcom_q6v5_init(&qproc->q6v5, pdev, rproc, MPSS_CRASH_REASON_SMEM,
1760*4882a593Smuzhiyun 			     qcom_msa_handover);
1761*4882a593Smuzhiyun 	if (ret)
1762*4882a593Smuzhiyun 		goto detach_proxy_pds;
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun 	qproc->mpss_perm = BIT(QCOM_SCM_VMID_HLOS);
1765*4882a593Smuzhiyun 	qproc->mba_perm = BIT(QCOM_SCM_VMID_HLOS);
1766*4882a593Smuzhiyun 	qcom_add_glink_subdev(rproc, &qproc->glink_subdev, "mpss");
1767*4882a593Smuzhiyun 	qcom_add_smd_subdev(rproc, &qproc->smd_subdev);
1768*4882a593Smuzhiyun 	qcom_add_ssr_subdev(rproc, &qproc->ssr_subdev, "mpss");
1769*4882a593Smuzhiyun 	qproc->sysmon = qcom_add_sysmon_subdev(rproc, "modem", 0x12);
1770*4882a593Smuzhiyun 	if (IS_ERR(qproc->sysmon)) {
1771*4882a593Smuzhiyun 		ret = PTR_ERR(qproc->sysmon);
1772*4882a593Smuzhiyun 		goto remove_subdevs;
1773*4882a593Smuzhiyun 	}
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	ret = rproc_add(rproc);
1776*4882a593Smuzhiyun 	if (ret)
1777*4882a593Smuzhiyun 		goto remove_sysmon_subdev;
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun 	return 0;
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun remove_sysmon_subdev:
1782*4882a593Smuzhiyun 	qcom_remove_sysmon_subdev(qproc->sysmon);
1783*4882a593Smuzhiyun remove_subdevs:
1784*4882a593Smuzhiyun 	qcom_remove_ssr_subdev(rproc, &qproc->ssr_subdev);
1785*4882a593Smuzhiyun 	qcom_remove_smd_subdev(rproc, &qproc->smd_subdev);
1786*4882a593Smuzhiyun 	qcom_remove_glink_subdev(rproc, &qproc->glink_subdev);
1787*4882a593Smuzhiyun detach_proxy_pds:
1788*4882a593Smuzhiyun 	q6v5_pds_detach(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
1789*4882a593Smuzhiyun detach_active_pds:
1790*4882a593Smuzhiyun 	q6v5_pds_detach(qproc, qproc->active_pds, qproc->active_pd_count);
1791*4882a593Smuzhiyun free_rproc:
1792*4882a593Smuzhiyun 	rproc_free(rproc);
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun 	return ret;
1795*4882a593Smuzhiyun }
1796*4882a593Smuzhiyun 
q6v5_remove(struct platform_device * pdev)1797*4882a593Smuzhiyun static int q6v5_remove(struct platform_device *pdev)
1798*4882a593Smuzhiyun {
1799*4882a593Smuzhiyun 	struct q6v5 *qproc = platform_get_drvdata(pdev);
1800*4882a593Smuzhiyun 	struct rproc *rproc = qproc->rproc;
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	rproc_del(rproc);
1803*4882a593Smuzhiyun 
1804*4882a593Smuzhiyun 	qcom_remove_sysmon_subdev(qproc->sysmon);
1805*4882a593Smuzhiyun 	qcom_remove_ssr_subdev(rproc, &qproc->ssr_subdev);
1806*4882a593Smuzhiyun 	qcom_remove_smd_subdev(rproc, &qproc->smd_subdev);
1807*4882a593Smuzhiyun 	qcom_remove_glink_subdev(rproc, &qproc->glink_subdev);
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun 	q6v5_pds_detach(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
1810*4882a593Smuzhiyun 	q6v5_pds_detach(qproc, qproc->active_pds, qproc->active_pd_count);
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun 	rproc_free(rproc);
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun 	return 0;
1815*4882a593Smuzhiyun }
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun static const struct rproc_hexagon_res sc7180_mss = {
1818*4882a593Smuzhiyun 	.hexagon_mba_image = "mba.mbn",
1819*4882a593Smuzhiyun 	.proxy_clk_names = (char*[]){
1820*4882a593Smuzhiyun 		"xo",
1821*4882a593Smuzhiyun 		NULL
1822*4882a593Smuzhiyun 	},
1823*4882a593Smuzhiyun 	.reset_clk_names = (char*[]){
1824*4882a593Smuzhiyun 		"iface",
1825*4882a593Smuzhiyun 		"bus",
1826*4882a593Smuzhiyun 		"snoc_axi",
1827*4882a593Smuzhiyun 		NULL
1828*4882a593Smuzhiyun 	},
1829*4882a593Smuzhiyun 	.active_clk_names = (char*[]){
1830*4882a593Smuzhiyun 		"mnoc_axi",
1831*4882a593Smuzhiyun 		"nav",
1832*4882a593Smuzhiyun 		NULL
1833*4882a593Smuzhiyun 	},
1834*4882a593Smuzhiyun 	.active_pd_names = (char*[]){
1835*4882a593Smuzhiyun 		"load_state",
1836*4882a593Smuzhiyun 		NULL
1837*4882a593Smuzhiyun 	},
1838*4882a593Smuzhiyun 	.proxy_pd_names = (char*[]){
1839*4882a593Smuzhiyun 		"cx",
1840*4882a593Smuzhiyun 		"mx",
1841*4882a593Smuzhiyun 		"mss",
1842*4882a593Smuzhiyun 		NULL
1843*4882a593Smuzhiyun 	},
1844*4882a593Smuzhiyun 	.need_mem_protection = true,
1845*4882a593Smuzhiyun 	.has_alt_reset = false,
1846*4882a593Smuzhiyun 	.has_mba_logs = true,
1847*4882a593Smuzhiyun 	.has_spare_reg = true,
1848*4882a593Smuzhiyun 	.version = MSS_SC7180,
1849*4882a593Smuzhiyun };
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun static const struct rproc_hexagon_res sdm845_mss = {
1852*4882a593Smuzhiyun 	.hexagon_mba_image = "mba.mbn",
1853*4882a593Smuzhiyun 	.proxy_clk_names = (char*[]){
1854*4882a593Smuzhiyun 			"xo",
1855*4882a593Smuzhiyun 			"prng",
1856*4882a593Smuzhiyun 			NULL
1857*4882a593Smuzhiyun 	},
1858*4882a593Smuzhiyun 	.reset_clk_names = (char*[]){
1859*4882a593Smuzhiyun 			"iface",
1860*4882a593Smuzhiyun 			"snoc_axi",
1861*4882a593Smuzhiyun 			NULL
1862*4882a593Smuzhiyun 	},
1863*4882a593Smuzhiyun 	.active_clk_names = (char*[]){
1864*4882a593Smuzhiyun 			"bus",
1865*4882a593Smuzhiyun 			"mem",
1866*4882a593Smuzhiyun 			"gpll0_mss",
1867*4882a593Smuzhiyun 			"mnoc_axi",
1868*4882a593Smuzhiyun 			NULL
1869*4882a593Smuzhiyun 	},
1870*4882a593Smuzhiyun 	.active_pd_names = (char*[]){
1871*4882a593Smuzhiyun 			"load_state",
1872*4882a593Smuzhiyun 			NULL
1873*4882a593Smuzhiyun 	},
1874*4882a593Smuzhiyun 	.proxy_pd_names = (char*[]){
1875*4882a593Smuzhiyun 			"cx",
1876*4882a593Smuzhiyun 			"mx",
1877*4882a593Smuzhiyun 			"mss",
1878*4882a593Smuzhiyun 			NULL
1879*4882a593Smuzhiyun 	},
1880*4882a593Smuzhiyun 	.need_mem_protection = true,
1881*4882a593Smuzhiyun 	.has_alt_reset = true,
1882*4882a593Smuzhiyun 	.has_mba_logs = false,
1883*4882a593Smuzhiyun 	.has_spare_reg = false,
1884*4882a593Smuzhiyun 	.version = MSS_SDM845,
1885*4882a593Smuzhiyun };
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun static const struct rproc_hexagon_res msm8998_mss = {
1888*4882a593Smuzhiyun 	.hexagon_mba_image = "mba.mbn",
1889*4882a593Smuzhiyun 	.proxy_clk_names = (char*[]){
1890*4882a593Smuzhiyun 			"xo",
1891*4882a593Smuzhiyun 			"qdss",
1892*4882a593Smuzhiyun 			"mem",
1893*4882a593Smuzhiyun 			NULL
1894*4882a593Smuzhiyun 	},
1895*4882a593Smuzhiyun 	.active_clk_names = (char*[]){
1896*4882a593Smuzhiyun 			"iface",
1897*4882a593Smuzhiyun 			"bus",
1898*4882a593Smuzhiyun 			"gpll0_mss",
1899*4882a593Smuzhiyun 			"mnoc_axi",
1900*4882a593Smuzhiyun 			"snoc_axi",
1901*4882a593Smuzhiyun 			NULL
1902*4882a593Smuzhiyun 	},
1903*4882a593Smuzhiyun 	.proxy_pd_names = (char*[]){
1904*4882a593Smuzhiyun 			"cx",
1905*4882a593Smuzhiyun 			"mx",
1906*4882a593Smuzhiyun 			NULL
1907*4882a593Smuzhiyun 	},
1908*4882a593Smuzhiyun 	.need_mem_protection = true,
1909*4882a593Smuzhiyun 	.has_alt_reset = false,
1910*4882a593Smuzhiyun 	.has_mba_logs = false,
1911*4882a593Smuzhiyun 	.has_spare_reg = false,
1912*4882a593Smuzhiyun 	.version = MSS_MSM8998,
1913*4882a593Smuzhiyun };
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun static const struct rproc_hexagon_res msm8996_mss = {
1916*4882a593Smuzhiyun 	.hexagon_mba_image = "mba.mbn",
1917*4882a593Smuzhiyun 	.proxy_supply = (struct qcom_mss_reg_res[]) {
1918*4882a593Smuzhiyun 		{
1919*4882a593Smuzhiyun 			.supply = "pll",
1920*4882a593Smuzhiyun 			.uA = 100000,
1921*4882a593Smuzhiyun 		},
1922*4882a593Smuzhiyun 		{}
1923*4882a593Smuzhiyun 	},
1924*4882a593Smuzhiyun 	.proxy_clk_names = (char*[]){
1925*4882a593Smuzhiyun 			"xo",
1926*4882a593Smuzhiyun 			"pnoc",
1927*4882a593Smuzhiyun 			"qdss",
1928*4882a593Smuzhiyun 			NULL
1929*4882a593Smuzhiyun 	},
1930*4882a593Smuzhiyun 	.active_clk_names = (char*[]){
1931*4882a593Smuzhiyun 			"iface",
1932*4882a593Smuzhiyun 			"bus",
1933*4882a593Smuzhiyun 			"mem",
1934*4882a593Smuzhiyun 			"gpll0_mss",
1935*4882a593Smuzhiyun 			"snoc_axi",
1936*4882a593Smuzhiyun 			"mnoc_axi",
1937*4882a593Smuzhiyun 			NULL
1938*4882a593Smuzhiyun 	},
1939*4882a593Smuzhiyun 	.need_mem_protection = true,
1940*4882a593Smuzhiyun 	.has_alt_reset = false,
1941*4882a593Smuzhiyun 	.has_mba_logs = false,
1942*4882a593Smuzhiyun 	.has_spare_reg = false,
1943*4882a593Smuzhiyun 	.version = MSS_MSM8996,
1944*4882a593Smuzhiyun };
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun static const struct rproc_hexagon_res msm8916_mss = {
1947*4882a593Smuzhiyun 	.hexagon_mba_image = "mba.mbn",
1948*4882a593Smuzhiyun 	.proxy_supply = (struct qcom_mss_reg_res[]) {
1949*4882a593Smuzhiyun 		{
1950*4882a593Smuzhiyun 			.supply = "mx",
1951*4882a593Smuzhiyun 			.uV = 1050000,
1952*4882a593Smuzhiyun 		},
1953*4882a593Smuzhiyun 		{
1954*4882a593Smuzhiyun 			.supply = "cx",
1955*4882a593Smuzhiyun 			.uA = 100000,
1956*4882a593Smuzhiyun 		},
1957*4882a593Smuzhiyun 		{
1958*4882a593Smuzhiyun 			.supply = "pll",
1959*4882a593Smuzhiyun 			.uA = 100000,
1960*4882a593Smuzhiyun 		},
1961*4882a593Smuzhiyun 		{}
1962*4882a593Smuzhiyun 	},
1963*4882a593Smuzhiyun 	.proxy_clk_names = (char*[]){
1964*4882a593Smuzhiyun 		"xo",
1965*4882a593Smuzhiyun 		NULL
1966*4882a593Smuzhiyun 	},
1967*4882a593Smuzhiyun 	.active_clk_names = (char*[]){
1968*4882a593Smuzhiyun 		"iface",
1969*4882a593Smuzhiyun 		"bus",
1970*4882a593Smuzhiyun 		"mem",
1971*4882a593Smuzhiyun 		NULL
1972*4882a593Smuzhiyun 	},
1973*4882a593Smuzhiyun 	.need_mem_protection = false,
1974*4882a593Smuzhiyun 	.has_alt_reset = false,
1975*4882a593Smuzhiyun 	.has_mba_logs = false,
1976*4882a593Smuzhiyun 	.has_spare_reg = false,
1977*4882a593Smuzhiyun 	.version = MSS_MSM8916,
1978*4882a593Smuzhiyun };
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun static const struct rproc_hexagon_res msm8974_mss = {
1981*4882a593Smuzhiyun 	.hexagon_mba_image = "mba.b00",
1982*4882a593Smuzhiyun 	.proxy_supply = (struct qcom_mss_reg_res[]) {
1983*4882a593Smuzhiyun 		{
1984*4882a593Smuzhiyun 			.supply = "mx",
1985*4882a593Smuzhiyun 			.uV = 1050000,
1986*4882a593Smuzhiyun 		},
1987*4882a593Smuzhiyun 		{
1988*4882a593Smuzhiyun 			.supply = "cx",
1989*4882a593Smuzhiyun 			.uA = 100000,
1990*4882a593Smuzhiyun 		},
1991*4882a593Smuzhiyun 		{
1992*4882a593Smuzhiyun 			.supply = "pll",
1993*4882a593Smuzhiyun 			.uA = 100000,
1994*4882a593Smuzhiyun 		},
1995*4882a593Smuzhiyun 		{}
1996*4882a593Smuzhiyun 	},
1997*4882a593Smuzhiyun 	.active_supply = (struct qcom_mss_reg_res[]) {
1998*4882a593Smuzhiyun 		{
1999*4882a593Smuzhiyun 			.supply = "mss",
2000*4882a593Smuzhiyun 			.uV = 1050000,
2001*4882a593Smuzhiyun 			.uA = 100000,
2002*4882a593Smuzhiyun 		},
2003*4882a593Smuzhiyun 		{}
2004*4882a593Smuzhiyun 	},
2005*4882a593Smuzhiyun 	.proxy_clk_names = (char*[]){
2006*4882a593Smuzhiyun 		"xo",
2007*4882a593Smuzhiyun 		NULL
2008*4882a593Smuzhiyun 	},
2009*4882a593Smuzhiyun 	.active_clk_names = (char*[]){
2010*4882a593Smuzhiyun 		"iface",
2011*4882a593Smuzhiyun 		"bus",
2012*4882a593Smuzhiyun 		"mem",
2013*4882a593Smuzhiyun 		NULL
2014*4882a593Smuzhiyun 	},
2015*4882a593Smuzhiyun 	.need_mem_protection = false,
2016*4882a593Smuzhiyun 	.has_alt_reset = false,
2017*4882a593Smuzhiyun 	.has_mba_logs = false,
2018*4882a593Smuzhiyun 	.has_spare_reg = false,
2019*4882a593Smuzhiyun 	.version = MSS_MSM8974,
2020*4882a593Smuzhiyun };
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun static const struct of_device_id q6v5_of_match[] = {
2023*4882a593Smuzhiyun 	{ .compatible = "qcom,q6v5-pil", .data = &msm8916_mss},
2024*4882a593Smuzhiyun 	{ .compatible = "qcom,msm8916-mss-pil", .data = &msm8916_mss},
2025*4882a593Smuzhiyun 	{ .compatible = "qcom,msm8974-mss-pil", .data = &msm8974_mss},
2026*4882a593Smuzhiyun 	{ .compatible = "qcom,msm8996-mss-pil", .data = &msm8996_mss},
2027*4882a593Smuzhiyun 	{ .compatible = "qcom,msm8998-mss-pil", .data = &msm8998_mss},
2028*4882a593Smuzhiyun 	{ .compatible = "qcom,sc7180-mss-pil", .data = &sc7180_mss},
2029*4882a593Smuzhiyun 	{ .compatible = "qcom,sdm845-mss-pil", .data = &sdm845_mss},
2030*4882a593Smuzhiyun 	{ },
2031*4882a593Smuzhiyun };
2032*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, q6v5_of_match);
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun static struct platform_driver q6v5_driver = {
2035*4882a593Smuzhiyun 	.probe = q6v5_probe,
2036*4882a593Smuzhiyun 	.remove = q6v5_remove,
2037*4882a593Smuzhiyun 	.driver = {
2038*4882a593Smuzhiyun 		.name = "qcom-q6v5-mss",
2039*4882a593Smuzhiyun 		.of_match_table = q6v5_of_match,
2040*4882a593Smuzhiyun 	},
2041*4882a593Smuzhiyun };
2042*4882a593Smuzhiyun module_platform_driver(q6v5_driver);
2043*4882a593Smuzhiyun 
2044*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm Self-authenticating modem remoteproc driver");
2045*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2046