1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Regulator controller driver for UniPhier SoC
4*4882a593Smuzhiyun // Copyright 2018 Socionext Inc.
5*4882a593Smuzhiyun // Author: Kunihiko Hayashi <hayashi.kunihiko@socionext.com>
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include <linux/regulator/driver.h>
14*4882a593Smuzhiyun #include <linux/regulator/of_regulator.h>
15*4882a593Smuzhiyun #include <linux/reset.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define MAX_CLKS 2
18*4882a593Smuzhiyun #define MAX_RSTS 2
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun struct uniphier_regulator_soc_data {
21*4882a593Smuzhiyun int nclks;
22*4882a593Smuzhiyun const char * const *clock_names;
23*4882a593Smuzhiyun int nrsts;
24*4882a593Smuzhiyun const char * const *reset_names;
25*4882a593Smuzhiyun const struct regulator_desc *desc;
26*4882a593Smuzhiyun const struct regmap_config *regconf;
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun struct uniphier_regulator_priv {
30*4882a593Smuzhiyun struct clk_bulk_data clk[MAX_CLKS];
31*4882a593Smuzhiyun struct reset_control *rst[MAX_RSTS];
32*4882a593Smuzhiyun const struct uniphier_regulator_soc_data *data;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static const struct regulator_ops uniphier_regulator_ops = {
36*4882a593Smuzhiyun .enable = regulator_enable_regmap,
37*4882a593Smuzhiyun .disable = regulator_disable_regmap,
38*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
uniphier_regulator_probe(struct platform_device * pdev)41*4882a593Smuzhiyun static int uniphier_regulator_probe(struct platform_device *pdev)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun struct device *dev = &pdev->dev;
44*4882a593Smuzhiyun struct uniphier_regulator_priv *priv;
45*4882a593Smuzhiyun struct regulator_config config = { };
46*4882a593Smuzhiyun struct regulator_dev *rdev;
47*4882a593Smuzhiyun struct regmap *regmap;
48*4882a593Smuzhiyun void __iomem *base;
49*4882a593Smuzhiyun const char *name;
50*4882a593Smuzhiyun int i, ret, nr;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
53*4882a593Smuzhiyun if (!priv)
54*4882a593Smuzhiyun return -ENOMEM;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun priv->data = of_device_get_match_data(dev);
57*4882a593Smuzhiyun if (WARN_ON(!priv->data))
58*4882a593Smuzhiyun return -EINVAL;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun base = devm_platform_ioremap_resource(pdev, 0);
61*4882a593Smuzhiyun if (IS_ERR(base))
62*4882a593Smuzhiyun return PTR_ERR(base);
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun for (i = 0; i < priv->data->nclks; i++)
65*4882a593Smuzhiyun priv->clk[i].id = priv->data->clock_names[i];
66*4882a593Smuzhiyun ret = devm_clk_bulk_get(dev, priv->data->nclks, priv->clk);
67*4882a593Smuzhiyun if (ret)
68*4882a593Smuzhiyun return ret;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun for (i = 0; i < priv->data->nrsts; i++) {
71*4882a593Smuzhiyun name = priv->data->reset_names[i];
72*4882a593Smuzhiyun priv->rst[i] = devm_reset_control_get_shared(dev, name);
73*4882a593Smuzhiyun if (IS_ERR(priv->rst[i]))
74*4882a593Smuzhiyun return PTR_ERR(priv->rst[i]);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun ret = clk_bulk_prepare_enable(priv->data->nclks, priv->clk);
78*4882a593Smuzhiyun if (ret)
79*4882a593Smuzhiyun return ret;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun for (nr = 0; nr < priv->data->nrsts; nr++) {
82*4882a593Smuzhiyun ret = reset_control_deassert(priv->rst[nr]);
83*4882a593Smuzhiyun if (ret)
84*4882a593Smuzhiyun goto out_rst_assert;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun regmap = devm_regmap_init_mmio(dev, base, priv->data->regconf);
88*4882a593Smuzhiyun if (IS_ERR(regmap)) {
89*4882a593Smuzhiyun ret = PTR_ERR(regmap);
90*4882a593Smuzhiyun goto out_rst_assert;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun config.dev = dev;
94*4882a593Smuzhiyun config.driver_data = priv;
95*4882a593Smuzhiyun config.of_node = dev->of_node;
96*4882a593Smuzhiyun config.regmap = regmap;
97*4882a593Smuzhiyun config.init_data = of_get_regulator_init_data(dev, dev->of_node,
98*4882a593Smuzhiyun priv->data->desc);
99*4882a593Smuzhiyun rdev = devm_regulator_register(dev, priv->data->desc, &config);
100*4882a593Smuzhiyun if (IS_ERR(rdev)) {
101*4882a593Smuzhiyun ret = PTR_ERR(rdev);
102*4882a593Smuzhiyun goto out_rst_assert;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun return 0;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun out_rst_assert:
110*4882a593Smuzhiyun while (nr--)
111*4882a593Smuzhiyun reset_control_assert(priv->rst[nr]);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun clk_bulk_disable_unprepare(priv->data->nclks, priv->clk);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun return ret;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
uniphier_regulator_remove(struct platform_device * pdev)118*4882a593Smuzhiyun static int uniphier_regulator_remove(struct platform_device *pdev)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun struct uniphier_regulator_priv *priv = platform_get_drvdata(pdev);
121*4882a593Smuzhiyun int i;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun for (i = 0; i < priv->data->nrsts; i++)
124*4882a593Smuzhiyun reset_control_assert(priv->rst[i]);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun clk_bulk_disable_unprepare(priv->data->nclks, priv->clk);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun return 0;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* USB3 controller data */
132*4882a593Smuzhiyun #define USB3VBUS_OFFSET 0x0
133*4882a593Smuzhiyun #define USB3VBUS_REG BIT(4)
134*4882a593Smuzhiyun #define USB3VBUS_REG_EN BIT(3)
135*4882a593Smuzhiyun static const struct regulator_desc uniphier_usb3_regulator_desc = {
136*4882a593Smuzhiyun .name = "vbus",
137*4882a593Smuzhiyun .of_match = of_match_ptr("vbus"),
138*4882a593Smuzhiyun .ops = &uniphier_regulator_ops,
139*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE,
140*4882a593Smuzhiyun .owner = THIS_MODULE,
141*4882a593Smuzhiyun .enable_reg = USB3VBUS_OFFSET,
142*4882a593Smuzhiyun .enable_mask = USB3VBUS_REG_EN | USB3VBUS_REG,
143*4882a593Smuzhiyun .enable_val = USB3VBUS_REG_EN | USB3VBUS_REG,
144*4882a593Smuzhiyun .disable_val = USB3VBUS_REG_EN,
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun static const struct regmap_config uniphier_usb3_regulator_regconf = {
148*4882a593Smuzhiyun .reg_bits = 32,
149*4882a593Smuzhiyun .val_bits = 32,
150*4882a593Smuzhiyun .reg_stride = 4,
151*4882a593Smuzhiyun .max_register = 1,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static const char * const uniphier_pro4_clock_reset_names[] = {
155*4882a593Smuzhiyun "gio", "link",
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static const struct uniphier_regulator_soc_data uniphier_pro4_usb3_data = {
159*4882a593Smuzhiyun .nclks = ARRAY_SIZE(uniphier_pro4_clock_reset_names),
160*4882a593Smuzhiyun .clock_names = uniphier_pro4_clock_reset_names,
161*4882a593Smuzhiyun .nrsts = ARRAY_SIZE(uniphier_pro4_clock_reset_names),
162*4882a593Smuzhiyun .reset_names = uniphier_pro4_clock_reset_names,
163*4882a593Smuzhiyun .desc = &uniphier_usb3_regulator_desc,
164*4882a593Smuzhiyun .regconf = &uniphier_usb3_regulator_regconf,
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun static const char * const uniphier_pxs2_clock_reset_names[] = {
168*4882a593Smuzhiyun "link",
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static const struct uniphier_regulator_soc_data uniphier_pxs2_usb3_data = {
172*4882a593Smuzhiyun .nclks = ARRAY_SIZE(uniphier_pxs2_clock_reset_names),
173*4882a593Smuzhiyun .clock_names = uniphier_pxs2_clock_reset_names,
174*4882a593Smuzhiyun .nrsts = ARRAY_SIZE(uniphier_pxs2_clock_reset_names),
175*4882a593Smuzhiyun .reset_names = uniphier_pxs2_clock_reset_names,
176*4882a593Smuzhiyun .desc = &uniphier_usb3_regulator_desc,
177*4882a593Smuzhiyun .regconf = &uniphier_usb3_regulator_regconf,
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static const struct of_device_id uniphier_regulator_match[] = {
181*4882a593Smuzhiyun /* USB VBUS */
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun .compatible = "socionext,uniphier-pro4-usb3-regulator",
184*4882a593Smuzhiyun .data = &uniphier_pro4_usb3_data,
185*4882a593Smuzhiyun },
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun .compatible = "socionext,uniphier-pro5-usb3-regulator",
188*4882a593Smuzhiyun .data = &uniphier_pro4_usb3_data,
189*4882a593Smuzhiyun },
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun .compatible = "socionext,uniphier-pxs2-usb3-regulator",
192*4882a593Smuzhiyun .data = &uniphier_pxs2_usb3_data,
193*4882a593Smuzhiyun },
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld20-usb3-regulator",
196*4882a593Smuzhiyun .data = &uniphier_pxs2_usb3_data,
197*4882a593Smuzhiyun },
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun .compatible = "socionext,uniphier-pxs3-usb3-regulator",
200*4882a593Smuzhiyun .data = &uniphier_pxs2_usb3_data,
201*4882a593Smuzhiyun },
202*4882a593Smuzhiyun { /* Sentinel */ },
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, uniphier_regulator_match);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static struct platform_driver uniphier_regulator_driver = {
207*4882a593Smuzhiyun .probe = uniphier_regulator_probe,
208*4882a593Smuzhiyun .remove = uniphier_regulator_remove,
209*4882a593Smuzhiyun .driver = {
210*4882a593Smuzhiyun .name = "uniphier-regulator",
211*4882a593Smuzhiyun .of_match_table = uniphier_regulator_match,
212*4882a593Smuzhiyun },
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun module_platform_driver(uniphier_regulator_driver);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun MODULE_AUTHOR("Kunihiko Hayashi <hayashi.kunihiko@socionext.com>");
217*4882a593Smuzhiyun MODULE_DESCRIPTION("UniPhier Regulator Controller Driver");
218*4882a593Smuzhiyun MODULE_LICENSE("GPL");
219