xref: /OK3568_Linux_fs/kernel/drivers/regulator/stpmic1_regulator.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (C) STMicroelectronics 2018
3*4882a593Smuzhiyun // Author: Pascal Paillet <p.paillet@st.com> for STMicroelectronics.
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <linux/interrupt.h>
6*4882a593Smuzhiyun #include <linux/mfd/stpmic1.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/of_irq.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/regmap.h>
11*4882a593Smuzhiyun #include <linux/regulator/driver.h>
12*4882a593Smuzhiyun #include <linux/regulator/machine.h>
13*4882a593Smuzhiyun #include <linux/regulator/of_regulator.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <dt-bindings/mfd/st,stpmic1.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /**
18*4882a593Smuzhiyun  * struct stpmic1 regulator description: this structure is used as driver data
19*4882a593Smuzhiyun  * @desc: regulator framework description
20*4882a593Smuzhiyun  * @mask_reset_reg: mask reset register address
21*4882a593Smuzhiyun  * @mask_reset_mask: mask rank and mask reset register mask
22*4882a593Smuzhiyun  * @icc_reg: icc register address
23*4882a593Smuzhiyun  * @icc_mask: icc register mask
24*4882a593Smuzhiyun  */
25*4882a593Smuzhiyun struct stpmic1_regulator_cfg {
26*4882a593Smuzhiyun 	struct regulator_desc desc;
27*4882a593Smuzhiyun 	u8 mask_reset_reg;
28*4882a593Smuzhiyun 	u8 mask_reset_mask;
29*4882a593Smuzhiyun 	u8 icc_reg;
30*4882a593Smuzhiyun 	u8 icc_mask;
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun static int stpmic1_set_mode(struct regulator_dev *rdev, unsigned int mode);
34*4882a593Smuzhiyun static unsigned int stpmic1_get_mode(struct regulator_dev *rdev);
35*4882a593Smuzhiyun static int stpmic1_set_icc(struct regulator_dev *rdev);
36*4882a593Smuzhiyun static unsigned int stpmic1_map_mode(unsigned int mode);
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun enum {
39*4882a593Smuzhiyun 	STPMIC1_BUCK1 = 0,
40*4882a593Smuzhiyun 	STPMIC1_BUCK2 = 1,
41*4882a593Smuzhiyun 	STPMIC1_BUCK3 = 2,
42*4882a593Smuzhiyun 	STPMIC1_BUCK4 = 3,
43*4882a593Smuzhiyun 	STPMIC1_LDO1 = 4,
44*4882a593Smuzhiyun 	STPMIC1_LDO2 = 5,
45*4882a593Smuzhiyun 	STPMIC1_LDO3 = 6,
46*4882a593Smuzhiyun 	STPMIC1_LDO4 = 7,
47*4882a593Smuzhiyun 	STPMIC1_LDO5 = 8,
48*4882a593Smuzhiyun 	STPMIC1_LDO6 = 9,
49*4882a593Smuzhiyun 	STPMIC1_VREF_DDR = 10,
50*4882a593Smuzhiyun 	STPMIC1_BOOST = 11,
51*4882a593Smuzhiyun 	STPMIC1_VBUS_OTG = 12,
52*4882a593Smuzhiyun 	STPMIC1_SW_OUT = 13,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* Enable time worst case is 5000mV/(2250uV/uS) */
56*4882a593Smuzhiyun #define PMIC_ENABLE_TIME_US 2200
57*4882a593Smuzhiyun /* Ramp delay worst case is (2250uV/uS) */
58*4882a593Smuzhiyun #define PMIC_RAMP_DELAY 2200
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static const struct linear_range buck1_ranges[] = {
61*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(725000, 0, 4, 0),
62*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(725000, 5, 36, 25000),
63*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1500000, 37, 63, 0),
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun static const struct linear_range buck2_ranges[] = {
67*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1000000, 0, 17, 0),
68*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1050000, 18, 19, 0),
69*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1100000, 20, 21, 0),
70*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1150000, 22, 23, 0),
71*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1200000, 24, 25, 0),
72*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1250000, 26, 27, 0),
73*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1300000, 28, 29, 0),
74*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1350000, 30, 31, 0),
75*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1400000, 32, 33, 0),
76*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1450000, 34, 35, 0),
77*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1500000, 36, 63, 0),
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun static const struct linear_range buck3_ranges[] = {
81*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1000000, 0, 19, 0),
82*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1100000, 20, 23, 0),
83*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1200000, 24, 27, 0),
84*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1300000, 28, 31, 0),
85*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1400000, 32, 35, 0),
86*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1500000, 36, 55, 100000),
87*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(3400000, 56, 63, 0),
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun static const struct linear_range buck4_ranges[] = {
91*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(600000, 0, 27, 25000),
92*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1300000, 28, 29, 0),
93*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1350000, 30, 31, 0),
94*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1400000, 32, 33, 0),
95*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1450000, 34, 35, 0),
96*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1500000, 36, 60, 100000),
97*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(3900000, 61, 63, 0),
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun static const struct linear_range ldo1_ranges[] = {
101*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1700000, 0, 7, 0),
102*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1700000, 8, 24, 100000),
103*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(3300000, 25, 31, 0),
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun static const struct linear_range ldo2_ranges[] = {
107*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1700000, 0, 7, 0),
108*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1700000, 8, 24, 100000),
109*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(3300000, 25, 30, 0),
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun static const struct linear_range ldo3_ranges[] = {
113*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1700000, 0, 7, 0),
114*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1700000, 8, 24, 100000),
115*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(3300000, 25, 30, 0),
116*4882a593Smuzhiyun 	/* with index 31 LDO3 is in DDR mode */
117*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(500000, 31, 31, 0),
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static const struct linear_range ldo5_ranges[] = {
121*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1700000, 0, 7, 0),
122*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1700000, 8, 30, 100000),
123*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(3900000, 31, 31, 0),
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun static const struct linear_range ldo6_ranges[] = {
127*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(900000, 0, 24, 100000),
128*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(3300000, 25, 31, 0),
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun static const struct regulator_ops stpmic1_ldo_ops = {
132*4882a593Smuzhiyun 	.list_voltage = regulator_list_voltage_linear_range,
133*4882a593Smuzhiyun 	.map_voltage = regulator_map_voltage_linear_range,
134*4882a593Smuzhiyun 	.is_enabled = regulator_is_enabled_regmap,
135*4882a593Smuzhiyun 	.enable = regulator_enable_regmap,
136*4882a593Smuzhiyun 	.disable = regulator_disable_regmap,
137*4882a593Smuzhiyun 	.get_voltage_sel = regulator_get_voltage_sel_regmap,
138*4882a593Smuzhiyun 	.set_voltage_sel = regulator_set_voltage_sel_regmap,
139*4882a593Smuzhiyun 	.set_over_current_protection = stpmic1_set_icc,
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun static const struct regulator_ops stpmic1_ldo3_ops = {
143*4882a593Smuzhiyun 	.list_voltage = regulator_list_voltage_linear_range,
144*4882a593Smuzhiyun 	.map_voltage = regulator_map_voltage_iterate,
145*4882a593Smuzhiyun 	.is_enabled = regulator_is_enabled_regmap,
146*4882a593Smuzhiyun 	.enable = regulator_enable_regmap,
147*4882a593Smuzhiyun 	.disable = regulator_disable_regmap,
148*4882a593Smuzhiyun 	.get_voltage_sel = regulator_get_voltage_sel_regmap,
149*4882a593Smuzhiyun 	.set_voltage_sel = regulator_set_voltage_sel_regmap,
150*4882a593Smuzhiyun 	.get_bypass = regulator_get_bypass_regmap,
151*4882a593Smuzhiyun 	.set_bypass = regulator_set_bypass_regmap,
152*4882a593Smuzhiyun 	.set_over_current_protection = stpmic1_set_icc,
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun static const struct regulator_ops stpmic1_ldo4_fixed_regul_ops = {
156*4882a593Smuzhiyun 	.is_enabled = regulator_is_enabled_regmap,
157*4882a593Smuzhiyun 	.enable = regulator_enable_regmap,
158*4882a593Smuzhiyun 	.disable = regulator_disable_regmap,
159*4882a593Smuzhiyun 	.set_over_current_protection = stpmic1_set_icc,
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun static const struct regulator_ops stpmic1_buck_ops = {
163*4882a593Smuzhiyun 	.list_voltage = regulator_list_voltage_linear_range,
164*4882a593Smuzhiyun 	.map_voltage = regulator_map_voltage_linear_range,
165*4882a593Smuzhiyun 	.is_enabled = regulator_is_enabled_regmap,
166*4882a593Smuzhiyun 	.enable = regulator_enable_regmap,
167*4882a593Smuzhiyun 	.disable = regulator_disable_regmap,
168*4882a593Smuzhiyun 	.get_voltage_sel = regulator_get_voltage_sel_regmap,
169*4882a593Smuzhiyun 	.set_voltage_sel = regulator_set_voltage_sel_regmap,
170*4882a593Smuzhiyun 	.set_pull_down = regulator_set_pull_down_regmap,
171*4882a593Smuzhiyun 	.set_mode = stpmic1_set_mode,
172*4882a593Smuzhiyun 	.get_mode = stpmic1_get_mode,
173*4882a593Smuzhiyun 	.set_over_current_protection = stpmic1_set_icc,
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static const struct regulator_ops stpmic1_vref_ddr_ops = {
177*4882a593Smuzhiyun 	.is_enabled = regulator_is_enabled_regmap,
178*4882a593Smuzhiyun 	.enable = regulator_enable_regmap,
179*4882a593Smuzhiyun 	.disable = regulator_disable_regmap,
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun static const struct regulator_ops stpmic1_boost_regul_ops = {
183*4882a593Smuzhiyun 	.is_enabled = regulator_is_enabled_regmap,
184*4882a593Smuzhiyun 	.enable = regulator_enable_regmap,
185*4882a593Smuzhiyun 	.disable = regulator_disable_regmap,
186*4882a593Smuzhiyun 	.set_over_current_protection = stpmic1_set_icc,
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun static const struct regulator_ops stpmic1_switch_regul_ops = {
190*4882a593Smuzhiyun 	.is_enabled = regulator_is_enabled_regmap,
191*4882a593Smuzhiyun 	.enable = regulator_enable_regmap,
192*4882a593Smuzhiyun 	.disable = regulator_disable_regmap,
193*4882a593Smuzhiyun 	.set_over_current_protection = stpmic1_set_icc,
194*4882a593Smuzhiyun 	.set_active_discharge = regulator_set_active_discharge_regmap,
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define REG_LDO(ids, base) { \
198*4882a593Smuzhiyun 	.name = #ids, \
199*4882a593Smuzhiyun 	.id = STPMIC1_##ids, \
200*4882a593Smuzhiyun 	.n_voltages = 32, \
201*4882a593Smuzhiyun 	.ops = &stpmic1_ldo_ops, \
202*4882a593Smuzhiyun 	.linear_ranges = base ## _ranges, \
203*4882a593Smuzhiyun 	.n_linear_ranges = ARRAY_SIZE(base ## _ranges), \
204*4882a593Smuzhiyun 	.type = REGULATOR_VOLTAGE, \
205*4882a593Smuzhiyun 	.owner = THIS_MODULE, \
206*4882a593Smuzhiyun 	.vsel_reg = ids##_ACTIVE_CR, \
207*4882a593Smuzhiyun 	.vsel_mask = LDO_VOLTAGE_MASK, \
208*4882a593Smuzhiyun 	.enable_reg = ids##_ACTIVE_CR, \
209*4882a593Smuzhiyun 	.enable_mask = LDO_ENABLE_MASK, \
210*4882a593Smuzhiyun 	.enable_val = 1, \
211*4882a593Smuzhiyun 	.disable_val = 0, \
212*4882a593Smuzhiyun 	.enable_time = PMIC_ENABLE_TIME_US, \
213*4882a593Smuzhiyun 	.ramp_delay = PMIC_RAMP_DELAY, \
214*4882a593Smuzhiyun 	.supply_name = #base, \
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define REG_LDO3(ids, base) { \
218*4882a593Smuzhiyun 	.name = #ids, \
219*4882a593Smuzhiyun 	.id = STPMIC1_##ids, \
220*4882a593Smuzhiyun 	.n_voltages = 32, \
221*4882a593Smuzhiyun 	.ops = &stpmic1_ldo3_ops, \
222*4882a593Smuzhiyun 	.linear_ranges = ldo3_ranges, \
223*4882a593Smuzhiyun 	.n_linear_ranges = ARRAY_SIZE(ldo3_ranges), \
224*4882a593Smuzhiyun 	.type = REGULATOR_VOLTAGE, \
225*4882a593Smuzhiyun 	.owner = THIS_MODULE, \
226*4882a593Smuzhiyun 	.vsel_reg = LDO3_ACTIVE_CR, \
227*4882a593Smuzhiyun 	.vsel_mask = LDO_VOLTAGE_MASK, \
228*4882a593Smuzhiyun 	.enable_reg = LDO3_ACTIVE_CR, \
229*4882a593Smuzhiyun 	.enable_mask = LDO_ENABLE_MASK, \
230*4882a593Smuzhiyun 	.enable_val = 1, \
231*4882a593Smuzhiyun 	.disable_val = 0, \
232*4882a593Smuzhiyun 	.enable_time = PMIC_ENABLE_TIME_US, \
233*4882a593Smuzhiyun 	.ramp_delay = PMIC_RAMP_DELAY, \
234*4882a593Smuzhiyun 	.bypass_reg = LDO3_ACTIVE_CR, \
235*4882a593Smuzhiyun 	.bypass_mask = LDO_BYPASS_MASK, \
236*4882a593Smuzhiyun 	.bypass_val_on = LDO_BYPASS_MASK, \
237*4882a593Smuzhiyun 	.bypass_val_off = 0, \
238*4882a593Smuzhiyun 	.supply_name = #base, \
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun #define REG_LDO4(ids, base) { \
242*4882a593Smuzhiyun 	.name = #ids, \
243*4882a593Smuzhiyun 	.id = STPMIC1_##ids, \
244*4882a593Smuzhiyun 	.n_voltages = 1, \
245*4882a593Smuzhiyun 	.ops = &stpmic1_ldo4_fixed_regul_ops, \
246*4882a593Smuzhiyun 	.type = REGULATOR_VOLTAGE, \
247*4882a593Smuzhiyun 	.owner = THIS_MODULE, \
248*4882a593Smuzhiyun 	.min_uV = 3300000, \
249*4882a593Smuzhiyun 	.fixed_uV = 3300000, \
250*4882a593Smuzhiyun 	.enable_reg = LDO4_ACTIVE_CR, \
251*4882a593Smuzhiyun 	.enable_mask = LDO_ENABLE_MASK, \
252*4882a593Smuzhiyun 	.enable_val = 1, \
253*4882a593Smuzhiyun 	.disable_val = 0, \
254*4882a593Smuzhiyun 	.enable_time = PMIC_ENABLE_TIME_US, \
255*4882a593Smuzhiyun 	.ramp_delay = PMIC_RAMP_DELAY, \
256*4882a593Smuzhiyun 	.supply_name = #base, \
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #define REG_BUCK(ids, base) { \
260*4882a593Smuzhiyun 	.name = #ids, \
261*4882a593Smuzhiyun 	.id = STPMIC1_##ids, \
262*4882a593Smuzhiyun 	.ops = &stpmic1_buck_ops, \
263*4882a593Smuzhiyun 	.n_voltages = 64, \
264*4882a593Smuzhiyun 	.linear_ranges = base ## _ranges, \
265*4882a593Smuzhiyun 	.n_linear_ranges = ARRAY_SIZE(base ## _ranges), \
266*4882a593Smuzhiyun 	.type = REGULATOR_VOLTAGE, \
267*4882a593Smuzhiyun 	.owner = THIS_MODULE, \
268*4882a593Smuzhiyun 	.vsel_reg = ids##_ACTIVE_CR, \
269*4882a593Smuzhiyun 	.vsel_mask = BUCK_VOLTAGE_MASK, \
270*4882a593Smuzhiyun 	.enable_reg = ids##_ACTIVE_CR, \
271*4882a593Smuzhiyun 	.enable_mask = BUCK_ENABLE_MASK, \
272*4882a593Smuzhiyun 	.enable_val = 1, \
273*4882a593Smuzhiyun 	.disable_val = 0, \
274*4882a593Smuzhiyun 	.enable_time = PMIC_ENABLE_TIME_US, \
275*4882a593Smuzhiyun 	.ramp_delay = PMIC_RAMP_DELAY, \
276*4882a593Smuzhiyun 	.of_map_mode = stpmic1_map_mode, \
277*4882a593Smuzhiyun 	.pull_down_reg = ids##_PULL_DOWN_REG, \
278*4882a593Smuzhiyun 	.pull_down_mask = ids##_PULL_DOWN_MASK, \
279*4882a593Smuzhiyun 	.supply_name = #base, \
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun #define REG_VREF_DDR(ids, base) { \
283*4882a593Smuzhiyun 	.name = #ids, \
284*4882a593Smuzhiyun 	.id = STPMIC1_##ids, \
285*4882a593Smuzhiyun 	.n_voltages = 1, \
286*4882a593Smuzhiyun 	.ops = &stpmic1_vref_ddr_ops, \
287*4882a593Smuzhiyun 	.type = REGULATOR_VOLTAGE, \
288*4882a593Smuzhiyun 	.owner = THIS_MODULE, \
289*4882a593Smuzhiyun 	.min_uV = 500000, \
290*4882a593Smuzhiyun 	.fixed_uV = 500000, \
291*4882a593Smuzhiyun 	.enable_reg = VREF_DDR_ACTIVE_CR, \
292*4882a593Smuzhiyun 	.enable_mask = BUCK_ENABLE_MASK, \
293*4882a593Smuzhiyun 	.enable_val = 1, \
294*4882a593Smuzhiyun 	.disable_val = 0, \
295*4882a593Smuzhiyun 	.enable_time = PMIC_ENABLE_TIME_US, \
296*4882a593Smuzhiyun 	.supply_name = #base, \
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun #define REG_BOOST(ids, base) { \
300*4882a593Smuzhiyun 	.name = #ids, \
301*4882a593Smuzhiyun 	.id = STPMIC1_##ids, \
302*4882a593Smuzhiyun 	.n_voltages = 1, \
303*4882a593Smuzhiyun 	.ops = &stpmic1_boost_regul_ops, \
304*4882a593Smuzhiyun 	.type = REGULATOR_VOLTAGE, \
305*4882a593Smuzhiyun 	.owner = THIS_MODULE, \
306*4882a593Smuzhiyun 	.min_uV = 0, \
307*4882a593Smuzhiyun 	.fixed_uV = 5000000, \
308*4882a593Smuzhiyun 	.enable_reg = BST_SW_CR, \
309*4882a593Smuzhiyun 	.enable_mask = BOOST_ENABLED, \
310*4882a593Smuzhiyun 	.enable_val = BOOST_ENABLED, \
311*4882a593Smuzhiyun 	.disable_val = 0, \
312*4882a593Smuzhiyun 	.enable_time = PMIC_ENABLE_TIME_US, \
313*4882a593Smuzhiyun 	.supply_name = #base, \
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define REG_VBUS_OTG(ids, base) { \
317*4882a593Smuzhiyun 	.name = #ids, \
318*4882a593Smuzhiyun 	.id = STPMIC1_##ids, \
319*4882a593Smuzhiyun 	.n_voltages = 1, \
320*4882a593Smuzhiyun 	.ops = &stpmic1_switch_regul_ops, \
321*4882a593Smuzhiyun 	.type = REGULATOR_VOLTAGE, \
322*4882a593Smuzhiyun 	.owner = THIS_MODULE, \
323*4882a593Smuzhiyun 	.min_uV = 0, \
324*4882a593Smuzhiyun 	.fixed_uV = 5000000, \
325*4882a593Smuzhiyun 	.enable_reg = BST_SW_CR, \
326*4882a593Smuzhiyun 	.enable_mask = USBSW_OTG_SWITCH_ENABLED, \
327*4882a593Smuzhiyun 	.enable_val = USBSW_OTG_SWITCH_ENABLED, \
328*4882a593Smuzhiyun 	.disable_val = 0, \
329*4882a593Smuzhiyun 	.enable_time = PMIC_ENABLE_TIME_US, \
330*4882a593Smuzhiyun 	.supply_name = #base, \
331*4882a593Smuzhiyun 	.active_discharge_reg = BST_SW_CR, \
332*4882a593Smuzhiyun 	.active_discharge_mask = VBUS_OTG_DISCHARGE, \
333*4882a593Smuzhiyun 	.active_discharge_on = VBUS_OTG_DISCHARGE, \
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun #define REG_SW_OUT(ids, base) { \
337*4882a593Smuzhiyun 	.name = #ids, \
338*4882a593Smuzhiyun 	.id = STPMIC1_##ids, \
339*4882a593Smuzhiyun 	.n_voltages = 1, \
340*4882a593Smuzhiyun 	.ops = &stpmic1_switch_regul_ops, \
341*4882a593Smuzhiyun 	.type = REGULATOR_VOLTAGE, \
342*4882a593Smuzhiyun 	.owner = THIS_MODULE, \
343*4882a593Smuzhiyun 	.min_uV = 0, \
344*4882a593Smuzhiyun 	.fixed_uV = 5000000, \
345*4882a593Smuzhiyun 	.enable_reg = BST_SW_CR, \
346*4882a593Smuzhiyun 	.enable_mask = SWIN_SWOUT_ENABLED, \
347*4882a593Smuzhiyun 	.enable_val = SWIN_SWOUT_ENABLED, \
348*4882a593Smuzhiyun 	.disable_val = 0, \
349*4882a593Smuzhiyun 	.enable_time = PMIC_ENABLE_TIME_US, \
350*4882a593Smuzhiyun 	.supply_name = #base, \
351*4882a593Smuzhiyun 	.active_discharge_reg = BST_SW_CR, \
352*4882a593Smuzhiyun 	.active_discharge_mask = SW_OUT_DISCHARGE, \
353*4882a593Smuzhiyun 	.active_discharge_on = SW_OUT_DISCHARGE, \
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun static const struct stpmic1_regulator_cfg stpmic1_regulator_cfgs[] = {
357*4882a593Smuzhiyun 	[STPMIC1_BUCK1] = {
358*4882a593Smuzhiyun 		.desc = REG_BUCK(BUCK1, buck1),
359*4882a593Smuzhiyun 		.icc_reg = BUCKS_ICCTO_CR,
360*4882a593Smuzhiyun 		.icc_mask = BIT(0),
361*4882a593Smuzhiyun 		.mask_reset_reg = BUCKS_MASK_RESET_CR,
362*4882a593Smuzhiyun 		.mask_reset_mask = BIT(0),
363*4882a593Smuzhiyun 	},
364*4882a593Smuzhiyun 	[STPMIC1_BUCK2] = {
365*4882a593Smuzhiyun 		.desc = REG_BUCK(BUCK2, buck2),
366*4882a593Smuzhiyun 		.icc_reg = BUCKS_ICCTO_CR,
367*4882a593Smuzhiyun 		.icc_mask = BIT(1),
368*4882a593Smuzhiyun 		.mask_reset_reg = BUCKS_MASK_RESET_CR,
369*4882a593Smuzhiyun 		.mask_reset_mask = BIT(1),
370*4882a593Smuzhiyun 	},
371*4882a593Smuzhiyun 	[STPMIC1_BUCK3] = {
372*4882a593Smuzhiyun 		.desc = REG_BUCK(BUCK3, buck3),
373*4882a593Smuzhiyun 		.icc_reg = BUCKS_ICCTO_CR,
374*4882a593Smuzhiyun 		.icc_mask = BIT(2),
375*4882a593Smuzhiyun 		.mask_reset_reg = BUCKS_MASK_RESET_CR,
376*4882a593Smuzhiyun 		.mask_reset_mask = BIT(2),
377*4882a593Smuzhiyun 	},
378*4882a593Smuzhiyun 	[STPMIC1_BUCK4] = {
379*4882a593Smuzhiyun 		.desc = REG_BUCK(BUCK4, buck4),
380*4882a593Smuzhiyun 		.icc_reg = BUCKS_ICCTO_CR,
381*4882a593Smuzhiyun 		.icc_mask = BIT(3),
382*4882a593Smuzhiyun 		.mask_reset_reg = BUCKS_MASK_RESET_CR,
383*4882a593Smuzhiyun 		.mask_reset_mask = BIT(3),
384*4882a593Smuzhiyun 	},
385*4882a593Smuzhiyun 	[STPMIC1_LDO1] = {
386*4882a593Smuzhiyun 		.desc = REG_LDO(LDO1, ldo1),
387*4882a593Smuzhiyun 		.icc_reg = LDOS_ICCTO_CR,
388*4882a593Smuzhiyun 		.icc_mask = BIT(0),
389*4882a593Smuzhiyun 		.mask_reset_reg = LDOS_MASK_RESET_CR,
390*4882a593Smuzhiyun 		.mask_reset_mask = BIT(0),
391*4882a593Smuzhiyun 	},
392*4882a593Smuzhiyun 	[STPMIC1_LDO2] = {
393*4882a593Smuzhiyun 		.desc = REG_LDO(LDO2, ldo2),
394*4882a593Smuzhiyun 		.icc_reg = LDOS_ICCTO_CR,
395*4882a593Smuzhiyun 		.icc_mask = BIT(1),
396*4882a593Smuzhiyun 		.mask_reset_reg = LDOS_MASK_RESET_CR,
397*4882a593Smuzhiyun 		.mask_reset_mask = BIT(1),
398*4882a593Smuzhiyun 	},
399*4882a593Smuzhiyun 	[STPMIC1_LDO3] = {
400*4882a593Smuzhiyun 		.desc = REG_LDO3(LDO3, ldo3),
401*4882a593Smuzhiyun 		.icc_reg = LDOS_ICCTO_CR,
402*4882a593Smuzhiyun 		.icc_mask = BIT(2),
403*4882a593Smuzhiyun 		.mask_reset_reg = LDOS_MASK_RESET_CR,
404*4882a593Smuzhiyun 		.mask_reset_mask = BIT(2),
405*4882a593Smuzhiyun 	},
406*4882a593Smuzhiyun 	[STPMIC1_LDO4] = {
407*4882a593Smuzhiyun 		.desc = REG_LDO4(LDO4, ldo4),
408*4882a593Smuzhiyun 		.icc_reg = LDOS_ICCTO_CR,
409*4882a593Smuzhiyun 		.icc_mask = BIT(3),
410*4882a593Smuzhiyun 		.mask_reset_reg = LDOS_MASK_RESET_CR,
411*4882a593Smuzhiyun 		.mask_reset_mask = BIT(3),
412*4882a593Smuzhiyun 	},
413*4882a593Smuzhiyun 	[STPMIC1_LDO5] = {
414*4882a593Smuzhiyun 		.desc = REG_LDO(LDO5, ldo5),
415*4882a593Smuzhiyun 		.icc_reg = LDOS_ICCTO_CR,
416*4882a593Smuzhiyun 		.icc_mask = BIT(4),
417*4882a593Smuzhiyun 		.mask_reset_reg = LDOS_MASK_RESET_CR,
418*4882a593Smuzhiyun 		.mask_reset_mask = BIT(4),
419*4882a593Smuzhiyun 	},
420*4882a593Smuzhiyun 	[STPMIC1_LDO6] = {
421*4882a593Smuzhiyun 		.desc = REG_LDO(LDO6, ldo6),
422*4882a593Smuzhiyun 		.icc_reg = LDOS_ICCTO_CR,
423*4882a593Smuzhiyun 		.icc_mask = BIT(5),
424*4882a593Smuzhiyun 		.mask_reset_reg = LDOS_MASK_RESET_CR,
425*4882a593Smuzhiyun 		.mask_reset_mask = BIT(5),
426*4882a593Smuzhiyun 	},
427*4882a593Smuzhiyun 	[STPMIC1_VREF_DDR] = {
428*4882a593Smuzhiyun 		.desc = REG_VREF_DDR(VREF_DDR, vref_ddr),
429*4882a593Smuzhiyun 		.mask_reset_reg = LDOS_MASK_RESET_CR,
430*4882a593Smuzhiyun 		.mask_reset_mask = BIT(6),
431*4882a593Smuzhiyun 	},
432*4882a593Smuzhiyun 	[STPMIC1_BOOST] = {
433*4882a593Smuzhiyun 		.desc = REG_BOOST(BOOST, boost),
434*4882a593Smuzhiyun 		.icc_reg = BUCKS_ICCTO_CR,
435*4882a593Smuzhiyun 		.icc_mask = BIT(6),
436*4882a593Smuzhiyun 	},
437*4882a593Smuzhiyun 	[STPMIC1_VBUS_OTG] = {
438*4882a593Smuzhiyun 		.desc = REG_VBUS_OTG(VBUS_OTG, pwr_sw1),
439*4882a593Smuzhiyun 		.icc_reg = BUCKS_ICCTO_CR,
440*4882a593Smuzhiyun 		.icc_mask = BIT(4),
441*4882a593Smuzhiyun 	},
442*4882a593Smuzhiyun 	[STPMIC1_SW_OUT] = {
443*4882a593Smuzhiyun 		.desc = REG_SW_OUT(SW_OUT, pwr_sw2),
444*4882a593Smuzhiyun 		.icc_reg = BUCKS_ICCTO_CR,
445*4882a593Smuzhiyun 		.icc_mask = BIT(5),
446*4882a593Smuzhiyun 	},
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun 
stpmic1_map_mode(unsigned int mode)449*4882a593Smuzhiyun static unsigned int stpmic1_map_mode(unsigned int mode)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	switch (mode) {
452*4882a593Smuzhiyun 	case STPMIC1_BUCK_MODE_NORMAL:
453*4882a593Smuzhiyun 		return REGULATOR_MODE_NORMAL;
454*4882a593Smuzhiyun 	case STPMIC1_BUCK_MODE_LP:
455*4882a593Smuzhiyun 		return REGULATOR_MODE_STANDBY;
456*4882a593Smuzhiyun 	default:
457*4882a593Smuzhiyun 		return REGULATOR_MODE_INVALID;
458*4882a593Smuzhiyun 	}
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun 
stpmic1_get_mode(struct regulator_dev * rdev)461*4882a593Smuzhiyun static unsigned int stpmic1_get_mode(struct regulator_dev *rdev)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	int value;
464*4882a593Smuzhiyun 	struct regmap *regmap = rdev_get_regmap(rdev);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	regmap_read(regmap, rdev->desc->enable_reg, &value);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	if (value & STPMIC1_BUCK_MODE_LP)
469*4882a593Smuzhiyun 		return REGULATOR_MODE_STANDBY;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	return REGULATOR_MODE_NORMAL;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
stpmic1_set_mode(struct regulator_dev * rdev,unsigned int mode)474*4882a593Smuzhiyun static int stpmic1_set_mode(struct regulator_dev *rdev, unsigned int mode)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	int value;
477*4882a593Smuzhiyun 	struct regmap *regmap = rdev_get_regmap(rdev);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	switch (mode) {
480*4882a593Smuzhiyun 	case REGULATOR_MODE_NORMAL:
481*4882a593Smuzhiyun 		value = STPMIC1_BUCK_MODE_NORMAL;
482*4882a593Smuzhiyun 		break;
483*4882a593Smuzhiyun 	case REGULATOR_MODE_STANDBY:
484*4882a593Smuzhiyun 		value = STPMIC1_BUCK_MODE_LP;
485*4882a593Smuzhiyun 		break;
486*4882a593Smuzhiyun 	default:
487*4882a593Smuzhiyun 		return -EINVAL;
488*4882a593Smuzhiyun 	}
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	return regmap_update_bits(regmap, rdev->desc->enable_reg,
491*4882a593Smuzhiyun 				  STPMIC1_BUCK_MODE_LP, value);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
stpmic1_set_icc(struct regulator_dev * rdev)494*4882a593Smuzhiyun static int stpmic1_set_icc(struct regulator_dev *rdev)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun 	struct stpmic1_regulator_cfg *cfg = rdev_get_drvdata(rdev);
497*4882a593Smuzhiyun 	struct regmap *regmap = rdev_get_regmap(rdev);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	/* enable switch off in case of over current */
500*4882a593Smuzhiyun 	return regmap_update_bits(regmap, cfg->icc_reg, cfg->icc_mask,
501*4882a593Smuzhiyun 				  cfg->icc_mask);
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun 
stpmic1_curlim_irq_handler(int irq,void * data)504*4882a593Smuzhiyun static irqreturn_t stpmic1_curlim_irq_handler(int irq, void *data)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun 	struct regulator_dev *rdev = (struct regulator_dev *)data;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	/* Send an overcurrent notification */
509*4882a593Smuzhiyun 	regulator_notifier_call_chain(rdev,
510*4882a593Smuzhiyun 				      REGULATOR_EVENT_OVER_CURRENT,
511*4882a593Smuzhiyun 				      NULL);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	return IRQ_HANDLED;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun #define MATCH(_name, _id) \
517*4882a593Smuzhiyun 	[STPMIC1_##_id] = { \
518*4882a593Smuzhiyun 		.name = #_name, \
519*4882a593Smuzhiyun 		.desc = &stpmic1_regulator_cfgs[STPMIC1_##_id].desc, \
520*4882a593Smuzhiyun 	}
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun static struct of_regulator_match stpmic1_matches[] = {
523*4882a593Smuzhiyun 	MATCH(buck1, BUCK1),
524*4882a593Smuzhiyun 	MATCH(buck2, BUCK2),
525*4882a593Smuzhiyun 	MATCH(buck3, BUCK3),
526*4882a593Smuzhiyun 	MATCH(buck4, BUCK4),
527*4882a593Smuzhiyun 	MATCH(ldo1, LDO1),
528*4882a593Smuzhiyun 	MATCH(ldo2, LDO2),
529*4882a593Smuzhiyun 	MATCH(ldo3, LDO3),
530*4882a593Smuzhiyun 	MATCH(ldo4, LDO4),
531*4882a593Smuzhiyun 	MATCH(ldo5, LDO5),
532*4882a593Smuzhiyun 	MATCH(ldo6, LDO6),
533*4882a593Smuzhiyun 	MATCH(vref_ddr, VREF_DDR),
534*4882a593Smuzhiyun 	MATCH(boost, BOOST),
535*4882a593Smuzhiyun 	MATCH(pwr_sw1, VBUS_OTG),
536*4882a593Smuzhiyun 	MATCH(pwr_sw2, SW_OUT),
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun 
stpmic1_regulator_register(struct platform_device * pdev,int id,struct of_regulator_match * match,const struct stpmic1_regulator_cfg * cfg)539*4882a593Smuzhiyun static int stpmic1_regulator_register(struct platform_device *pdev, int id,
540*4882a593Smuzhiyun 				      struct of_regulator_match *match,
541*4882a593Smuzhiyun 				      const struct stpmic1_regulator_cfg *cfg)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun 	struct stpmic1 *pmic_dev = dev_get_drvdata(pdev->dev.parent);
544*4882a593Smuzhiyun 	struct regulator_dev *rdev;
545*4882a593Smuzhiyun 	struct regulator_config config = {};
546*4882a593Smuzhiyun 	int ret = 0;
547*4882a593Smuzhiyun 	int irq;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	config.dev = &pdev->dev;
550*4882a593Smuzhiyun 	config.init_data = match->init_data;
551*4882a593Smuzhiyun 	config.of_node = match->of_node;
552*4882a593Smuzhiyun 	config.regmap = pmic_dev->regmap;
553*4882a593Smuzhiyun 	config.driver_data = (void *)cfg;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	rdev = devm_regulator_register(&pdev->dev, &cfg->desc, &config);
556*4882a593Smuzhiyun 	if (IS_ERR(rdev)) {
557*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to register %s regulator\n",
558*4882a593Smuzhiyun 			cfg->desc.name);
559*4882a593Smuzhiyun 		return PTR_ERR(rdev);
560*4882a593Smuzhiyun 	}
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	/* set mask reset */
563*4882a593Smuzhiyun 	if (of_get_property(config.of_node, "st,mask-reset", NULL) &&
564*4882a593Smuzhiyun 	    cfg->mask_reset_reg != 0) {
565*4882a593Smuzhiyun 		ret = regmap_update_bits(pmic_dev->regmap,
566*4882a593Smuzhiyun 					 cfg->mask_reset_reg,
567*4882a593Smuzhiyun 					 cfg->mask_reset_mask,
568*4882a593Smuzhiyun 					 cfg->mask_reset_mask);
569*4882a593Smuzhiyun 		if (ret) {
570*4882a593Smuzhiyun 			dev_err(&pdev->dev, "set mask reset failed\n");
571*4882a593Smuzhiyun 			return ret;
572*4882a593Smuzhiyun 		}
573*4882a593Smuzhiyun 	}
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	/* setup an irq handler for over-current detection */
576*4882a593Smuzhiyun 	irq = of_irq_get(config.of_node, 0);
577*4882a593Smuzhiyun 	if (irq > 0) {
578*4882a593Smuzhiyun 		ret = devm_request_threaded_irq(&pdev->dev,
579*4882a593Smuzhiyun 						irq, NULL,
580*4882a593Smuzhiyun 						stpmic1_curlim_irq_handler,
581*4882a593Smuzhiyun 						IRQF_ONESHOT | IRQF_SHARED,
582*4882a593Smuzhiyun 						pdev->name, rdev);
583*4882a593Smuzhiyun 		if (ret) {
584*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Request IRQ failed\n");
585*4882a593Smuzhiyun 			return ret;
586*4882a593Smuzhiyun 		}
587*4882a593Smuzhiyun 	}
588*4882a593Smuzhiyun 	return 0;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun 
stpmic1_regulator_probe(struct platform_device * pdev)591*4882a593Smuzhiyun static int stpmic1_regulator_probe(struct platform_device *pdev)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun 	int i, ret;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	ret = of_regulator_match(&pdev->dev, pdev->dev.of_node, stpmic1_matches,
596*4882a593Smuzhiyun 				 ARRAY_SIZE(stpmic1_matches));
597*4882a593Smuzhiyun 	if (ret < 0) {
598*4882a593Smuzhiyun 		dev_err(&pdev->dev,
599*4882a593Smuzhiyun 			"Error in PMIC regulator device tree node");
600*4882a593Smuzhiyun 		return ret;
601*4882a593Smuzhiyun 	}
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(stpmic1_regulator_cfgs); i++) {
604*4882a593Smuzhiyun 		ret = stpmic1_regulator_register(pdev, i, &stpmic1_matches[i],
605*4882a593Smuzhiyun 						 &stpmic1_regulator_cfgs[i]);
606*4882a593Smuzhiyun 		if (ret < 0)
607*4882a593Smuzhiyun 			return ret;
608*4882a593Smuzhiyun 	}
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "stpmic1_regulator driver probed\n");
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	return 0;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun static const struct of_device_id of_pmic_regulator_match[] = {
616*4882a593Smuzhiyun 	{ .compatible = "st,stpmic1-regulators" },
617*4882a593Smuzhiyun 	{ },
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, of_pmic_regulator_match);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun static struct platform_driver stpmic1_regulator_driver = {
623*4882a593Smuzhiyun 	.driver = {
624*4882a593Smuzhiyun 		.name = "stpmic1-regulator",
625*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(of_pmic_regulator_match),
626*4882a593Smuzhiyun 	},
627*4882a593Smuzhiyun 	.probe = stpmic1_regulator_probe,
628*4882a593Smuzhiyun };
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun module_platform_driver(stpmic1_regulator_driver);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun MODULE_DESCRIPTION("STPMIC1 PMIC voltage regulator driver");
633*4882a593Smuzhiyun MODULE_AUTHOR("Pascal Paillet <p.paillet@st.com>");
634*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
635