xref: /OK3568_Linux_fs/kernel/drivers/regulator/slg51000-regulator.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // SLG51000 High PSRR, Multi-Output Regulators
4*4882a593Smuzhiyun // Copyright (C) 2019  Dialog Semiconductor
5*4882a593Smuzhiyun //
6*4882a593Smuzhiyun // Author: Eric Jeong <eric.jeong.opensource@diasemi.com>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
10*4882a593Smuzhiyun #include <linux/i2c.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/irq.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/regulator/driver.h>
18*4882a593Smuzhiyun #include <linux/regulator/machine.h>
19*4882a593Smuzhiyun #include <linux/regulator/of_regulator.h>
20*4882a593Smuzhiyun #include "slg51000-regulator.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define SLG51000_SCTL_EVT               7
23*4882a593Smuzhiyun #define SLG51000_MAX_EVT_REGISTER       8
24*4882a593Smuzhiyun #define SLG51000_LDOHP_LV_MIN           1200000
25*4882a593Smuzhiyun #define SLG51000_LDOHP_HV_MIN           2400000
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun enum slg51000_regulators {
28*4882a593Smuzhiyun 	SLG51000_REGULATOR_LDO1 = 0,
29*4882a593Smuzhiyun 	SLG51000_REGULATOR_LDO2,
30*4882a593Smuzhiyun 	SLG51000_REGULATOR_LDO3,
31*4882a593Smuzhiyun 	SLG51000_REGULATOR_LDO4,
32*4882a593Smuzhiyun 	SLG51000_REGULATOR_LDO5,
33*4882a593Smuzhiyun 	SLG51000_REGULATOR_LDO6,
34*4882a593Smuzhiyun 	SLG51000_REGULATOR_LDO7,
35*4882a593Smuzhiyun 	SLG51000_MAX_REGULATORS,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun struct slg51000 {
39*4882a593Smuzhiyun 	struct device *dev;
40*4882a593Smuzhiyun 	struct regmap *regmap;
41*4882a593Smuzhiyun 	struct regulator_desc *rdesc[SLG51000_MAX_REGULATORS];
42*4882a593Smuzhiyun 	struct regulator_dev *rdev[SLG51000_MAX_REGULATORS];
43*4882a593Smuzhiyun 	struct gpio_desc *cs_gpiod;
44*4882a593Smuzhiyun 	int chip_irq;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun struct slg51000_evt_sta {
48*4882a593Smuzhiyun 	unsigned int ereg;
49*4882a593Smuzhiyun 	unsigned int sreg;
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static const struct slg51000_evt_sta es_reg[SLG51000_MAX_EVT_REGISTER] = {
53*4882a593Smuzhiyun 	{SLG51000_LDO1_EVENT, SLG51000_LDO1_STATUS},
54*4882a593Smuzhiyun 	{SLG51000_LDO2_EVENT, SLG51000_LDO2_STATUS},
55*4882a593Smuzhiyun 	{SLG51000_LDO3_EVENT, SLG51000_LDO3_STATUS},
56*4882a593Smuzhiyun 	{SLG51000_LDO4_EVENT, SLG51000_LDO4_STATUS},
57*4882a593Smuzhiyun 	{SLG51000_LDO5_EVENT, SLG51000_LDO5_STATUS},
58*4882a593Smuzhiyun 	{SLG51000_LDO6_EVENT, SLG51000_LDO6_STATUS},
59*4882a593Smuzhiyun 	{SLG51000_LDO7_EVENT, SLG51000_LDO7_STATUS},
60*4882a593Smuzhiyun 	{SLG51000_SYSCTL_EVENT, SLG51000_SYSCTL_STATUS},
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun static const struct regmap_range slg51000_writeable_ranges[] = {
64*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_SYSCTL_MATRIX_CONF_A,
65*4882a593Smuzhiyun 			 SLG51000_SYSCTL_MATRIX_CONF_A),
66*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO1_VSEL, SLG51000_LDO1_VSEL),
67*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO1_MINV, SLG51000_LDO1_MAXV),
68*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO1_IRQ_MASK, SLG51000_LDO1_IRQ_MASK),
69*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO2_VSEL, SLG51000_LDO2_VSEL),
70*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO2_MINV, SLG51000_LDO2_MAXV),
71*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO2_IRQ_MASK, SLG51000_LDO2_IRQ_MASK),
72*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO3_VSEL, SLG51000_LDO3_VSEL),
73*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO3_MINV, SLG51000_LDO3_MAXV),
74*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO3_IRQ_MASK, SLG51000_LDO3_IRQ_MASK),
75*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO4_VSEL, SLG51000_LDO4_VSEL),
76*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO4_MINV, SLG51000_LDO4_MAXV),
77*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO4_IRQ_MASK, SLG51000_LDO4_IRQ_MASK),
78*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO5_VSEL, SLG51000_LDO5_VSEL),
79*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO5_MINV, SLG51000_LDO5_MAXV),
80*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO5_IRQ_MASK, SLG51000_LDO5_IRQ_MASK),
81*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO6_VSEL, SLG51000_LDO6_VSEL),
82*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO6_MINV, SLG51000_LDO6_MAXV),
83*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO6_IRQ_MASK, SLG51000_LDO6_IRQ_MASK),
84*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO7_VSEL, SLG51000_LDO7_VSEL),
85*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO7_MINV, SLG51000_LDO7_MAXV),
86*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO7_IRQ_MASK, SLG51000_LDO7_IRQ_MASK),
87*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_OTP_IRQ_MASK, SLG51000_OTP_IRQ_MASK),
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun static const struct regmap_range slg51000_readable_ranges[] = {
91*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_SYSCTL_PATN_ID_B0,
92*4882a593Smuzhiyun 			 SLG51000_SYSCTL_PATN_ID_B2),
93*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_SYSCTL_SYS_CONF_A,
94*4882a593Smuzhiyun 			 SLG51000_SYSCTL_SYS_CONF_A),
95*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_SYSCTL_SYS_CONF_D,
96*4882a593Smuzhiyun 			 SLG51000_SYSCTL_MATRIX_CONF_B),
97*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_SYSCTL_REFGEN_CONF_C,
98*4882a593Smuzhiyun 			 SLG51000_SYSCTL_UVLO_CONF_A),
99*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_SYSCTL_FAULT_LOG1, SLG51000_SYSCTL_IRQ_MASK),
100*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_IO_GPIO1_CONF, SLG51000_IO_GPIO_STATUS),
101*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LUTARRAY_LUT_VAL_0,
102*4882a593Smuzhiyun 			 SLG51000_LUTARRAY_LUT_VAL_11),
103*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_MUXARRAY_INPUT_SEL_0,
104*4882a593Smuzhiyun 			 SLG51000_MUXARRAY_INPUT_SEL_63),
105*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_PWRSEQ_RESOURCE_EN_0,
106*4882a593Smuzhiyun 			 SLG51000_PWRSEQ_INPUT_SENSE_CONF_B),
107*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO1_VSEL, SLG51000_LDO1_VSEL),
108*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO1_MINV, SLG51000_LDO1_MAXV),
109*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO1_MISC1, SLG51000_LDO1_VSEL_ACTUAL),
110*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO1_EVENT, SLG51000_LDO1_IRQ_MASK),
111*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO2_VSEL, SLG51000_LDO2_VSEL),
112*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO2_MINV, SLG51000_LDO2_MAXV),
113*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO2_MISC1, SLG51000_LDO2_VSEL_ACTUAL),
114*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO2_EVENT, SLG51000_LDO2_IRQ_MASK),
115*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO3_VSEL, SLG51000_LDO3_VSEL),
116*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO3_MINV, SLG51000_LDO3_MAXV),
117*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO3_CONF1, SLG51000_LDO3_VSEL_ACTUAL),
118*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO3_EVENT, SLG51000_LDO3_IRQ_MASK),
119*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO4_VSEL, SLG51000_LDO4_VSEL),
120*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO4_MINV, SLG51000_LDO4_MAXV),
121*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO4_CONF1, SLG51000_LDO4_VSEL_ACTUAL),
122*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO4_EVENT, SLG51000_LDO4_IRQ_MASK),
123*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO5_VSEL, SLG51000_LDO5_VSEL),
124*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO5_MINV, SLG51000_LDO5_MAXV),
125*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO5_TRIM2, SLG51000_LDO5_TRIM2),
126*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO5_CONF1, SLG51000_LDO5_VSEL_ACTUAL),
127*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO5_EVENT, SLG51000_LDO5_IRQ_MASK),
128*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO6_VSEL, SLG51000_LDO6_VSEL),
129*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO6_MINV, SLG51000_LDO6_MAXV),
130*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO6_TRIM2, SLG51000_LDO6_TRIM2),
131*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO6_CONF1, SLG51000_LDO6_VSEL_ACTUAL),
132*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO6_EVENT, SLG51000_LDO6_IRQ_MASK),
133*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO7_VSEL, SLG51000_LDO7_VSEL),
134*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO7_MINV, SLG51000_LDO7_MAXV),
135*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO7_CONF1, SLG51000_LDO7_VSEL_ACTUAL),
136*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO7_EVENT, SLG51000_LDO7_IRQ_MASK),
137*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_OTP_EVENT, SLG51000_OTP_EVENT),
138*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_OTP_IRQ_MASK, SLG51000_OTP_IRQ_MASK),
139*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_OTP_LOCK_OTP_PROG, SLG51000_OTP_LOCK_CTRL),
140*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LOCK_GLOBAL_LOCK_CTRL1,
141*4882a593Smuzhiyun 			 SLG51000_LOCK_GLOBAL_LOCK_CTRL1),
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun static const struct regmap_range slg51000_volatile_ranges[] = {
145*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_SYSCTL_FAULT_LOG1, SLG51000_SYSCTL_STATUS),
146*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_IO_GPIO_STATUS, SLG51000_IO_GPIO_STATUS),
147*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO1_EVENT, SLG51000_LDO1_STATUS),
148*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO2_EVENT, SLG51000_LDO2_STATUS),
149*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO3_EVENT, SLG51000_LDO3_STATUS),
150*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO4_EVENT, SLG51000_LDO4_STATUS),
151*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO5_EVENT, SLG51000_LDO5_STATUS),
152*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO6_EVENT, SLG51000_LDO6_STATUS),
153*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_LDO7_EVENT, SLG51000_LDO7_STATUS),
154*4882a593Smuzhiyun 	regmap_reg_range(SLG51000_OTP_EVENT, SLG51000_OTP_EVENT),
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun static const struct regmap_access_table slg51000_writeable_table = {
158*4882a593Smuzhiyun 	.yes_ranges	= slg51000_writeable_ranges,
159*4882a593Smuzhiyun 	.n_yes_ranges	= ARRAY_SIZE(slg51000_writeable_ranges),
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun static const struct regmap_access_table slg51000_readable_table = {
163*4882a593Smuzhiyun 	.yes_ranges	= slg51000_readable_ranges,
164*4882a593Smuzhiyun 	.n_yes_ranges	= ARRAY_SIZE(slg51000_readable_ranges),
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static const struct regmap_access_table slg51000_volatile_table = {
168*4882a593Smuzhiyun 	.yes_ranges	= slg51000_volatile_ranges,
169*4882a593Smuzhiyun 	.n_yes_ranges	= ARRAY_SIZE(slg51000_volatile_ranges),
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun static const struct regmap_config slg51000_regmap_config = {
173*4882a593Smuzhiyun 	.reg_bits = 16,
174*4882a593Smuzhiyun 	.val_bits = 8,
175*4882a593Smuzhiyun 	.max_register = 0x8000,
176*4882a593Smuzhiyun 	.wr_table = &slg51000_writeable_table,
177*4882a593Smuzhiyun 	.rd_table = &slg51000_readable_table,
178*4882a593Smuzhiyun 	.volatile_table = &slg51000_volatile_table,
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun static const struct regulator_ops slg51000_regl_ops = {
182*4882a593Smuzhiyun 	.enable = regulator_enable_regmap,
183*4882a593Smuzhiyun 	.disable = regulator_disable_regmap,
184*4882a593Smuzhiyun 	.is_enabled = regulator_is_enabled_regmap,
185*4882a593Smuzhiyun 	.list_voltage = regulator_list_voltage_linear,
186*4882a593Smuzhiyun 	.map_voltage = regulator_map_voltage_linear,
187*4882a593Smuzhiyun 	.get_voltage_sel = regulator_get_voltage_sel_regmap,
188*4882a593Smuzhiyun 	.set_voltage_sel = regulator_set_voltage_sel_regmap,
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun static const struct regulator_ops slg51000_switch_ops = {
192*4882a593Smuzhiyun 	.enable = regulator_enable_regmap,
193*4882a593Smuzhiyun 	.disable = regulator_disable_regmap,
194*4882a593Smuzhiyun 	.is_enabled = regulator_is_enabled_regmap,
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
slg51000_of_parse_cb(struct device_node * np,const struct regulator_desc * desc,struct regulator_config * config)197*4882a593Smuzhiyun static int slg51000_of_parse_cb(struct device_node *np,
198*4882a593Smuzhiyun 				const struct regulator_desc *desc,
199*4882a593Smuzhiyun 				struct regulator_config *config)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	struct gpio_desc *ena_gpiod;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	ena_gpiod = fwnode_gpiod_get_index(of_fwnode_handle(np), "enable", 0,
204*4882a593Smuzhiyun 					   GPIOD_OUT_LOW |
205*4882a593Smuzhiyun 						GPIOD_FLAGS_BIT_NONEXCLUSIVE,
206*4882a593Smuzhiyun 					   "gpio-en-ldo");
207*4882a593Smuzhiyun 	if (!IS_ERR(ena_gpiod))
208*4882a593Smuzhiyun 		config->ena_gpiod = ena_gpiod;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define SLG51000_REGL_DESC(_id, _name, _s_name, _min, _step) \
214*4882a593Smuzhiyun 	[SLG51000_REGULATOR_##_id] = {                             \
215*4882a593Smuzhiyun 		.name = #_name,                                    \
216*4882a593Smuzhiyun 		.supply_name = _s_name,				   \
217*4882a593Smuzhiyun 		.id = SLG51000_REGULATOR_##_id,                    \
218*4882a593Smuzhiyun 		.of_match = of_match_ptr(#_name),                  \
219*4882a593Smuzhiyun 		.of_parse_cb = slg51000_of_parse_cb,               \
220*4882a593Smuzhiyun 		.ops = &slg51000_regl_ops,                         \
221*4882a593Smuzhiyun 		.regulators_node = of_match_ptr("regulators"),     \
222*4882a593Smuzhiyun 		.n_voltages = 256,                                 \
223*4882a593Smuzhiyun 		.min_uV = _min,                                    \
224*4882a593Smuzhiyun 		.uV_step = _step,                                  \
225*4882a593Smuzhiyun 		.linear_min_sel = 0,                               \
226*4882a593Smuzhiyun 		.vsel_mask = SLG51000_VSEL_MASK,                   \
227*4882a593Smuzhiyun 		.vsel_reg = SLG51000_##_id##_VSEL,                 \
228*4882a593Smuzhiyun 		.enable_reg = SLG51000_SYSCTL_MATRIX_CONF_A,       \
229*4882a593Smuzhiyun 		.enable_mask = BIT(SLG51000_REGULATOR_##_id),      \
230*4882a593Smuzhiyun 		.type = REGULATOR_VOLTAGE,                         \
231*4882a593Smuzhiyun 		.owner = THIS_MODULE,                              \
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun static struct regulator_desc regls_desc[SLG51000_MAX_REGULATORS] = {
235*4882a593Smuzhiyun 	SLG51000_REGL_DESC(LDO1, ldo1, NULL,   2400000,  5000),
236*4882a593Smuzhiyun 	SLG51000_REGL_DESC(LDO2, ldo2, NULL,   2400000,  5000),
237*4882a593Smuzhiyun 	SLG51000_REGL_DESC(LDO3, ldo3, "vin3", 1200000, 10000),
238*4882a593Smuzhiyun 	SLG51000_REGL_DESC(LDO4, ldo4, "vin4", 1200000, 10000),
239*4882a593Smuzhiyun 	SLG51000_REGL_DESC(LDO5, ldo5, "vin5",  400000,  5000),
240*4882a593Smuzhiyun 	SLG51000_REGL_DESC(LDO6, ldo6, "vin6",  400000,  5000),
241*4882a593Smuzhiyun 	SLG51000_REGL_DESC(LDO7, ldo7, "vin7", 1200000, 10000),
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun 
slg51000_regulator_init(struct slg51000 * chip)244*4882a593Smuzhiyun static int slg51000_regulator_init(struct slg51000 *chip)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	struct regulator_config config = { };
247*4882a593Smuzhiyun 	struct regulator_desc *rdesc;
248*4882a593Smuzhiyun 	unsigned int reg, val;
249*4882a593Smuzhiyun 	u8 vsel_range[2];
250*4882a593Smuzhiyun 	int id, ret = 0;
251*4882a593Smuzhiyun 	const unsigned int min_regs[SLG51000_MAX_REGULATORS] = {
252*4882a593Smuzhiyun 		SLG51000_LDO1_MINV, SLG51000_LDO2_MINV, SLG51000_LDO3_MINV,
253*4882a593Smuzhiyun 		SLG51000_LDO4_MINV, SLG51000_LDO5_MINV, SLG51000_LDO6_MINV,
254*4882a593Smuzhiyun 		SLG51000_LDO7_MINV,
255*4882a593Smuzhiyun 	};
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	for (id = 0; id < SLG51000_MAX_REGULATORS; id++) {
258*4882a593Smuzhiyun 		chip->rdesc[id] = &regls_desc[id];
259*4882a593Smuzhiyun 		rdesc = chip->rdesc[id];
260*4882a593Smuzhiyun 		config.regmap = chip->regmap;
261*4882a593Smuzhiyun 		config.dev = chip->dev;
262*4882a593Smuzhiyun 		config.driver_data = chip;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 		ret = regmap_bulk_read(chip->regmap, min_regs[id],
265*4882a593Smuzhiyun 				       vsel_range, 2);
266*4882a593Smuzhiyun 		if (ret < 0) {
267*4882a593Smuzhiyun 			dev_err(chip->dev,
268*4882a593Smuzhiyun 				"Failed to read the MIN register\n");
269*4882a593Smuzhiyun 			return ret;
270*4882a593Smuzhiyun 		}
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 		switch (id) {
273*4882a593Smuzhiyun 		case SLG51000_REGULATOR_LDO1:
274*4882a593Smuzhiyun 		case SLG51000_REGULATOR_LDO2:
275*4882a593Smuzhiyun 			if (id == SLG51000_REGULATOR_LDO1)
276*4882a593Smuzhiyun 				reg = SLG51000_LDO1_MISC1;
277*4882a593Smuzhiyun 			else
278*4882a593Smuzhiyun 				reg = SLG51000_LDO2_MISC1;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 			ret = regmap_read(chip->regmap, reg, &val);
281*4882a593Smuzhiyun 			if (ret < 0) {
282*4882a593Smuzhiyun 				dev_err(chip->dev,
283*4882a593Smuzhiyun 					"Failed to read voltage range of ldo%d\n",
284*4882a593Smuzhiyun 					id + 1);
285*4882a593Smuzhiyun 				return ret;
286*4882a593Smuzhiyun 			}
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 			rdesc->linear_min_sel = vsel_range[0];
289*4882a593Smuzhiyun 			rdesc->n_voltages = vsel_range[1] + 1;
290*4882a593Smuzhiyun 			if (val & SLG51000_SEL_VRANGE_MASK)
291*4882a593Smuzhiyun 				rdesc->min_uV = SLG51000_LDOHP_HV_MIN
292*4882a593Smuzhiyun 						+ (vsel_range[0]
293*4882a593Smuzhiyun 						   * rdesc->uV_step);
294*4882a593Smuzhiyun 			else
295*4882a593Smuzhiyun 				rdesc->min_uV = SLG51000_LDOHP_LV_MIN
296*4882a593Smuzhiyun 						+ (vsel_range[0]
297*4882a593Smuzhiyun 						   * rdesc->uV_step);
298*4882a593Smuzhiyun 			break;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 		case SLG51000_REGULATOR_LDO5:
301*4882a593Smuzhiyun 		case SLG51000_REGULATOR_LDO6:
302*4882a593Smuzhiyun 			if (id == SLG51000_REGULATOR_LDO5)
303*4882a593Smuzhiyun 				reg = SLG51000_LDO5_TRIM2;
304*4882a593Smuzhiyun 			else
305*4882a593Smuzhiyun 				reg = SLG51000_LDO6_TRIM2;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 			ret = regmap_read(chip->regmap, reg, &val);
308*4882a593Smuzhiyun 			if (ret < 0) {
309*4882a593Smuzhiyun 				dev_err(chip->dev,
310*4882a593Smuzhiyun 					"Failed to read LDO mode register\n");
311*4882a593Smuzhiyun 				return ret;
312*4882a593Smuzhiyun 			}
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 			if (val & SLG51000_SEL_BYP_MODE_MASK) {
315*4882a593Smuzhiyun 				rdesc->ops = &slg51000_switch_ops;
316*4882a593Smuzhiyun 				rdesc->n_voltages = 0;
317*4882a593Smuzhiyun 				rdesc->min_uV = 0;
318*4882a593Smuzhiyun 				rdesc->uV_step = 0;
319*4882a593Smuzhiyun 				rdesc->linear_min_sel = 0;
320*4882a593Smuzhiyun 				break;
321*4882a593Smuzhiyun 			}
322*4882a593Smuzhiyun 			fallthrough;	/* to the check below */
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 		default:
325*4882a593Smuzhiyun 			rdesc->linear_min_sel = vsel_range[0];
326*4882a593Smuzhiyun 			rdesc->n_voltages = vsel_range[1] + 1;
327*4882a593Smuzhiyun 			rdesc->min_uV = rdesc->min_uV
328*4882a593Smuzhiyun 					+ (vsel_range[0] * rdesc->uV_step);
329*4882a593Smuzhiyun 			break;
330*4882a593Smuzhiyun 		}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 		chip->rdev[id] = devm_regulator_register(chip->dev, rdesc,
333*4882a593Smuzhiyun 							 &config);
334*4882a593Smuzhiyun 		if (IS_ERR(chip->rdev[id])) {
335*4882a593Smuzhiyun 			ret = PTR_ERR(chip->rdev[id]);
336*4882a593Smuzhiyun 			dev_err(chip->dev,
337*4882a593Smuzhiyun 				"Failed to register regulator(%s):%d\n",
338*4882a593Smuzhiyun 				chip->rdesc[id]->name, ret);
339*4882a593Smuzhiyun 			return ret;
340*4882a593Smuzhiyun 		}
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	return 0;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
slg51000_irq_handler(int irq,void * data)346*4882a593Smuzhiyun static irqreturn_t slg51000_irq_handler(int irq, void *data)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	struct slg51000 *chip = data;
349*4882a593Smuzhiyun 	struct regmap *regmap = chip->regmap;
350*4882a593Smuzhiyun 	enum { R0 = 0, R1, R2, REG_MAX };
351*4882a593Smuzhiyun 	u8 evt[SLG51000_MAX_EVT_REGISTER][REG_MAX];
352*4882a593Smuzhiyun 	int ret, i, handled = IRQ_NONE;
353*4882a593Smuzhiyun 	unsigned int evt_otp, mask_otp;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	/* Read event[R0], status[R1] and mask[R2] register */
356*4882a593Smuzhiyun 	for (i = 0; i < SLG51000_MAX_EVT_REGISTER; i++) {
357*4882a593Smuzhiyun 		ret = regmap_bulk_read(regmap, es_reg[i].ereg, evt[i], REG_MAX);
358*4882a593Smuzhiyun 		if (ret < 0) {
359*4882a593Smuzhiyun 			dev_err(chip->dev,
360*4882a593Smuzhiyun 				"Failed to read event registers(%d)\n", ret);
361*4882a593Smuzhiyun 			return IRQ_NONE;
362*4882a593Smuzhiyun 		}
363*4882a593Smuzhiyun 	}
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	ret = regmap_read(regmap, SLG51000_OTP_EVENT, &evt_otp);
366*4882a593Smuzhiyun 	if (ret < 0) {
367*4882a593Smuzhiyun 		dev_err(chip->dev,
368*4882a593Smuzhiyun 			"Failed to read otp event registers(%d)\n", ret);
369*4882a593Smuzhiyun 		return IRQ_NONE;
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	ret = regmap_read(regmap, SLG51000_OTP_IRQ_MASK, &mask_otp);
373*4882a593Smuzhiyun 	if (ret < 0) {
374*4882a593Smuzhiyun 		dev_err(chip->dev,
375*4882a593Smuzhiyun 			"Failed to read otp mask register(%d)\n", ret);
376*4882a593Smuzhiyun 		return IRQ_NONE;
377*4882a593Smuzhiyun 	}
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	if ((evt_otp & SLG51000_EVT_CRC_MASK) &&
380*4882a593Smuzhiyun 	    !(mask_otp & SLG51000_IRQ_CRC_MASK)) {
381*4882a593Smuzhiyun 		dev_info(chip->dev,
382*4882a593Smuzhiyun 			 "OTP has been read or OTP crc is not zero\n");
383*4882a593Smuzhiyun 		handled = IRQ_HANDLED;
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	for (i = 0; i < SLG51000_MAX_REGULATORS; i++) {
387*4882a593Smuzhiyun 		if (!(evt[i][R2] & SLG51000_IRQ_ILIM_FLAG_MASK) &&
388*4882a593Smuzhiyun 		    (evt[i][R0] & SLG51000_EVT_ILIM_FLAG_MASK)) {
389*4882a593Smuzhiyun 			regulator_notifier_call_chain(chip->rdev[i],
390*4882a593Smuzhiyun 					    REGULATOR_EVENT_OVER_CURRENT, NULL);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 			if (evt[i][R1] & SLG51000_STA_ILIM_FLAG_MASK)
393*4882a593Smuzhiyun 				dev_warn(chip->dev,
394*4882a593Smuzhiyun 					 "Over-current limit(ldo%d)\n", i + 1);
395*4882a593Smuzhiyun 			handled = IRQ_HANDLED;
396*4882a593Smuzhiyun 		}
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	if (!(evt[SLG51000_SCTL_EVT][R2] & SLG51000_IRQ_HIGH_TEMP_WARN_MASK) &&
400*4882a593Smuzhiyun 	    (evt[SLG51000_SCTL_EVT][R0] & SLG51000_EVT_HIGH_TEMP_WARN_MASK)) {
401*4882a593Smuzhiyun 		for (i = 0; i < SLG51000_MAX_REGULATORS; i++) {
402*4882a593Smuzhiyun 			if (!(evt[i][R1] & SLG51000_STA_ILIM_FLAG_MASK) &&
403*4882a593Smuzhiyun 			    (evt[i][R1] & SLG51000_STA_VOUT_OK_FLAG_MASK)) {
404*4882a593Smuzhiyun 				regulator_notifier_call_chain(chip->rdev[i],
405*4882a593Smuzhiyun 					       REGULATOR_EVENT_OVER_TEMP, NULL);
406*4882a593Smuzhiyun 			}
407*4882a593Smuzhiyun 		}
408*4882a593Smuzhiyun 		handled = IRQ_HANDLED;
409*4882a593Smuzhiyun 		if (evt[SLG51000_SCTL_EVT][R1] &
410*4882a593Smuzhiyun 		    SLG51000_STA_HIGH_TEMP_WARN_MASK)
411*4882a593Smuzhiyun 			dev_warn(chip->dev, "High temperature warning!\n");
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	return handled;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
slg51000_clear_fault_log(struct slg51000 * chip)417*4882a593Smuzhiyun static void slg51000_clear_fault_log(struct slg51000 *chip)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun 	unsigned int val = 0;
420*4882a593Smuzhiyun 	int ret = 0;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	ret = regmap_read(chip->regmap, SLG51000_SYSCTL_FAULT_LOG1, &val);
423*4882a593Smuzhiyun 	if (ret < 0) {
424*4882a593Smuzhiyun 		dev_err(chip->dev, "Failed to read Fault log register\n");
425*4882a593Smuzhiyun 		return;
426*4882a593Smuzhiyun 	}
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	if (val & SLG51000_FLT_OVER_TEMP_MASK)
429*4882a593Smuzhiyun 		dev_dbg(chip->dev, "Fault log: FLT_OVER_TEMP\n");
430*4882a593Smuzhiyun 	if (val & SLG51000_FLT_POWER_SEQ_CRASH_REQ_MASK)
431*4882a593Smuzhiyun 		dev_dbg(chip->dev, "Fault log: FLT_POWER_SEQ_CRASH_REQ\n");
432*4882a593Smuzhiyun 	if (val & SLG51000_FLT_RST_MASK)
433*4882a593Smuzhiyun 		dev_dbg(chip->dev, "Fault log: FLT_RST\n");
434*4882a593Smuzhiyun 	if (val & SLG51000_FLT_POR_MASK)
435*4882a593Smuzhiyun 		dev_dbg(chip->dev, "Fault log: FLT_POR\n");
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
slg51000_i2c_probe(struct i2c_client * client)438*4882a593Smuzhiyun static int slg51000_i2c_probe(struct i2c_client *client)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	struct device *dev = &client->dev;
441*4882a593Smuzhiyun 	struct slg51000 *chip;
442*4882a593Smuzhiyun 	struct gpio_desc *cs_gpiod;
443*4882a593Smuzhiyun 	int error, ret;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	chip = devm_kzalloc(dev, sizeof(struct slg51000), GFP_KERNEL);
446*4882a593Smuzhiyun 	if (!chip)
447*4882a593Smuzhiyun 		return -ENOMEM;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	cs_gpiod = devm_gpiod_get_optional(dev, "dlg,cs",
450*4882a593Smuzhiyun 					   GPIOD_OUT_HIGH |
451*4882a593Smuzhiyun 						GPIOD_FLAGS_BIT_NONEXCLUSIVE);
452*4882a593Smuzhiyun 	if (IS_ERR(cs_gpiod))
453*4882a593Smuzhiyun 		return PTR_ERR(cs_gpiod);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	if (cs_gpiod) {
456*4882a593Smuzhiyun 		dev_info(dev, "Found chip selector property\n");
457*4882a593Smuzhiyun 		chip->cs_gpiod = cs_gpiod;
458*4882a593Smuzhiyun 	}
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	usleep_range(10000, 11000);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	i2c_set_clientdata(client, chip);
463*4882a593Smuzhiyun 	chip->chip_irq = client->irq;
464*4882a593Smuzhiyun 	chip->dev = dev;
465*4882a593Smuzhiyun 	chip->regmap = devm_regmap_init_i2c(client, &slg51000_regmap_config);
466*4882a593Smuzhiyun 	if (IS_ERR(chip->regmap)) {
467*4882a593Smuzhiyun 		error = PTR_ERR(chip->regmap);
468*4882a593Smuzhiyun 		dev_err(dev, "Failed to allocate register map: %d\n",
469*4882a593Smuzhiyun 			error);
470*4882a593Smuzhiyun 		return error;
471*4882a593Smuzhiyun 	}
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	ret = slg51000_regulator_init(chip);
474*4882a593Smuzhiyun 	if (ret < 0) {
475*4882a593Smuzhiyun 		dev_err(chip->dev, "Failed to init regulator(%d)\n", ret);
476*4882a593Smuzhiyun 		return ret;
477*4882a593Smuzhiyun 	}
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	slg51000_clear_fault_log(chip);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	if (chip->chip_irq) {
482*4882a593Smuzhiyun 		ret = devm_request_threaded_irq(dev, chip->chip_irq, NULL,
483*4882a593Smuzhiyun 						slg51000_irq_handler,
484*4882a593Smuzhiyun 						(IRQF_TRIGGER_HIGH |
485*4882a593Smuzhiyun 						IRQF_ONESHOT),
486*4882a593Smuzhiyun 						"slg51000-irq", chip);
487*4882a593Smuzhiyun 		if (ret != 0) {
488*4882a593Smuzhiyun 			dev_err(dev, "Failed to request IRQ: %d\n",
489*4882a593Smuzhiyun 				chip->chip_irq);
490*4882a593Smuzhiyun 			return ret;
491*4882a593Smuzhiyun 		}
492*4882a593Smuzhiyun 	} else {
493*4882a593Smuzhiyun 		dev_info(dev, "No IRQ configured\n");
494*4882a593Smuzhiyun 	}
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	return ret;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun static const struct i2c_device_id slg51000_i2c_id[] = {
500*4882a593Smuzhiyun 	{"slg51000", 0},
501*4882a593Smuzhiyun 	{},
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, slg51000_i2c_id);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun static struct i2c_driver slg51000_regulator_driver = {
506*4882a593Smuzhiyun 	.driver = {
507*4882a593Smuzhiyun 		.name = "slg51000-regulator",
508*4882a593Smuzhiyun 	},
509*4882a593Smuzhiyun 	.probe_new = slg51000_i2c_probe,
510*4882a593Smuzhiyun 	.id_table = slg51000_i2c_id,
511*4882a593Smuzhiyun };
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun module_i2c_driver(slg51000_regulator_driver);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun MODULE_AUTHOR("Eric Jeong <eric.jeong.opensource@diasemi.com>");
516*4882a593Smuzhiyun MODULE_DESCRIPTION("SLG51000 regulator driver");
517*4882a593Smuzhiyun MODULE_LICENSE("GPL");
518*4882a593Smuzhiyun 
519