xref: /OK3568_Linux_fs/kernel/drivers/regulator/rtmv20-regulator.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun #include <linux/delay.h>
4*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
5*4882a593Smuzhiyun #include <linux/i2c.h>
6*4882a593Smuzhiyun #include <linux/interrupt.h>
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/property.h>
10*4882a593Smuzhiyun #include <linux/regmap.h>
11*4882a593Smuzhiyun #include <linux/regulator/driver.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define RTMV20_REG_DEVINFO	0x00
14*4882a593Smuzhiyun #define RTMV20_REG_PULSEDELAY	0x01
15*4882a593Smuzhiyun #define RTMV20_REG_PULSEWIDTH	0x03
16*4882a593Smuzhiyun #define RTMV20_REG_LDCTRL1	0x05
17*4882a593Smuzhiyun #define RTMV20_REG_ESPULSEWIDTH	0x06
18*4882a593Smuzhiyun #define RTMV20_REG_ESLDCTRL1	0x08
19*4882a593Smuzhiyun #define RTMV20_REG_LBP		0x0A
20*4882a593Smuzhiyun #define RTMV20_REG_LDCTRL2	0x0B
21*4882a593Smuzhiyun #define RTMV20_REG_FSIN1CTRL1	0x0D
22*4882a593Smuzhiyun #define RTMV20_REG_FSIN1CTRL3	0x0F
23*4882a593Smuzhiyun #define RTMV20_REG_FSIN2CTRL1	0x10
24*4882a593Smuzhiyun #define RTMV20_REG_FSIN2CTRL3	0x12
25*4882a593Smuzhiyun #define RTMV20_REG_ENCTRL	0x13
26*4882a593Smuzhiyun #define RTMV20_REG_STRBVSYNDLYL 0x29
27*4882a593Smuzhiyun #define RTMV20_REG_LDIRQ	0x30
28*4882a593Smuzhiyun #define RTMV20_REG_LDSTAT	0x40
29*4882a593Smuzhiyun #define RTMV20_REG_LDMASK	0x50
30*4882a593Smuzhiyun #define RTMV20_MAX_REGS		(RTMV20_REG_LDMASK + 1)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define RTMV20_VID_MASK		GENMASK(7, 4)
33*4882a593Smuzhiyun #define RICHTEK_VID		0x80
34*4882a593Smuzhiyun #define RTMV20_LDCURR_MASK	GENMASK(7, 0)
35*4882a593Smuzhiyun #define RTMV20_DELAY_MASK	GENMASK(9, 0)
36*4882a593Smuzhiyun #define RTMV20_WIDTH_MASK	GENMASK(13, 0)
37*4882a593Smuzhiyun #define RTMV20_WIDTH2_MASK	GENMASK(7, 0)
38*4882a593Smuzhiyun #define RTMV20_LBPLVL_MASK	GENMASK(3, 0)
39*4882a593Smuzhiyun #define RTMV20_LBPEN_MASK	BIT(7)
40*4882a593Smuzhiyun #define RTMV20_STROBEPOL_MASK	BIT(0)
41*4882a593Smuzhiyun #define RTMV20_VSYNPOL_MASK	BIT(1)
42*4882a593Smuzhiyun #define RTMV20_FSINEN_MASK	BIT(7)
43*4882a593Smuzhiyun #define RTMV20_ESEN_MASK	BIT(6)
44*4882a593Smuzhiyun #define RTMV20_FSINOUT_MASK	BIT(2)
45*4882a593Smuzhiyun #define LDENABLE_MASK		(BIT(3) | BIT(0))
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define OTPEVT_MASK		BIT(4)
48*4882a593Smuzhiyun #define SHORTEVT_MASK		BIT(3)
49*4882a593Smuzhiyun #define OPENEVT_MASK		BIT(2)
50*4882a593Smuzhiyun #define LBPEVT_MASK		BIT(1)
51*4882a593Smuzhiyun #define OCPEVT_MASK		BIT(0)
52*4882a593Smuzhiyun #define FAILEVT_MASK		(SHORTEVT_MASK | OPENEVT_MASK | LBPEVT_MASK)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define RTMV20_LSW_MINUA	0
55*4882a593Smuzhiyun #define RTMV20_LSW_MAXUA	6000000
56*4882a593Smuzhiyun #define RTMV20_LSW_STEPUA	30000
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define RTMV20_LSW_DEFAULTUA	3000000
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define RTMV20_I2CRDY_TIMEUS	200
61*4882a593Smuzhiyun #define RTMV20_CSRDY_TIMEUS	2000
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun struct rtmv20_priv {
64*4882a593Smuzhiyun 	struct device *dev;
65*4882a593Smuzhiyun 	struct regmap *regmap;
66*4882a593Smuzhiyun 	struct gpio_desc *enable_gpio;
67*4882a593Smuzhiyun 	struct regulator_dev *rdev;
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
rtmv20_lsw_enable(struct regulator_dev * rdev)70*4882a593Smuzhiyun static int rtmv20_lsw_enable(struct regulator_dev *rdev)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	struct rtmv20_priv *priv = rdev_get_drvdata(rdev);
73*4882a593Smuzhiyun 	int ret;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	gpiod_set_value(priv->enable_gpio, 1);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	/* Wait for I2C can be accessed */
78*4882a593Smuzhiyun 	usleep_range(RTMV20_I2CRDY_TIMEUS, RTMV20_I2CRDY_TIMEUS + 100);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	/* HW re-enable, disable cache only and sync regcache here */
81*4882a593Smuzhiyun 	regcache_cache_only(priv->regmap, false);
82*4882a593Smuzhiyun 	ret = regcache_sync(priv->regmap);
83*4882a593Smuzhiyun 	if (ret)
84*4882a593Smuzhiyun 		return ret;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	return regulator_enable_regmap(rdev);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
rtmv20_lsw_disable(struct regulator_dev * rdev)89*4882a593Smuzhiyun static int rtmv20_lsw_disable(struct regulator_dev *rdev)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct rtmv20_priv *priv = rdev_get_drvdata(rdev);
92*4882a593Smuzhiyun 	int ret;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	ret = regulator_disable_regmap(rdev);
95*4882a593Smuzhiyun 	if (ret)
96*4882a593Smuzhiyun 		return ret;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/* Mark the regcache as dirty and cache only before HW disabled */
99*4882a593Smuzhiyun 	regcache_cache_only(priv->regmap, true);
100*4882a593Smuzhiyun 	regcache_mark_dirty(priv->regmap);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	gpiod_set_value(priv->enable_gpio, 0);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	return 0;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
rtmv20_lsw_set_current_limit(struct regulator_dev * rdev,int min_uA,int max_uA)107*4882a593Smuzhiyun static int rtmv20_lsw_set_current_limit(struct regulator_dev *rdev, int min_uA,
108*4882a593Smuzhiyun 					int max_uA)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	int sel;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	if (min_uA > RTMV20_LSW_MAXUA || max_uA < RTMV20_LSW_MINUA)
113*4882a593Smuzhiyun 		return -EINVAL;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	if (max_uA > RTMV20_LSW_MAXUA)
116*4882a593Smuzhiyun 		max_uA = RTMV20_LSW_MAXUA;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	sel = (max_uA - RTMV20_LSW_MINUA) / RTMV20_LSW_STEPUA;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/* Ensure the selected setting is still in range */
121*4882a593Smuzhiyun 	if ((sel * RTMV20_LSW_STEPUA + RTMV20_LSW_MINUA) < min_uA)
122*4882a593Smuzhiyun 		return -EINVAL;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	sel <<= ffs(rdev->desc->csel_mask) - 1;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	return regmap_update_bits(rdev->regmap, rdev->desc->csel_reg,
127*4882a593Smuzhiyun 				  rdev->desc->csel_mask, sel);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
rtmv20_lsw_get_current_limit(struct regulator_dev * rdev)130*4882a593Smuzhiyun static int rtmv20_lsw_get_current_limit(struct regulator_dev *rdev)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	unsigned int val;
133*4882a593Smuzhiyun 	int ret;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	ret = regmap_read(rdev->regmap, rdev->desc->csel_reg, &val);
136*4882a593Smuzhiyun 	if (ret)
137*4882a593Smuzhiyun 		return ret;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	val &= rdev->desc->csel_mask;
140*4882a593Smuzhiyun 	val >>= ffs(rdev->desc->csel_mask) - 1;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	return val * RTMV20_LSW_STEPUA + RTMV20_LSW_MINUA;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun static const struct regulator_ops rtmv20_regulator_ops = {
146*4882a593Smuzhiyun 	.set_current_limit = rtmv20_lsw_set_current_limit,
147*4882a593Smuzhiyun 	.get_current_limit = rtmv20_lsw_get_current_limit,
148*4882a593Smuzhiyun 	.enable = rtmv20_lsw_enable,
149*4882a593Smuzhiyun 	.disable = rtmv20_lsw_disable,
150*4882a593Smuzhiyun 	.is_enabled = regulator_is_enabled_regmap,
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static const struct regulator_desc rtmv20_lsw_desc = {
154*4882a593Smuzhiyun 	.name = "rtmv20,lsw",
155*4882a593Smuzhiyun 	.of_match = of_match_ptr("lsw"),
156*4882a593Smuzhiyun 	.type = REGULATOR_CURRENT,
157*4882a593Smuzhiyun 	.owner = THIS_MODULE,
158*4882a593Smuzhiyun 	.ops = &rtmv20_regulator_ops,
159*4882a593Smuzhiyun 	.csel_reg = RTMV20_REG_LDCTRL1,
160*4882a593Smuzhiyun 	.csel_mask = RTMV20_LDCURR_MASK,
161*4882a593Smuzhiyun 	.enable_reg = RTMV20_REG_ENCTRL,
162*4882a593Smuzhiyun 	.enable_mask = LDENABLE_MASK,
163*4882a593Smuzhiyun 	.enable_time = RTMV20_CSRDY_TIMEUS,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
rtmv20_irq_handler(int irq,void * data)166*4882a593Smuzhiyun static irqreturn_t rtmv20_irq_handler(int irq, void *data)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	struct rtmv20_priv *priv = data;
169*4882a593Smuzhiyun 	unsigned int val;
170*4882a593Smuzhiyun 	int ret;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	ret = regmap_read(priv->regmap, RTMV20_REG_LDIRQ, &val);
173*4882a593Smuzhiyun 	if (ret) {
174*4882a593Smuzhiyun 		dev_err(priv->dev, "Failed to get irq flags\n");
175*4882a593Smuzhiyun 		return IRQ_NONE;
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	if (val & OTPEVT_MASK)
179*4882a593Smuzhiyun 		regulator_notifier_call_chain(priv->rdev, REGULATOR_EVENT_OVER_TEMP, NULL);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	if (val & OCPEVT_MASK)
182*4882a593Smuzhiyun 		regulator_notifier_call_chain(priv->rdev, REGULATOR_EVENT_OVER_CURRENT, NULL);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	if (val & FAILEVT_MASK)
185*4882a593Smuzhiyun 		regulator_notifier_call_chain(priv->rdev, REGULATOR_EVENT_FAIL, NULL);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	return IRQ_HANDLED;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
clamp_to_selector(u32 val,u32 min,u32 max,u32 step)190*4882a593Smuzhiyun static u32 clamp_to_selector(u32 val, u32 min, u32 max, u32 step)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	u32 retval = clamp_val(val, min, max);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	return (retval - min) / step;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
rtmv20_properties_init(struct rtmv20_priv * priv)197*4882a593Smuzhiyun static int rtmv20_properties_init(struct rtmv20_priv *priv)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	const struct {
200*4882a593Smuzhiyun 		const char *name;
201*4882a593Smuzhiyun 		u32 def;
202*4882a593Smuzhiyun 		u32 min;
203*4882a593Smuzhiyun 		u32 max;
204*4882a593Smuzhiyun 		u32 step;
205*4882a593Smuzhiyun 		u32 addr;
206*4882a593Smuzhiyun 		u32 mask;
207*4882a593Smuzhiyun 	} props[] = {
208*4882a593Smuzhiyun 		{ "richtek,ld-pulse-delay-us", 0, 0, 100000, 100, RTMV20_REG_PULSEDELAY,
209*4882a593Smuzhiyun 			RTMV20_DELAY_MASK },
210*4882a593Smuzhiyun 		{ "richtek,ld-pulse-width-us", 1200, 0, 10000, 1, RTMV20_REG_PULSEWIDTH,
211*4882a593Smuzhiyun 			RTMV20_WIDTH_MASK },
212*4882a593Smuzhiyun 		{ "richtek,fsin1-delay-us", 23000, 0, 100000, 100, RTMV20_REG_FSIN1CTRL1,
213*4882a593Smuzhiyun 			RTMV20_DELAY_MASK },
214*4882a593Smuzhiyun 		{ "richtek,fsin1-width-us", 160, 40, 10000, 40, RTMV20_REG_FSIN1CTRL3,
215*4882a593Smuzhiyun 			RTMV20_WIDTH2_MASK },
216*4882a593Smuzhiyun 		{ "richtek,fsin2-delay-us", 23000, 0, 100000, 100, RTMV20_REG_FSIN2CTRL1,
217*4882a593Smuzhiyun 			RTMV20_DELAY_MASK },
218*4882a593Smuzhiyun 		{ "richtek,fsin2-width-us", 160, 40, 10000, 40, RTMV20_REG_FSIN2CTRL3,
219*4882a593Smuzhiyun 			RTMV20_WIDTH2_MASK },
220*4882a593Smuzhiyun 		{ "richtek,es-pulse-width-us", 1200, 0, 10000, 1, RTMV20_REG_ESPULSEWIDTH,
221*4882a593Smuzhiyun 			RTMV20_WIDTH_MASK },
222*4882a593Smuzhiyun 		{ "richtek,es-ld-current-microamp", 3000000, 0, 6000000, 30000,
223*4882a593Smuzhiyun 			RTMV20_REG_ESLDCTRL1, RTMV20_LDCURR_MASK },
224*4882a593Smuzhiyun 		{ "richtek,lbp-level-microvolt", 2700000, 2400000, 3700000, 100000, RTMV20_REG_LBP,
225*4882a593Smuzhiyun 			RTMV20_LBPLVL_MASK },
226*4882a593Smuzhiyun 		{ "richtek,lbp-enable", 0, 0, 1, 1, RTMV20_REG_LBP, RTMV20_LBPEN_MASK },
227*4882a593Smuzhiyun 		{ "richtek,strobe-polarity-high", 1, 0, 1, 1, RTMV20_REG_LDCTRL2,
228*4882a593Smuzhiyun 			RTMV20_STROBEPOL_MASK },
229*4882a593Smuzhiyun 		{ "richtek,vsync-polarity-high", 1, 0, 1, 1, RTMV20_REG_LDCTRL2,
230*4882a593Smuzhiyun 			RTMV20_VSYNPOL_MASK },
231*4882a593Smuzhiyun 		{ "richtek,fsin-enable", 0, 0, 1, 1, RTMV20_REG_ENCTRL, RTMV20_FSINEN_MASK },
232*4882a593Smuzhiyun 		{ "richtek,fsin-output", 0, 0, 1, 1, RTMV20_REG_ENCTRL, RTMV20_FSINOUT_MASK },
233*4882a593Smuzhiyun 		{ "richtek,es-enable", 0, 0, 1, 1, RTMV20_REG_ENCTRL, RTMV20_ESEN_MASK },
234*4882a593Smuzhiyun 	};
235*4882a593Smuzhiyun 	int i, ret;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(props); i++) {
238*4882a593Smuzhiyun 		__be16 bval16;
239*4882a593Smuzhiyun 		u16 val16;
240*4882a593Smuzhiyun 		u32 temp;
241*4882a593Smuzhiyun 		int significant_bit = fls(props[i].mask);
242*4882a593Smuzhiyun 		int shift = ffs(props[i].mask) - 1;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 		if (props[i].max > 1) {
245*4882a593Smuzhiyun 			ret = device_property_read_u32(priv->dev, props[i].name, &temp);
246*4882a593Smuzhiyun 			if (ret)
247*4882a593Smuzhiyun 				temp = props[i].def;
248*4882a593Smuzhiyun 		} else
249*4882a593Smuzhiyun 			temp = device_property_read_bool(priv->dev, props[i].name);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 		temp = clamp_to_selector(temp, props[i].min, props[i].max, props[i].step);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 		/* If significant bit is over 8, two byte access, others one */
254*4882a593Smuzhiyun 		if (significant_bit > 8) {
255*4882a593Smuzhiyun 			ret = regmap_raw_read(priv->regmap, props[i].addr, &bval16, sizeof(bval16));
256*4882a593Smuzhiyun 			if (ret)
257*4882a593Smuzhiyun 				return ret;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 			val16 = be16_to_cpu(bval16);
260*4882a593Smuzhiyun 			val16 &= ~props[i].mask;
261*4882a593Smuzhiyun 			val16 |= (temp << shift);
262*4882a593Smuzhiyun 			bval16 = cpu_to_be16(val16);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 			ret = regmap_raw_write(priv->regmap, props[i].addr, &bval16,
265*4882a593Smuzhiyun 					       sizeof(bval16));
266*4882a593Smuzhiyun 		} else {
267*4882a593Smuzhiyun 			ret = regmap_update_bits(priv->regmap, props[i].addr, props[i].mask,
268*4882a593Smuzhiyun 						 temp << shift);
269*4882a593Smuzhiyun 		}
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 		if (ret)
272*4882a593Smuzhiyun 			return ret;
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	return 0;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
rtmv20_check_chip_exist(struct rtmv20_priv * priv)278*4882a593Smuzhiyun static int rtmv20_check_chip_exist(struct rtmv20_priv *priv)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	unsigned int val;
281*4882a593Smuzhiyun 	int ret;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	ret = regmap_read(priv->regmap, RTMV20_REG_DEVINFO, &val);
284*4882a593Smuzhiyun 	if (ret)
285*4882a593Smuzhiyun 		return ret;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	if ((val & RTMV20_VID_MASK) != RICHTEK_VID)
288*4882a593Smuzhiyun 		return -ENODEV;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	return 0;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
rtmv20_is_accessible_reg(struct device * dev,unsigned int reg)293*4882a593Smuzhiyun static bool rtmv20_is_accessible_reg(struct device *dev, unsigned int reg)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	switch (reg) {
296*4882a593Smuzhiyun 	case RTMV20_REG_DEVINFO ... RTMV20_REG_STRBVSYNDLYL:
297*4882a593Smuzhiyun 	case RTMV20_REG_LDIRQ:
298*4882a593Smuzhiyun 	case RTMV20_REG_LDSTAT:
299*4882a593Smuzhiyun 	case RTMV20_REG_LDMASK:
300*4882a593Smuzhiyun 		return true;
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun 	return false;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
rtmv20_is_volatile_reg(struct device * dev,unsigned int reg)305*4882a593Smuzhiyun static bool rtmv20_is_volatile_reg(struct device *dev, unsigned int reg)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	if (reg == RTMV20_REG_LDIRQ || reg == RTMV20_REG_LDSTAT)
308*4882a593Smuzhiyun 		return true;
309*4882a593Smuzhiyun 	return false;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun static const struct regmap_config rtmv20_regmap_config = {
313*4882a593Smuzhiyun 	.reg_bits = 8,
314*4882a593Smuzhiyun 	.val_bits = 8,
315*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
316*4882a593Smuzhiyun 	.max_register = RTMV20_REG_LDMASK,
317*4882a593Smuzhiyun 	.num_reg_defaults_raw = RTMV20_MAX_REGS,
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	.writeable_reg = rtmv20_is_accessible_reg,
320*4882a593Smuzhiyun 	.readable_reg = rtmv20_is_accessible_reg,
321*4882a593Smuzhiyun 	.volatile_reg = rtmv20_is_volatile_reg,
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun 
rtmv20_probe(struct i2c_client * i2c)324*4882a593Smuzhiyun static int rtmv20_probe(struct i2c_client *i2c)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	struct rtmv20_priv *priv;
327*4882a593Smuzhiyun 	struct regulator_config config = {};
328*4882a593Smuzhiyun 	int ret;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	priv = devm_kzalloc(&i2c->dev, sizeof(*priv), GFP_KERNEL);
331*4882a593Smuzhiyun 	if (!priv)
332*4882a593Smuzhiyun 		return -ENOMEM;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	priv->dev = &i2c->dev;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/* Before regmap register, configure HW enable to make I2C accessible */
337*4882a593Smuzhiyun 	priv->enable_gpio = devm_gpiod_get(&i2c->dev, "enable", GPIOD_OUT_HIGH);
338*4882a593Smuzhiyun 	if (IS_ERR(priv->enable_gpio)) {
339*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to get enable gpio\n");
340*4882a593Smuzhiyun 		return PTR_ERR(priv->enable_gpio);
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	/* Wait for I2C can be accessed */
344*4882a593Smuzhiyun 	usleep_range(RTMV20_I2CRDY_TIMEUS, RTMV20_I2CRDY_TIMEUS + 100);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	priv->regmap = devm_regmap_init_i2c(i2c, &rtmv20_regmap_config);
347*4882a593Smuzhiyun 	if (IS_ERR(priv->regmap)) {
348*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to allocate register map\n");
349*4882a593Smuzhiyun 		return PTR_ERR(priv->regmap);
350*4882a593Smuzhiyun 	}
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	ret = rtmv20_check_chip_exist(priv);
353*4882a593Smuzhiyun 	if (ret) {
354*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Chip vendor info is not matched\n");
355*4882a593Smuzhiyun 		return ret;
356*4882a593Smuzhiyun 	}
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	ret = rtmv20_properties_init(priv);
359*4882a593Smuzhiyun 	if (ret) {
360*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to init properties\n");
361*4882a593Smuzhiyun 		return ret;
362*4882a593Smuzhiyun 	}
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	/*
365*4882a593Smuzhiyun 	 * keep in shutdown mode to minimize the current consumption
366*4882a593Smuzhiyun 	 * and also mark regcache as dirty
367*4882a593Smuzhiyun 	 */
368*4882a593Smuzhiyun 	regcache_cache_only(priv->regmap, true);
369*4882a593Smuzhiyun 	regcache_mark_dirty(priv->regmap);
370*4882a593Smuzhiyun 	gpiod_set_value(priv->enable_gpio, 0);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	config.dev = &i2c->dev;
373*4882a593Smuzhiyun 	config.regmap = priv->regmap;
374*4882a593Smuzhiyun 	config.driver_data = priv;
375*4882a593Smuzhiyun 	priv->rdev = devm_regulator_register(&i2c->dev, &rtmv20_lsw_desc, &config);
376*4882a593Smuzhiyun 	if (IS_ERR(priv->rdev)) {
377*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to register regulator\n");
378*4882a593Smuzhiyun 		return PTR_ERR(priv->rdev);
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	/* Unmask all events before IRQ registered */
382*4882a593Smuzhiyun 	ret = regmap_write(priv->regmap, RTMV20_REG_LDMASK, 0);
383*4882a593Smuzhiyun 	if (ret)
384*4882a593Smuzhiyun 		return ret;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	return devm_request_threaded_irq(&i2c->dev, i2c->irq, NULL, rtmv20_irq_handler,
387*4882a593Smuzhiyun 					 IRQF_ONESHOT, dev_name(&i2c->dev), priv);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
rtmv20_suspend(struct device * dev)390*4882a593Smuzhiyun static int __maybe_unused rtmv20_suspend(struct device *dev)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	struct i2c_client *i2c = to_i2c_client(dev);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	/*
395*4882a593Smuzhiyun 	 * When system suspend, disable irq to prevent interrupt trigger
396*4882a593Smuzhiyun 	 * during I2C bus suspend
397*4882a593Smuzhiyun 	 */
398*4882a593Smuzhiyun 	disable_irq(i2c->irq);
399*4882a593Smuzhiyun 	if (device_may_wakeup(dev))
400*4882a593Smuzhiyun 		enable_irq_wake(i2c->irq);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	return 0;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
rtmv20_resume(struct device * dev)405*4882a593Smuzhiyun static int __maybe_unused rtmv20_resume(struct device *dev)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	struct i2c_client *i2c = to_i2c_client(dev);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	/* Enable irq after I2C bus already resume */
410*4882a593Smuzhiyun 	enable_irq(i2c->irq);
411*4882a593Smuzhiyun 	if (device_may_wakeup(dev))
412*4882a593Smuzhiyun 		disable_irq_wake(i2c->irq);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	return 0;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(rtmv20_pm, rtmv20_suspend, rtmv20_resume);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun static const struct of_device_id __maybe_unused rtmv20_of_id[] = {
420*4882a593Smuzhiyun 	{ .compatible = "richtek,rtmv20", },
421*4882a593Smuzhiyun 	{}
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rtmv20_of_id);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun static struct i2c_driver rtmv20_driver = {
426*4882a593Smuzhiyun 	.driver = {
427*4882a593Smuzhiyun 		.name = "rtmv20",
428*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(rtmv20_of_id),
429*4882a593Smuzhiyun 		.pm = &rtmv20_pm,
430*4882a593Smuzhiyun 	},
431*4882a593Smuzhiyun 	.probe_new = rtmv20_probe,
432*4882a593Smuzhiyun };
433*4882a593Smuzhiyun module_i2c_driver(rtmv20_driver);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun MODULE_AUTHOR("ChiYuan Huang <cy_huang@richtek.com>");
436*4882a593Smuzhiyun MODULE_DESCRIPTION("Richtek RTMV20 Regulator Driver");
437*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
438