1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2012-2015, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/bitops.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/ktime.h>
17*4882a593Smuzhiyun #include <linux/regulator/driver.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include <linux/list.h>
20*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
21*4882a593Smuzhiyun #include <linux/io.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* Pin control enable input pins. */
24*4882a593Smuzhiyun #define SPMI_REGULATOR_PIN_CTRL_ENABLE_NONE 0x00
25*4882a593Smuzhiyun #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN0 0x01
26*4882a593Smuzhiyun #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN1 0x02
27*4882a593Smuzhiyun #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN2 0x04
28*4882a593Smuzhiyun #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN3 0x08
29*4882a593Smuzhiyun #define SPMI_REGULATOR_PIN_CTRL_ENABLE_HW_DEFAULT 0x10
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* Pin control high power mode input pins. */
32*4882a593Smuzhiyun #define SPMI_REGULATOR_PIN_CTRL_HPM_NONE 0x00
33*4882a593Smuzhiyun #define SPMI_REGULATOR_PIN_CTRL_HPM_EN0 0x01
34*4882a593Smuzhiyun #define SPMI_REGULATOR_PIN_CTRL_HPM_EN1 0x02
35*4882a593Smuzhiyun #define SPMI_REGULATOR_PIN_CTRL_HPM_EN2 0x04
36*4882a593Smuzhiyun #define SPMI_REGULATOR_PIN_CTRL_HPM_EN3 0x08
37*4882a593Smuzhiyun #define SPMI_REGULATOR_PIN_CTRL_HPM_SLEEP_B 0x10
38*4882a593Smuzhiyun #define SPMI_REGULATOR_PIN_CTRL_HPM_HW_DEFAULT 0x20
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun * Used with enable parameters to specify that hardware default register values
42*4882a593Smuzhiyun * should be left unaltered.
43*4882a593Smuzhiyun */
44*4882a593Smuzhiyun #define SPMI_REGULATOR_USE_HW_DEFAULT 2
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* Soft start strength of a voltage switch type regulator */
47*4882a593Smuzhiyun enum spmi_vs_soft_start_str {
48*4882a593Smuzhiyun SPMI_VS_SOFT_START_STR_0P05_UA = 0,
49*4882a593Smuzhiyun SPMI_VS_SOFT_START_STR_0P25_UA,
50*4882a593Smuzhiyun SPMI_VS_SOFT_START_STR_0P55_UA,
51*4882a593Smuzhiyun SPMI_VS_SOFT_START_STR_0P75_UA,
52*4882a593Smuzhiyun SPMI_VS_SOFT_START_STR_HW_DEFAULT,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /**
56*4882a593Smuzhiyun * struct spmi_regulator_init_data - spmi-regulator initialization data
57*4882a593Smuzhiyun * @pin_ctrl_enable: Bit mask specifying which hardware pins should be
58*4882a593Smuzhiyun * used to enable the regulator, if any
59*4882a593Smuzhiyun * Value should be an ORing of
60*4882a593Smuzhiyun * SPMI_REGULATOR_PIN_CTRL_ENABLE_* constants. If
61*4882a593Smuzhiyun * the bit specified by
62*4882a593Smuzhiyun * SPMI_REGULATOR_PIN_CTRL_ENABLE_HW_DEFAULT is
63*4882a593Smuzhiyun * set, then pin control enable hardware registers
64*4882a593Smuzhiyun * will not be modified.
65*4882a593Smuzhiyun * @pin_ctrl_hpm: Bit mask specifying which hardware pins should be
66*4882a593Smuzhiyun * used to force the regulator into high power
67*4882a593Smuzhiyun * mode, if any
68*4882a593Smuzhiyun * Value should be an ORing of
69*4882a593Smuzhiyun * SPMI_REGULATOR_PIN_CTRL_HPM_* constants. If
70*4882a593Smuzhiyun * the bit specified by
71*4882a593Smuzhiyun * SPMI_REGULATOR_PIN_CTRL_HPM_HW_DEFAULT is
72*4882a593Smuzhiyun * set, then pin control mode hardware registers
73*4882a593Smuzhiyun * will not be modified.
74*4882a593Smuzhiyun * @vs_soft_start_strength: This parameter sets the soft start strength for
75*4882a593Smuzhiyun * voltage switch type regulators. Its value
76*4882a593Smuzhiyun * should be one of SPMI_VS_SOFT_START_STR_*. If
77*4882a593Smuzhiyun * its value is SPMI_VS_SOFT_START_STR_HW_DEFAULT,
78*4882a593Smuzhiyun * then the soft start strength will be left at its
79*4882a593Smuzhiyun * default hardware value.
80*4882a593Smuzhiyun */
81*4882a593Smuzhiyun struct spmi_regulator_init_data {
82*4882a593Smuzhiyun unsigned pin_ctrl_enable;
83*4882a593Smuzhiyun unsigned pin_ctrl_hpm;
84*4882a593Smuzhiyun enum spmi_vs_soft_start_str vs_soft_start_strength;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* These types correspond to unique register layouts. */
88*4882a593Smuzhiyun enum spmi_regulator_logical_type {
89*4882a593Smuzhiyun SPMI_REGULATOR_LOGICAL_TYPE_SMPS,
90*4882a593Smuzhiyun SPMI_REGULATOR_LOGICAL_TYPE_LDO,
91*4882a593Smuzhiyun SPMI_REGULATOR_LOGICAL_TYPE_VS,
92*4882a593Smuzhiyun SPMI_REGULATOR_LOGICAL_TYPE_BOOST,
93*4882a593Smuzhiyun SPMI_REGULATOR_LOGICAL_TYPE_FTSMPS,
94*4882a593Smuzhiyun SPMI_REGULATOR_LOGICAL_TYPE_BOOST_BYP,
95*4882a593Smuzhiyun SPMI_REGULATOR_LOGICAL_TYPE_LN_LDO,
96*4882a593Smuzhiyun SPMI_REGULATOR_LOGICAL_TYPE_ULT_LO_SMPS,
97*4882a593Smuzhiyun SPMI_REGULATOR_LOGICAL_TYPE_ULT_HO_SMPS,
98*4882a593Smuzhiyun SPMI_REGULATOR_LOGICAL_TYPE_ULT_LDO,
99*4882a593Smuzhiyun SPMI_REGULATOR_LOGICAL_TYPE_FTSMPS426,
100*4882a593Smuzhiyun SPMI_REGULATOR_LOGICAL_TYPE_HFS430,
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun enum spmi_regulator_type {
104*4882a593Smuzhiyun SPMI_REGULATOR_TYPE_BUCK = 0x03,
105*4882a593Smuzhiyun SPMI_REGULATOR_TYPE_LDO = 0x04,
106*4882a593Smuzhiyun SPMI_REGULATOR_TYPE_VS = 0x05,
107*4882a593Smuzhiyun SPMI_REGULATOR_TYPE_BOOST = 0x1b,
108*4882a593Smuzhiyun SPMI_REGULATOR_TYPE_FTS = 0x1c,
109*4882a593Smuzhiyun SPMI_REGULATOR_TYPE_BOOST_BYP = 0x1f,
110*4882a593Smuzhiyun SPMI_REGULATOR_TYPE_ULT_LDO = 0x21,
111*4882a593Smuzhiyun SPMI_REGULATOR_TYPE_ULT_BUCK = 0x22,
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun enum spmi_regulator_subtype {
115*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_GP_CTL = 0x08,
116*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_RF_CTL = 0x09,
117*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_N50 = 0x01,
118*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_N150 = 0x02,
119*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_N300 = 0x03,
120*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_N600 = 0x04,
121*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_N1200 = 0x05,
122*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_N600_ST = 0x06,
123*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_N1200_ST = 0x07,
124*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_N900_ST = 0x14,
125*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_N300_ST = 0x15,
126*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_P50 = 0x08,
127*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_P150 = 0x09,
128*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_P300 = 0x0a,
129*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_P600 = 0x0b,
130*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_P1200 = 0x0c,
131*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_LN = 0x10,
132*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_LV_P50 = 0x28,
133*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_LV_P150 = 0x29,
134*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_LV_P300 = 0x2a,
135*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_LV_P600 = 0x2b,
136*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_LV_P1200 = 0x2c,
137*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_LV_P450 = 0x2d,
138*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_HT_N300_ST = 0x30,
139*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_HT_N600_ST = 0x31,
140*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_HT_N1200_ST = 0x32,
141*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_HT_LVP150 = 0x3b,
142*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_HT_LVP300 = 0x3c,
143*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_L660_N300_ST = 0x42,
144*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_L660_N600_ST = 0x43,
145*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_L660_P50 = 0x46,
146*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_L660_P150 = 0x47,
147*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_L660_P600 = 0x49,
148*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_L660_LVP150 = 0x4d,
149*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_L660_LVP600 = 0x4f,
150*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_LV100 = 0x01,
151*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_LV300 = 0x02,
152*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_MV300 = 0x08,
153*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_MV500 = 0x09,
154*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_HDMI = 0x10,
155*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_OTG = 0x11,
156*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_5V_BOOST = 0x01,
157*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_FTS_CTL = 0x08,
158*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_FTS2p5_CTL = 0x09,
159*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_FTS426_CTL = 0x0a,
160*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_BB_2A = 0x01,
161*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_ULT_HF_CTL1 = 0x0d,
162*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_ULT_HF_CTL2 = 0x0e,
163*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_ULT_HF_CTL3 = 0x0f,
164*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_ULT_HF_CTL4 = 0x10,
165*4882a593Smuzhiyun SPMI_REGULATOR_SUBTYPE_HFS430 = 0x0a,
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun enum spmi_common_regulator_registers {
169*4882a593Smuzhiyun SPMI_COMMON_REG_DIG_MAJOR_REV = 0x01,
170*4882a593Smuzhiyun SPMI_COMMON_REG_TYPE = 0x04,
171*4882a593Smuzhiyun SPMI_COMMON_REG_SUBTYPE = 0x05,
172*4882a593Smuzhiyun SPMI_COMMON_REG_VOLTAGE_RANGE = 0x40,
173*4882a593Smuzhiyun SPMI_COMMON_REG_VOLTAGE_SET = 0x41,
174*4882a593Smuzhiyun SPMI_COMMON_REG_MODE = 0x45,
175*4882a593Smuzhiyun SPMI_COMMON_REG_ENABLE = 0x46,
176*4882a593Smuzhiyun SPMI_COMMON_REG_PULL_DOWN = 0x48,
177*4882a593Smuzhiyun SPMI_COMMON_REG_SOFT_START = 0x4c,
178*4882a593Smuzhiyun SPMI_COMMON_REG_STEP_CTRL = 0x61,
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun * Second common register layout used by newer devices starting with ftsmps426
183*4882a593Smuzhiyun * Note that some of the registers from the first common layout remain
184*4882a593Smuzhiyun * unchanged and their definition is not duplicated.
185*4882a593Smuzhiyun */
186*4882a593Smuzhiyun enum spmi_ftsmps426_regulator_registers {
187*4882a593Smuzhiyun SPMI_FTSMPS426_REG_VOLTAGE_LSB = 0x40,
188*4882a593Smuzhiyun SPMI_FTSMPS426_REG_VOLTAGE_MSB = 0x41,
189*4882a593Smuzhiyun SPMI_FTSMPS426_REG_VOLTAGE_ULS_LSB = 0x68,
190*4882a593Smuzhiyun SPMI_FTSMPS426_REG_VOLTAGE_ULS_MSB = 0x69,
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun enum spmi_vs_registers {
194*4882a593Smuzhiyun SPMI_VS_REG_OCP = 0x4a,
195*4882a593Smuzhiyun SPMI_VS_REG_SOFT_START = 0x4c,
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun enum spmi_boost_registers {
199*4882a593Smuzhiyun SPMI_BOOST_REG_CURRENT_LIMIT = 0x4a,
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun enum spmi_boost_byp_registers {
203*4882a593Smuzhiyun SPMI_BOOST_BYP_REG_CURRENT_LIMIT = 0x4b,
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun enum spmi_saw3_registers {
207*4882a593Smuzhiyun SAW3_SECURE = 0x00,
208*4882a593Smuzhiyun SAW3_ID = 0x04,
209*4882a593Smuzhiyun SAW3_SPM_STS = 0x0C,
210*4882a593Smuzhiyun SAW3_AVS_STS = 0x10,
211*4882a593Smuzhiyun SAW3_PMIC_STS = 0x14,
212*4882a593Smuzhiyun SAW3_RST = 0x18,
213*4882a593Smuzhiyun SAW3_VCTL = 0x1C,
214*4882a593Smuzhiyun SAW3_AVS_CTL = 0x20,
215*4882a593Smuzhiyun SAW3_AVS_LIMIT = 0x24,
216*4882a593Smuzhiyun SAW3_AVS_DLY = 0x28,
217*4882a593Smuzhiyun SAW3_AVS_HYSTERESIS = 0x2C,
218*4882a593Smuzhiyun SAW3_SPM_STS2 = 0x38,
219*4882a593Smuzhiyun SAW3_SPM_PMIC_DATA_3 = 0x4C,
220*4882a593Smuzhiyun SAW3_VERSION = 0xFD0,
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* Used for indexing into ctrl_reg. These are offets from 0x40 */
224*4882a593Smuzhiyun enum spmi_common_control_register_index {
225*4882a593Smuzhiyun SPMI_COMMON_IDX_VOLTAGE_RANGE = 0,
226*4882a593Smuzhiyun SPMI_COMMON_IDX_VOLTAGE_SET = 1,
227*4882a593Smuzhiyun SPMI_COMMON_IDX_MODE = 5,
228*4882a593Smuzhiyun SPMI_COMMON_IDX_ENABLE = 6,
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* Common regulator control register layout */
232*4882a593Smuzhiyun #define SPMI_COMMON_ENABLE_MASK 0x80
233*4882a593Smuzhiyun #define SPMI_COMMON_ENABLE 0x80
234*4882a593Smuzhiyun #define SPMI_COMMON_DISABLE 0x00
235*4882a593Smuzhiyun #define SPMI_COMMON_ENABLE_FOLLOW_HW_EN3_MASK 0x08
236*4882a593Smuzhiyun #define SPMI_COMMON_ENABLE_FOLLOW_HW_EN2_MASK 0x04
237*4882a593Smuzhiyun #define SPMI_COMMON_ENABLE_FOLLOW_HW_EN1_MASK 0x02
238*4882a593Smuzhiyun #define SPMI_COMMON_ENABLE_FOLLOW_HW_EN0_MASK 0x01
239*4882a593Smuzhiyun #define SPMI_COMMON_ENABLE_FOLLOW_ALL_MASK 0x0f
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* Common regulator mode register layout */
242*4882a593Smuzhiyun #define SPMI_COMMON_MODE_HPM_MASK 0x80
243*4882a593Smuzhiyun #define SPMI_COMMON_MODE_AUTO_MASK 0x40
244*4882a593Smuzhiyun #define SPMI_COMMON_MODE_BYPASS_MASK 0x20
245*4882a593Smuzhiyun #define SPMI_COMMON_MODE_FOLLOW_AWAKE_MASK 0x10
246*4882a593Smuzhiyun #define SPMI_COMMON_MODE_FOLLOW_HW_EN3_MASK 0x08
247*4882a593Smuzhiyun #define SPMI_COMMON_MODE_FOLLOW_HW_EN2_MASK 0x04
248*4882a593Smuzhiyun #define SPMI_COMMON_MODE_FOLLOW_HW_EN1_MASK 0x02
249*4882a593Smuzhiyun #define SPMI_COMMON_MODE_FOLLOW_HW_EN0_MASK 0x01
250*4882a593Smuzhiyun #define SPMI_COMMON_MODE_FOLLOW_ALL_MASK 0x1f
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun #define SPMI_FTSMPS426_MODE_BYPASS_MASK 3
253*4882a593Smuzhiyun #define SPMI_FTSMPS426_MODE_RETENTION_MASK 4
254*4882a593Smuzhiyun #define SPMI_FTSMPS426_MODE_LPM_MASK 5
255*4882a593Smuzhiyun #define SPMI_FTSMPS426_MODE_AUTO_MASK 6
256*4882a593Smuzhiyun #define SPMI_FTSMPS426_MODE_HPM_MASK 7
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun #define SPMI_FTSMPS426_MODE_MASK 0x07
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* Common regulator pull down control register layout */
261*4882a593Smuzhiyun #define SPMI_COMMON_PULL_DOWN_ENABLE_MASK 0x80
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* LDO regulator current limit control register layout */
264*4882a593Smuzhiyun #define SPMI_LDO_CURRENT_LIMIT_ENABLE_MASK 0x80
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* LDO regulator soft start control register layout */
267*4882a593Smuzhiyun #define SPMI_LDO_SOFT_START_ENABLE_MASK 0x80
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* VS regulator over current protection control register layout */
270*4882a593Smuzhiyun #define SPMI_VS_OCP_OVERRIDE 0x01
271*4882a593Smuzhiyun #define SPMI_VS_OCP_NO_OVERRIDE 0x00
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* VS regulator soft start control register layout */
274*4882a593Smuzhiyun #define SPMI_VS_SOFT_START_ENABLE_MASK 0x80
275*4882a593Smuzhiyun #define SPMI_VS_SOFT_START_SEL_MASK 0x03
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* Boost regulator current limit control register layout */
278*4882a593Smuzhiyun #define SPMI_BOOST_CURRENT_LIMIT_ENABLE_MASK 0x80
279*4882a593Smuzhiyun #define SPMI_BOOST_CURRENT_LIMIT_MASK 0x07
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun #define SPMI_VS_OCP_DEFAULT_MAX_RETRIES 10
282*4882a593Smuzhiyun #define SPMI_VS_OCP_DEFAULT_RETRY_DELAY_MS 30
283*4882a593Smuzhiyun #define SPMI_VS_OCP_FALL_DELAY_US 90
284*4882a593Smuzhiyun #define SPMI_VS_OCP_FAULT_DELAY_US 20000
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun #define SPMI_FTSMPS_STEP_CTRL_STEP_MASK 0x18
287*4882a593Smuzhiyun #define SPMI_FTSMPS_STEP_CTRL_STEP_SHIFT 3
288*4882a593Smuzhiyun #define SPMI_FTSMPS_STEP_CTRL_DELAY_MASK 0x07
289*4882a593Smuzhiyun #define SPMI_FTSMPS_STEP_CTRL_DELAY_SHIFT 0
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /* Clock rate in kHz of the FTSMPS regulator reference clock. */
292*4882a593Smuzhiyun #define SPMI_FTSMPS_CLOCK_RATE 19200
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* Minimum voltage stepper delay for each step. */
295*4882a593Smuzhiyun #define SPMI_FTSMPS_STEP_DELAY 8
296*4882a593Smuzhiyun #define SPMI_DEFAULT_STEP_DELAY 20
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /*
299*4882a593Smuzhiyun * The ratio SPMI_FTSMPS_STEP_MARGIN_NUM/SPMI_FTSMPS_STEP_MARGIN_DEN is used to
300*4882a593Smuzhiyun * adjust the step rate in order to account for oscillator variance.
301*4882a593Smuzhiyun */
302*4882a593Smuzhiyun #define SPMI_FTSMPS_STEP_MARGIN_NUM 4
303*4882a593Smuzhiyun #define SPMI_FTSMPS_STEP_MARGIN_DEN 5
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun #define SPMI_FTSMPS426_STEP_CTRL_DELAY_MASK 0x03
306*4882a593Smuzhiyun #define SPMI_FTSMPS426_STEP_CTRL_DELAY_SHIFT 0
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /* Clock rate in kHz of the FTSMPS426 regulator reference clock. */
309*4882a593Smuzhiyun #define SPMI_FTSMPS426_CLOCK_RATE 4800
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun #define SPMI_HFS430_CLOCK_RATE 1600
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* Minimum voltage stepper delay for each step. */
314*4882a593Smuzhiyun #define SPMI_FTSMPS426_STEP_DELAY 2
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /*
317*4882a593Smuzhiyun * The ratio SPMI_FTSMPS426_STEP_MARGIN_NUM/SPMI_FTSMPS426_STEP_MARGIN_DEN is
318*4882a593Smuzhiyun * used to adjust the step rate in order to account for oscillator variance.
319*4882a593Smuzhiyun */
320*4882a593Smuzhiyun #define SPMI_FTSMPS426_STEP_MARGIN_NUM 10
321*4882a593Smuzhiyun #define SPMI_FTSMPS426_STEP_MARGIN_DEN 11
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* VSET value to decide the range of ULT SMPS */
325*4882a593Smuzhiyun #define ULT_SMPS_RANGE_SPLIT 0x60
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /**
328*4882a593Smuzhiyun * struct spmi_voltage_range - regulator set point voltage mapping description
329*4882a593Smuzhiyun * @min_uV: Minimum programmable output voltage resulting from
330*4882a593Smuzhiyun * set point register value 0x00
331*4882a593Smuzhiyun * @max_uV: Maximum programmable output voltage
332*4882a593Smuzhiyun * @step_uV: Output voltage increase resulting from the set point
333*4882a593Smuzhiyun * register value increasing by 1
334*4882a593Smuzhiyun * @set_point_min_uV: Minimum allowed voltage
335*4882a593Smuzhiyun * @set_point_max_uV: Maximum allowed voltage. This may be tweaked in order
336*4882a593Smuzhiyun * to pick which range should be used in the case of
337*4882a593Smuzhiyun * overlapping set points.
338*4882a593Smuzhiyun * @n_voltages: Number of preferred voltage set points present in this
339*4882a593Smuzhiyun * range
340*4882a593Smuzhiyun * @range_sel: Voltage range register value corresponding to this range
341*4882a593Smuzhiyun *
342*4882a593Smuzhiyun * The following relationships must be true for the values used in this struct:
343*4882a593Smuzhiyun * (max_uV - min_uV) % step_uV == 0
344*4882a593Smuzhiyun * (set_point_min_uV - min_uV) % step_uV == 0*
345*4882a593Smuzhiyun * (set_point_max_uV - min_uV) % step_uV == 0*
346*4882a593Smuzhiyun * n_voltages = (set_point_max_uV - set_point_min_uV) / step_uV + 1
347*4882a593Smuzhiyun *
348*4882a593Smuzhiyun * *Note, set_point_min_uV == set_point_max_uV == 0 is allowed in order to
349*4882a593Smuzhiyun * specify that the voltage range has meaning, but is not preferred.
350*4882a593Smuzhiyun */
351*4882a593Smuzhiyun struct spmi_voltage_range {
352*4882a593Smuzhiyun int min_uV;
353*4882a593Smuzhiyun int max_uV;
354*4882a593Smuzhiyun int step_uV;
355*4882a593Smuzhiyun int set_point_min_uV;
356*4882a593Smuzhiyun int set_point_max_uV;
357*4882a593Smuzhiyun unsigned n_voltages;
358*4882a593Smuzhiyun u8 range_sel;
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /*
362*4882a593Smuzhiyun * The ranges specified in the spmi_voltage_set_points struct must be listed
363*4882a593Smuzhiyun * so that range[i].set_point_max_uV < range[i+1].set_point_min_uV.
364*4882a593Smuzhiyun */
365*4882a593Smuzhiyun struct spmi_voltage_set_points {
366*4882a593Smuzhiyun struct spmi_voltage_range *range;
367*4882a593Smuzhiyun int count;
368*4882a593Smuzhiyun unsigned n_voltages;
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun struct spmi_regulator {
372*4882a593Smuzhiyun struct regulator_desc desc;
373*4882a593Smuzhiyun struct device *dev;
374*4882a593Smuzhiyun struct delayed_work ocp_work;
375*4882a593Smuzhiyun struct regmap *regmap;
376*4882a593Smuzhiyun struct spmi_voltage_set_points *set_points;
377*4882a593Smuzhiyun enum spmi_regulator_logical_type logical_type;
378*4882a593Smuzhiyun int ocp_irq;
379*4882a593Smuzhiyun int ocp_count;
380*4882a593Smuzhiyun int ocp_max_retries;
381*4882a593Smuzhiyun int ocp_retry_delay_ms;
382*4882a593Smuzhiyun int hpm_min_load;
383*4882a593Smuzhiyun int slew_rate;
384*4882a593Smuzhiyun ktime_t vs_enable_time;
385*4882a593Smuzhiyun u16 base;
386*4882a593Smuzhiyun struct list_head node;
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun struct spmi_regulator_mapping {
390*4882a593Smuzhiyun enum spmi_regulator_type type;
391*4882a593Smuzhiyun enum spmi_regulator_subtype subtype;
392*4882a593Smuzhiyun enum spmi_regulator_logical_type logical_type;
393*4882a593Smuzhiyun u32 revision_min;
394*4882a593Smuzhiyun u32 revision_max;
395*4882a593Smuzhiyun const struct regulator_ops *ops;
396*4882a593Smuzhiyun struct spmi_voltage_set_points *set_points;
397*4882a593Smuzhiyun int hpm_min_load;
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun struct spmi_regulator_data {
401*4882a593Smuzhiyun const char *name;
402*4882a593Smuzhiyun u16 base;
403*4882a593Smuzhiyun const char *supply;
404*4882a593Smuzhiyun const char *ocp;
405*4882a593Smuzhiyun u16 force_type;
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun #define SPMI_VREG(_type, _subtype, _dig_major_min, _dig_major_max, \
409*4882a593Smuzhiyun _logical_type, _ops_val, _set_points_val, _hpm_min_load) \
410*4882a593Smuzhiyun { \
411*4882a593Smuzhiyun .type = SPMI_REGULATOR_TYPE_##_type, \
412*4882a593Smuzhiyun .subtype = SPMI_REGULATOR_SUBTYPE_##_subtype, \
413*4882a593Smuzhiyun .revision_min = _dig_major_min, \
414*4882a593Smuzhiyun .revision_max = _dig_major_max, \
415*4882a593Smuzhiyun .logical_type = SPMI_REGULATOR_LOGICAL_TYPE_##_logical_type, \
416*4882a593Smuzhiyun .ops = &spmi_##_ops_val##_ops, \
417*4882a593Smuzhiyun .set_points = &_set_points_val##_set_points, \
418*4882a593Smuzhiyun .hpm_min_load = _hpm_min_load, \
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun #define SPMI_VREG_VS(_subtype, _dig_major_min, _dig_major_max) \
422*4882a593Smuzhiyun { \
423*4882a593Smuzhiyun .type = SPMI_REGULATOR_TYPE_VS, \
424*4882a593Smuzhiyun .subtype = SPMI_REGULATOR_SUBTYPE_##_subtype, \
425*4882a593Smuzhiyun .revision_min = _dig_major_min, \
426*4882a593Smuzhiyun .revision_max = _dig_major_max, \
427*4882a593Smuzhiyun .logical_type = SPMI_REGULATOR_LOGICAL_TYPE_VS, \
428*4882a593Smuzhiyun .ops = &spmi_vs_ops, \
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun #define SPMI_VOLTAGE_RANGE(_range_sel, _min_uV, _set_point_min_uV, \
432*4882a593Smuzhiyun _set_point_max_uV, _max_uV, _step_uV) \
433*4882a593Smuzhiyun { \
434*4882a593Smuzhiyun .min_uV = _min_uV, \
435*4882a593Smuzhiyun .max_uV = _max_uV, \
436*4882a593Smuzhiyun .set_point_min_uV = _set_point_min_uV, \
437*4882a593Smuzhiyun .set_point_max_uV = _set_point_max_uV, \
438*4882a593Smuzhiyun .step_uV = _step_uV, \
439*4882a593Smuzhiyun .range_sel = _range_sel, \
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun #define DEFINE_SPMI_SET_POINTS(name) \
443*4882a593Smuzhiyun struct spmi_voltage_set_points name##_set_points = { \
444*4882a593Smuzhiyun .range = name##_ranges, \
445*4882a593Smuzhiyun .count = ARRAY_SIZE(name##_ranges), \
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /*
449*4882a593Smuzhiyun * These tables contain the physically available PMIC regulator voltage setpoint
450*4882a593Smuzhiyun * ranges. Where two ranges overlap in hardware, one of the ranges is trimmed
451*4882a593Smuzhiyun * to ensure that the setpoints available to software are monotonically
452*4882a593Smuzhiyun * increasing and unique. The set_voltage callback functions expect these
453*4882a593Smuzhiyun * properties to hold.
454*4882a593Smuzhiyun */
455*4882a593Smuzhiyun static struct spmi_voltage_range pldo_ranges[] = {
456*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(2, 750000, 750000, 1537500, 1537500, 12500),
457*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(3, 1500000, 1550000, 3075000, 3075000, 25000),
458*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(4, 1750000, 3100000, 4900000, 4900000, 50000),
459*4882a593Smuzhiyun };
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun static struct spmi_voltage_range nldo1_ranges[] = {
462*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(2, 750000, 750000, 1537500, 1537500, 12500),
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun static struct spmi_voltage_range nldo2_ranges[] = {
466*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(0, 375000, 0, 0, 1537500, 12500),
467*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(1, 375000, 375000, 768750, 768750, 6250),
468*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(2, 750000, 775000, 1537500, 1537500, 12500),
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun static struct spmi_voltage_range nldo3_ranges[] = {
472*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(0, 375000, 375000, 1537500, 1537500, 12500),
473*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(1, 375000, 0, 0, 1537500, 12500),
474*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(2, 750000, 0, 0, 1537500, 12500),
475*4882a593Smuzhiyun };
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun static struct spmi_voltage_range ln_ldo_ranges[] = {
478*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(1, 690000, 690000, 1110000, 1110000, 60000),
479*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(0, 1380000, 1380000, 2220000, 2220000, 120000),
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun static struct spmi_voltage_range smps_ranges[] = {
483*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(0, 375000, 375000, 1562500, 1562500, 12500),
484*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(1, 1550000, 1575000, 3125000, 3125000, 25000),
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun static struct spmi_voltage_range ftsmps_ranges[] = {
488*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(0, 0, 350000, 1275000, 1275000, 5000),
489*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(1, 0, 1280000, 2040000, 2040000, 10000),
490*4882a593Smuzhiyun };
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun static struct spmi_voltage_range ftsmps2p5_ranges[] = {
493*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(0, 80000, 350000, 1355000, 1355000, 5000),
494*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(1, 160000, 1360000, 2200000, 2200000, 10000),
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun static struct spmi_voltage_range ftsmps426_ranges[] = {
498*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(0, 0, 320000, 1352000, 1352000, 4000),
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun static struct spmi_voltage_range boost_ranges[] = {
502*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(0, 4000000, 4000000, 5550000, 5550000, 50000),
503*4882a593Smuzhiyun };
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun static struct spmi_voltage_range boost_byp_ranges[] = {
506*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(0, 2500000, 2500000, 5200000, 5650000, 50000),
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun static struct spmi_voltage_range ult_lo_smps_ranges[] = {
510*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(0, 375000, 375000, 1562500, 1562500, 12500),
511*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(1, 750000, 0, 0, 1525000, 25000),
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun static struct spmi_voltage_range ult_ho_smps_ranges[] = {
515*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(0, 1550000, 1550000, 2325000, 2325000, 25000),
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun static struct spmi_voltage_range ult_nldo_ranges[] = {
519*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(0, 375000, 375000, 1537500, 1537500, 12500),
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun static struct spmi_voltage_range ult_pldo_ranges[] = {
523*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(0, 1750000, 1750000, 3337500, 3337500, 12500),
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun static struct spmi_voltage_range pldo660_ranges[] = {
527*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(0, 1504000, 1504000, 3544000, 3544000, 8000),
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun static struct spmi_voltage_range nldo660_ranges[] = {
531*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(0, 320000, 320000, 1304000, 1304000, 8000),
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun static struct spmi_voltage_range ht_lvpldo_ranges[] = {
535*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(0, 1504000, 1504000, 2000000, 2000000, 8000),
536*4882a593Smuzhiyun };
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun static struct spmi_voltage_range ht_nldo_ranges[] = {
539*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(0, 312000, 312000, 1304000, 1304000, 8000),
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun static struct spmi_voltage_range hfs430_ranges[] = {
543*4882a593Smuzhiyun SPMI_VOLTAGE_RANGE(0, 320000, 320000, 2040000, 2040000, 8000),
544*4882a593Smuzhiyun };
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun static DEFINE_SPMI_SET_POINTS(pldo);
547*4882a593Smuzhiyun static DEFINE_SPMI_SET_POINTS(nldo1);
548*4882a593Smuzhiyun static DEFINE_SPMI_SET_POINTS(nldo2);
549*4882a593Smuzhiyun static DEFINE_SPMI_SET_POINTS(nldo3);
550*4882a593Smuzhiyun static DEFINE_SPMI_SET_POINTS(ln_ldo);
551*4882a593Smuzhiyun static DEFINE_SPMI_SET_POINTS(smps);
552*4882a593Smuzhiyun static DEFINE_SPMI_SET_POINTS(ftsmps);
553*4882a593Smuzhiyun static DEFINE_SPMI_SET_POINTS(ftsmps2p5);
554*4882a593Smuzhiyun static DEFINE_SPMI_SET_POINTS(ftsmps426);
555*4882a593Smuzhiyun static DEFINE_SPMI_SET_POINTS(boost);
556*4882a593Smuzhiyun static DEFINE_SPMI_SET_POINTS(boost_byp);
557*4882a593Smuzhiyun static DEFINE_SPMI_SET_POINTS(ult_lo_smps);
558*4882a593Smuzhiyun static DEFINE_SPMI_SET_POINTS(ult_ho_smps);
559*4882a593Smuzhiyun static DEFINE_SPMI_SET_POINTS(ult_nldo);
560*4882a593Smuzhiyun static DEFINE_SPMI_SET_POINTS(ult_pldo);
561*4882a593Smuzhiyun static DEFINE_SPMI_SET_POINTS(pldo660);
562*4882a593Smuzhiyun static DEFINE_SPMI_SET_POINTS(nldo660);
563*4882a593Smuzhiyun static DEFINE_SPMI_SET_POINTS(ht_lvpldo);
564*4882a593Smuzhiyun static DEFINE_SPMI_SET_POINTS(ht_nldo);
565*4882a593Smuzhiyun static DEFINE_SPMI_SET_POINTS(hfs430);
566*4882a593Smuzhiyun
spmi_vreg_read(struct spmi_regulator * vreg,u16 addr,u8 * buf,int len)567*4882a593Smuzhiyun static inline int spmi_vreg_read(struct spmi_regulator *vreg, u16 addr, u8 *buf,
568*4882a593Smuzhiyun int len)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun return regmap_bulk_read(vreg->regmap, vreg->base + addr, buf, len);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun
spmi_vreg_write(struct spmi_regulator * vreg,u16 addr,u8 * buf,int len)573*4882a593Smuzhiyun static inline int spmi_vreg_write(struct spmi_regulator *vreg, u16 addr,
574*4882a593Smuzhiyun u8 *buf, int len)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun return regmap_bulk_write(vreg->regmap, vreg->base + addr, buf, len);
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
spmi_vreg_update_bits(struct spmi_regulator * vreg,u16 addr,u8 val,u8 mask)579*4882a593Smuzhiyun static int spmi_vreg_update_bits(struct spmi_regulator *vreg, u16 addr, u8 val,
580*4882a593Smuzhiyun u8 mask)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun return regmap_update_bits(vreg->regmap, vreg->base + addr, mask, val);
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
spmi_regulator_vs_enable(struct regulator_dev * rdev)585*4882a593Smuzhiyun static int spmi_regulator_vs_enable(struct regulator_dev *rdev)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun if (vreg->ocp_irq) {
590*4882a593Smuzhiyun vreg->ocp_count = 0;
591*4882a593Smuzhiyun vreg->vs_enable_time = ktime_get();
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun return regulator_enable_regmap(rdev);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
spmi_regulator_vs_ocp(struct regulator_dev * rdev)597*4882a593Smuzhiyun static int spmi_regulator_vs_ocp(struct regulator_dev *rdev)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
600*4882a593Smuzhiyun u8 reg = SPMI_VS_OCP_OVERRIDE;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun return spmi_vreg_write(vreg, SPMI_VS_REG_OCP, ®, 1);
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
spmi_regulator_select_voltage(struct spmi_regulator * vreg,int min_uV,int max_uV)605*4882a593Smuzhiyun static int spmi_regulator_select_voltage(struct spmi_regulator *vreg,
606*4882a593Smuzhiyun int min_uV, int max_uV)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun const struct spmi_voltage_range *range;
609*4882a593Smuzhiyun int uV = min_uV;
610*4882a593Smuzhiyun int lim_min_uV, lim_max_uV, i, range_id, range_max_uV;
611*4882a593Smuzhiyun int selector, voltage_sel;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /* Check if request voltage is outside of physically settable range. */
614*4882a593Smuzhiyun lim_min_uV = vreg->set_points->range[0].set_point_min_uV;
615*4882a593Smuzhiyun lim_max_uV =
616*4882a593Smuzhiyun vreg->set_points->range[vreg->set_points->count - 1].set_point_max_uV;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun if (uV < lim_min_uV && max_uV >= lim_min_uV)
619*4882a593Smuzhiyun uV = lim_min_uV;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun if (uV < lim_min_uV || uV > lim_max_uV) {
622*4882a593Smuzhiyun dev_err(vreg->dev,
623*4882a593Smuzhiyun "request v=[%d, %d] is outside possible v=[%d, %d]\n",
624*4882a593Smuzhiyun min_uV, max_uV, lim_min_uV, lim_max_uV);
625*4882a593Smuzhiyun return -EINVAL;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /* Find the range which uV is inside of. */
629*4882a593Smuzhiyun for (i = vreg->set_points->count - 1; i > 0; i--) {
630*4882a593Smuzhiyun range_max_uV = vreg->set_points->range[i - 1].set_point_max_uV;
631*4882a593Smuzhiyun if (uV > range_max_uV && range_max_uV > 0)
632*4882a593Smuzhiyun break;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun range_id = i;
636*4882a593Smuzhiyun range = &vreg->set_points->range[range_id];
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun /*
639*4882a593Smuzhiyun * Force uV to be an allowed set point by applying a ceiling function to
640*4882a593Smuzhiyun * the uV value.
641*4882a593Smuzhiyun */
642*4882a593Smuzhiyun voltage_sel = DIV_ROUND_UP(uV - range->min_uV, range->step_uV);
643*4882a593Smuzhiyun uV = voltage_sel * range->step_uV + range->min_uV;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun if (uV > max_uV) {
646*4882a593Smuzhiyun dev_err(vreg->dev,
647*4882a593Smuzhiyun "request v=[%d, %d] cannot be met by any set point; "
648*4882a593Smuzhiyun "next set point: %d\n",
649*4882a593Smuzhiyun min_uV, max_uV, uV);
650*4882a593Smuzhiyun return -EINVAL;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun selector = 0;
654*4882a593Smuzhiyun for (i = 0; i < range_id; i++)
655*4882a593Smuzhiyun selector += vreg->set_points->range[i].n_voltages;
656*4882a593Smuzhiyun selector += (uV - range->set_point_min_uV) / range->step_uV;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun return selector;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
spmi_sw_selector_to_hw(struct spmi_regulator * vreg,unsigned selector,u8 * range_sel,u8 * voltage_sel)661*4882a593Smuzhiyun static int spmi_sw_selector_to_hw(struct spmi_regulator *vreg,
662*4882a593Smuzhiyun unsigned selector, u8 *range_sel,
663*4882a593Smuzhiyun u8 *voltage_sel)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun const struct spmi_voltage_range *range, *end;
666*4882a593Smuzhiyun unsigned offset;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun range = vreg->set_points->range;
669*4882a593Smuzhiyun end = range + vreg->set_points->count;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun for (; range < end; range++) {
672*4882a593Smuzhiyun if (selector < range->n_voltages) {
673*4882a593Smuzhiyun /*
674*4882a593Smuzhiyun * hardware selectors between set point min and real
675*4882a593Smuzhiyun * min are invalid so we ignore them
676*4882a593Smuzhiyun */
677*4882a593Smuzhiyun offset = range->set_point_min_uV - range->min_uV;
678*4882a593Smuzhiyun offset /= range->step_uV;
679*4882a593Smuzhiyun *voltage_sel = selector + offset;
680*4882a593Smuzhiyun *range_sel = range->range_sel;
681*4882a593Smuzhiyun return 0;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun selector -= range->n_voltages;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun return -EINVAL;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
spmi_hw_selector_to_sw(struct spmi_regulator * vreg,u8 hw_sel,const struct spmi_voltage_range * range)690*4882a593Smuzhiyun static int spmi_hw_selector_to_sw(struct spmi_regulator *vreg, u8 hw_sel,
691*4882a593Smuzhiyun const struct spmi_voltage_range *range)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun unsigned sw_sel = 0;
694*4882a593Smuzhiyun unsigned offset, max_hw_sel;
695*4882a593Smuzhiyun const struct spmi_voltage_range *r = vreg->set_points->range;
696*4882a593Smuzhiyun const struct spmi_voltage_range *end = r + vreg->set_points->count;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun for (; r < end; r++) {
699*4882a593Smuzhiyun if (r == range && range->n_voltages) {
700*4882a593Smuzhiyun /*
701*4882a593Smuzhiyun * hardware selectors between set point min and real
702*4882a593Smuzhiyun * min and between set point max and real max are
703*4882a593Smuzhiyun * invalid so we return an error if they're
704*4882a593Smuzhiyun * programmed into the hardware
705*4882a593Smuzhiyun */
706*4882a593Smuzhiyun offset = range->set_point_min_uV - range->min_uV;
707*4882a593Smuzhiyun offset /= range->step_uV;
708*4882a593Smuzhiyun if (hw_sel < offset)
709*4882a593Smuzhiyun return -EINVAL;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun max_hw_sel = range->set_point_max_uV - range->min_uV;
712*4882a593Smuzhiyun max_hw_sel /= range->step_uV;
713*4882a593Smuzhiyun if (hw_sel > max_hw_sel)
714*4882a593Smuzhiyun return -EINVAL;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun return sw_sel + hw_sel - offset;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun sw_sel += r->n_voltages;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun return -EINVAL;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun static const struct spmi_voltage_range *
spmi_regulator_find_range(struct spmi_regulator * vreg)725*4882a593Smuzhiyun spmi_regulator_find_range(struct spmi_regulator *vreg)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun u8 range_sel;
728*4882a593Smuzhiyun const struct spmi_voltage_range *range, *end;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun range = vreg->set_points->range;
731*4882a593Smuzhiyun end = range + vreg->set_points->count;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun spmi_vreg_read(vreg, SPMI_COMMON_REG_VOLTAGE_RANGE, &range_sel, 1);
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun for (; range < end; range++)
736*4882a593Smuzhiyun if (range->range_sel == range_sel)
737*4882a593Smuzhiyun return range;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun return NULL;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
spmi_regulator_select_voltage_same_range(struct spmi_regulator * vreg,int min_uV,int max_uV)742*4882a593Smuzhiyun static int spmi_regulator_select_voltage_same_range(struct spmi_regulator *vreg,
743*4882a593Smuzhiyun int min_uV, int max_uV)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun const struct spmi_voltage_range *range;
746*4882a593Smuzhiyun int uV = min_uV;
747*4882a593Smuzhiyun int i, selector;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun range = spmi_regulator_find_range(vreg);
750*4882a593Smuzhiyun if (!range)
751*4882a593Smuzhiyun goto different_range;
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun if (uV < range->min_uV && max_uV >= range->min_uV)
754*4882a593Smuzhiyun uV = range->min_uV;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun if (uV < range->min_uV || uV > range->max_uV) {
757*4882a593Smuzhiyun /* Current range doesn't support the requested voltage. */
758*4882a593Smuzhiyun goto different_range;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun /*
762*4882a593Smuzhiyun * Force uV to be an allowed set point by applying a ceiling function to
763*4882a593Smuzhiyun * the uV value.
764*4882a593Smuzhiyun */
765*4882a593Smuzhiyun uV = DIV_ROUND_UP(uV - range->min_uV, range->step_uV);
766*4882a593Smuzhiyun uV = uV * range->step_uV + range->min_uV;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun if (uV > max_uV) {
769*4882a593Smuzhiyun /*
770*4882a593Smuzhiyun * No set point in the current voltage range is within the
771*4882a593Smuzhiyun * requested min_uV to max_uV range.
772*4882a593Smuzhiyun */
773*4882a593Smuzhiyun goto different_range;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun selector = 0;
777*4882a593Smuzhiyun for (i = 0; i < vreg->set_points->count; i++) {
778*4882a593Smuzhiyun if (uV >= vreg->set_points->range[i].set_point_min_uV
779*4882a593Smuzhiyun && uV <= vreg->set_points->range[i].set_point_max_uV) {
780*4882a593Smuzhiyun selector +=
781*4882a593Smuzhiyun (uV - vreg->set_points->range[i].set_point_min_uV)
782*4882a593Smuzhiyun / vreg->set_points->range[i].step_uV;
783*4882a593Smuzhiyun break;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun selector += vreg->set_points->range[i].n_voltages;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun if (selector >= vreg->set_points->n_voltages)
790*4882a593Smuzhiyun goto different_range;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun return selector;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun different_range:
795*4882a593Smuzhiyun return spmi_regulator_select_voltage(vreg, min_uV, max_uV);
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
spmi_regulator_common_map_voltage(struct regulator_dev * rdev,int min_uV,int max_uV)798*4882a593Smuzhiyun static int spmi_regulator_common_map_voltage(struct regulator_dev *rdev,
799*4882a593Smuzhiyun int min_uV, int max_uV)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun /*
804*4882a593Smuzhiyun * Favor staying in the current voltage range if possible. This avoids
805*4882a593Smuzhiyun * voltage spikes that occur when changing the voltage range.
806*4882a593Smuzhiyun */
807*4882a593Smuzhiyun return spmi_regulator_select_voltage_same_range(vreg, min_uV, max_uV);
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun static int
spmi_regulator_common_set_voltage(struct regulator_dev * rdev,unsigned selector)811*4882a593Smuzhiyun spmi_regulator_common_set_voltage(struct regulator_dev *rdev, unsigned selector)
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
814*4882a593Smuzhiyun int ret;
815*4882a593Smuzhiyun u8 buf[2];
816*4882a593Smuzhiyun u8 range_sel, voltage_sel;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun ret = spmi_sw_selector_to_hw(vreg, selector, &range_sel, &voltage_sel);
819*4882a593Smuzhiyun if (ret)
820*4882a593Smuzhiyun return ret;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun buf[0] = range_sel;
823*4882a593Smuzhiyun buf[1] = voltage_sel;
824*4882a593Smuzhiyun return spmi_vreg_write(vreg, SPMI_COMMON_REG_VOLTAGE_RANGE, buf, 2);
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun static int spmi_regulator_common_list_voltage(struct regulator_dev *rdev,
828*4882a593Smuzhiyun unsigned selector);
829*4882a593Smuzhiyun
spmi_regulator_ftsmps426_set_voltage(struct regulator_dev * rdev,unsigned selector)830*4882a593Smuzhiyun static int spmi_regulator_ftsmps426_set_voltage(struct regulator_dev *rdev,
831*4882a593Smuzhiyun unsigned selector)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
834*4882a593Smuzhiyun u8 buf[2];
835*4882a593Smuzhiyun int mV;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun mV = spmi_regulator_common_list_voltage(rdev, selector) / 1000;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun buf[0] = mV & 0xff;
840*4882a593Smuzhiyun buf[1] = mV >> 8;
841*4882a593Smuzhiyun return spmi_vreg_write(vreg, SPMI_FTSMPS426_REG_VOLTAGE_LSB, buf, 2);
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
spmi_regulator_set_voltage_time_sel(struct regulator_dev * rdev,unsigned int old_selector,unsigned int new_selector)844*4882a593Smuzhiyun static int spmi_regulator_set_voltage_time_sel(struct regulator_dev *rdev,
845*4882a593Smuzhiyun unsigned int old_selector, unsigned int new_selector)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
848*4882a593Smuzhiyun int diff_uV;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun diff_uV = abs(spmi_regulator_common_list_voltage(rdev, new_selector) -
851*4882a593Smuzhiyun spmi_regulator_common_list_voltage(rdev, old_selector));
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun return DIV_ROUND_UP(diff_uV, vreg->slew_rate);
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
spmi_regulator_common_get_voltage(struct regulator_dev * rdev)856*4882a593Smuzhiyun static int spmi_regulator_common_get_voltage(struct regulator_dev *rdev)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
859*4882a593Smuzhiyun const struct spmi_voltage_range *range;
860*4882a593Smuzhiyun u8 voltage_sel;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun spmi_vreg_read(vreg, SPMI_COMMON_REG_VOLTAGE_SET, &voltage_sel, 1);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun range = spmi_regulator_find_range(vreg);
865*4882a593Smuzhiyun if (!range)
866*4882a593Smuzhiyun return -EINVAL;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun return spmi_hw_selector_to_sw(vreg, voltage_sel, range);
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
spmi_regulator_ftsmps426_get_voltage(struct regulator_dev * rdev)871*4882a593Smuzhiyun static int spmi_regulator_ftsmps426_get_voltage(struct regulator_dev *rdev)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
874*4882a593Smuzhiyun const struct spmi_voltage_range *range;
875*4882a593Smuzhiyun u8 buf[2];
876*4882a593Smuzhiyun int uV;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun spmi_vreg_read(vreg, SPMI_FTSMPS426_REG_VOLTAGE_LSB, buf, 2);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun uV = (((unsigned int)buf[1] << 8) | (unsigned int)buf[0]) * 1000;
881*4882a593Smuzhiyun range = vreg->set_points->range;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun return (uV - range->set_point_min_uV) / range->step_uV;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
spmi_regulator_single_map_voltage(struct regulator_dev * rdev,int min_uV,int max_uV)886*4882a593Smuzhiyun static int spmi_regulator_single_map_voltage(struct regulator_dev *rdev,
887*4882a593Smuzhiyun int min_uV, int max_uV)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun return spmi_regulator_select_voltage(vreg, min_uV, max_uV);
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
spmi_regulator_single_range_set_voltage(struct regulator_dev * rdev,unsigned selector)894*4882a593Smuzhiyun static int spmi_regulator_single_range_set_voltage(struct regulator_dev *rdev,
895*4882a593Smuzhiyun unsigned selector)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
898*4882a593Smuzhiyun u8 sel = selector;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun /*
901*4882a593Smuzhiyun * Certain types of regulators do not have a range select register so
902*4882a593Smuzhiyun * only voltage set register needs to be written.
903*4882a593Smuzhiyun */
904*4882a593Smuzhiyun return spmi_vreg_write(vreg, SPMI_COMMON_REG_VOLTAGE_SET, &sel, 1);
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
spmi_regulator_single_range_get_voltage(struct regulator_dev * rdev)907*4882a593Smuzhiyun static int spmi_regulator_single_range_get_voltage(struct regulator_dev *rdev)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
910*4882a593Smuzhiyun u8 selector;
911*4882a593Smuzhiyun int ret;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_VOLTAGE_SET, &selector, 1);
914*4882a593Smuzhiyun if (ret)
915*4882a593Smuzhiyun return ret;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun return selector;
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun
spmi_regulator_ult_lo_smps_set_voltage(struct regulator_dev * rdev,unsigned selector)920*4882a593Smuzhiyun static int spmi_regulator_ult_lo_smps_set_voltage(struct regulator_dev *rdev,
921*4882a593Smuzhiyun unsigned selector)
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
924*4882a593Smuzhiyun int ret;
925*4882a593Smuzhiyun u8 range_sel, voltage_sel;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun ret = spmi_sw_selector_to_hw(vreg, selector, &range_sel, &voltage_sel);
928*4882a593Smuzhiyun if (ret)
929*4882a593Smuzhiyun return ret;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun /*
932*4882a593Smuzhiyun * Calculate VSET based on range
933*4882a593Smuzhiyun * In case of range 0: voltage_sel is a 7 bit value, can be written
934*4882a593Smuzhiyun * witout any modification.
935*4882a593Smuzhiyun * In case of range 1: voltage_sel is a 5 bit value, bits[7-5] set to
936*4882a593Smuzhiyun * [011].
937*4882a593Smuzhiyun */
938*4882a593Smuzhiyun if (range_sel == 1)
939*4882a593Smuzhiyun voltage_sel |= ULT_SMPS_RANGE_SPLIT;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_VOLTAGE_SET,
942*4882a593Smuzhiyun voltage_sel, 0xff);
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
spmi_regulator_ult_lo_smps_get_voltage(struct regulator_dev * rdev)945*4882a593Smuzhiyun static int spmi_regulator_ult_lo_smps_get_voltage(struct regulator_dev *rdev)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
948*4882a593Smuzhiyun const struct spmi_voltage_range *range;
949*4882a593Smuzhiyun u8 voltage_sel;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun spmi_vreg_read(vreg, SPMI_COMMON_REG_VOLTAGE_SET, &voltage_sel, 1);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun range = spmi_regulator_find_range(vreg);
954*4882a593Smuzhiyun if (!range)
955*4882a593Smuzhiyun return -EINVAL;
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun if (range->range_sel == 1)
958*4882a593Smuzhiyun voltage_sel &= ~ULT_SMPS_RANGE_SPLIT;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun return spmi_hw_selector_to_sw(vreg, voltage_sel, range);
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
spmi_regulator_common_list_voltage(struct regulator_dev * rdev,unsigned selector)963*4882a593Smuzhiyun static int spmi_regulator_common_list_voltage(struct regulator_dev *rdev,
964*4882a593Smuzhiyun unsigned selector)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
967*4882a593Smuzhiyun int uV = 0;
968*4882a593Smuzhiyun int i;
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun if (selector >= vreg->set_points->n_voltages)
971*4882a593Smuzhiyun return 0;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun for (i = 0; i < vreg->set_points->count; i++) {
974*4882a593Smuzhiyun if (selector < vreg->set_points->range[i].n_voltages) {
975*4882a593Smuzhiyun uV = selector * vreg->set_points->range[i].step_uV
976*4882a593Smuzhiyun + vreg->set_points->range[i].set_point_min_uV;
977*4882a593Smuzhiyun break;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun selector -= vreg->set_points->range[i].n_voltages;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun return uV;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun static int
spmi_regulator_common_set_bypass(struct regulator_dev * rdev,bool enable)987*4882a593Smuzhiyun spmi_regulator_common_set_bypass(struct regulator_dev *rdev, bool enable)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
990*4882a593Smuzhiyun u8 mask = SPMI_COMMON_MODE_BYPASS_MASK;
991*4882a593Smuzhiyun u8 val = 0;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun if (enable)
994*4882a593Smuzhiyun val = mask;
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_MODE, val, mask);
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun static int
spmi_regulator_common_get_bypass(struct regulator_dev * rdev,bool * enable)1000*4882a593Smuzhiyun spmi_regulator_common_get_bypass(struct regulator_dev *rdev, bool *enable)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
1003*4882a593Smuzhiyun u8 val;
1004*4882a593Smuzhiyun int ret;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_MODE, &val, 1);
1007*4882a593Smuzhiyun *enable = val & SPMI_COMMON_MODE_BYPASS_MASK;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun return ret;
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
spmi_regulator_common_get_mode(struct regulator_dev * rdev)1012*4882a593Smuzhiyun static unsigned int spmi_regulator_common_get_mode(struct regulator_dev *rdev)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
1015*4882a593Smuzhiyun u8 reg;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun spmi_vreg_read(vreg, SPMI_COMMON_REG_MODE, ®, 1);
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun reg &= SPMI_COMMON_MODE_HPM_MASK | SPMI_COMMON_MODE_AUTO_MASK;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun switch (reg) {
1022*4882a593Smuzhiyun case SPMI_COMMON_MODE_HPM_MASK:
1023*4882a593Smuzhiyun return REGULATOR_MODE_NORMAL;
1024*4882a593Smuzhiyun case SPMI_COMMON_MODE_AUTO_MASK:
1025*4882a593Smuzhiyun return REGULATOR_MODE_FAST;
1026*4882a593Smuzhiyun default:
1027*4882a593Smuzhiyun return REGULATOR_MODE_IDLE;
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun
spmi_regulator_ftsmps426_get_mode(struct regulator_dev * rdev)1031*4882a593Smuzhiyun static unsigned int spmi_regulator_ftsmps426_get_mode(struct regulator_dev *rdev)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
1034*4882a593Smuzhiyun u8 reg;
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun spmi_vreg_read(vreg, SPMI_COMMON_REG_MODE, ®, 1);
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun switch (reg) {
1039*4882a593Smuzhiyun case SPMI_FTSMPS426_MODE_HPM_MASK:
1040*4882a593Smuzhiyun return REGULATOR_MODE_NORMAL;
1041*4882a593Smuzhiyun case SPMI_FTSMPS426_MODE_AUTO_MASK:
1042*4882a593Smuzhiyun return REGULATOR_MODE_FAST;
1043*4882a593Smuzhiyun default:
1044*4882a593Smuzhiyun return REGULATOR_MODE_IDLE;
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun static int
spmi_regulator_common_set_mode(struct regulator_dev * rdev,unsigned int mode)1049*4882a593Smuzhiyun spmi_regulator_common_set_mode(struct regulator_dev *rdev, unsigned int mode)
1050*4882a593Smuzhiyun {
1051*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
1052*4882a593Smuzhiyun u8 mask = SPMI_COMMON_MODE_HPM_MASK | SPMI_COMMON_MODE_AUTO_MASK;
1053*4882a593Smuzhiyun u8 val;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun switch (mode) {
1056*4882a593Smuzhiyun case REGULATOR_MODE_NORMAL:
1057*4882a593Smuzhiyun val = SPMI_COMMON_MODE_HPM_MASK;
1058*4882a593Smuzhiyun break;
1059*4882a593Smuzhiyun case REGULATOR_MODE_FAST:
1060*4882a593Smuzhiyun val = SPMI_COMMON_MODE_AUTO_MASK;
1061*4882a593Smuzhiyun break;
1062*4882a593Smuzhiyun default:
1063*4882a593Smuzhiyun val = 0;
1064*4882a593Smuzhiyun break;
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_MODE, val, mask);
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun static int
spmi_regulator_ftsmps426_set_mode(struct regulator_dev * rdev,unsigned int mode)1071*4882a593Smuzhiyun spmi_regulator_ftsmps426_set_mode(struct regulator_dev *rdev, unsigned int mode)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
1074*4882a593Smuzhiyun u8 mask = SPMI_FTSMPS426_MODE_MASK;
1075*4882a593Smuzhiyun u8 val;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun switch (mode) {
1078*4882a593Smuzhiyun case REGULATOR_MODE_NORMAL:
1079*4882a593Smuzhiyun val = SPMI_FTSMPS426_MODE_HPM_MASK;
1080*4882a593Smuzhiyun break;
1081*4882a593Smuzhiyun case REGULATOR_MODE_FAST:
1082*4882a593Smuzhiyun val = SPMI_FTSMPS426_MODE_AUTO_MASK;
1083*4882a593Smuzhiyun break;
1084*4882a593Smuzhiyun case REGULATOR_MODE_IDLE:
1085*4882a593Smuzhiyun val = SPMI_FTSMPS426_MODE_LPM_MASK;
1086*4882a593Smuzhiyun break;
1087*4882a593Smuzhiyun default:
1088*4882a593Smuzhiyun return -EINVAL;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_MODE, val, mask);
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun static int
spmi_regulator_common_set_load(struct regulator_dev * rdev,int load_uA)1095*4882a593Smuzhiyun spmi_regulator_common_set_load(struct regulator_dev *rdev, int load_uA)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
1098*4882a593Smuzhiyun unsigned int mode;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun if (load_uA >= vreg->hpm_min_load)
1101*4882a593Smuzhiyun mode = REGULATOR_MODE_NORMAL;
1102*4882a593Smuzhiyun else
1103*4882a593Smuzhiyun mode = REGULATOR_MODE_IDLE;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun return spmi_regulator_common_set_mode(rdev, mode);
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun
spmi_regulator_common_set_pull_down(struct regulator_dev * rdev)1108*4882a593Smuzhiyun static int spmi_regulator_common_set_pull_down(struct regulator_dev *rdev)
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
1111*4882a593Smuzhiyun unsigned int mask = SPMI_COMMON_PULL_DOWN_ENABLE_MASK;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_PULL_DOWN,
1114*4882a593Smuzhiyun mask, mask);
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun
spmi_regulator_common_set_soft_start(struct regulator_dev * rdev)1117*4882a593Smuzhiyun static int spmi_regulator_common_set_soft_start(struct regulator_dev *rdev)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
1120*4882a593Smuzhiyun unsigned int mask = SPMI_LDO_SOFT_START_ENABLE_MASK;
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_SOFT_START,
1123*4882a593Smuzhiyun mask, mask);
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun
spmi_regulator_set_ilim(struct regulator_dev * rdev,int ilim_uA)1126*4882a593Smuzhiyun static int spmi_regulator_set_ilim(struct regulator_dev *rdev, int ilim_uA)
1127*4882a593Smuzhiyun {
1128*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
1129*4882a593Smuzhiyun enum spmi_regulator_logical_type type = vreg->logical_type;
1130*4882a593Smuzhiyun unsigned int current_reg;
1131*4882a593Smuzhiyun u8 reg;
1132*4882a593Smuzhiyun u8 mask = SPMI_BOOST_CURRENT_LIMIT_MASK |
1133*4882a593Smuzhiyun SPMI_BOOST_CURRENT_LIMIT_ENABLE_MASK;
1134*4882a593Smuzhiyun int max = (SPMI_BOOST_CURRENT_LIMIT_MASK + 1) * 500;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun if (type == SPMI_REGULATOR_LOGICAL_TYPE_BOOST)
1137*4882a593Smuzhiyun current_reg = SPMI_BOOST_REG_CURRENT_LIMIT;
1138*4882a593Smuzhiyun else
1139*4882a593Smuzhiyun current_reg = SPMI_BOOST_BYP_REG_CURRENT_LIMIT;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun if (ilim_uA > max || ilim_uA <= 0)
1142*4882a593Smuzhiyun return -EINVAL;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun reg = (ilim_uA - 1) / 500;
1145*4882a593Smuzhiyun reg |= SPMI_BOOST_CURRENT_LIMIT_ENABLE_MASK;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun return spmi_vreg_update_bits(vreg, current_reg, reg, mask);
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun
spmi_regulator_vs_clear_ocp(struct spmi_regulator * vreg)1150*4882a593Smuzhiyun static int spmi_regulator_vs_clear_ocp(struct spmi_regulator *vreg)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun int ret;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun ret = spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_ENABLE,
1155*4882a593Smuzhiyun SPMI_COMMON_DISABLE, SPMI_COMMON_ENABLE_MASK);
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun vreg->vs_enable_time = ktime_get();
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun ret = spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_ENABLE,
1160*4882a593Smuzhiyun SPMI_COMMON_ENABLE, SPMI_COMMON_ENABLE_MASK);
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun return ret;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun
spmi_regulator_vs_ocp_work(struct work_struct * work)1165*4882a593Smuzhiyun static void spmi_regulator_vs_ocp_work(struct work_struct *work)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun struct delayed_work *dwork = to_delayed_work(work);
1168*4882a593Smuzhiyun struct spmi_regulator *vreg
1169*4882a593Smuzhiyun = container_of(dwork, struct spmi_regulator, ocp_work);
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun spmi_regulator_vs_clear_ocp(vreg);
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun
spmi_regulator_vs_ocp_isr(int irq,void * data)1174*4882a593Smuzhiyun static irqreturn_t spmi_regulator_vs_ocp_isr(int irq, void *data)
1175*4882a593Smuzhiyun {
1176*4882a593Smuzhiyun struct spmi_regulator *vreg = data;
1177*4882a593Smuzhiyun ktime_t ocp_irq_time;
1178*4882a593Smuzhiyun s64 ocp_trigger_delay_us;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun ocp_irq_time = ktime_get();
1181*4882a593Smuzhiyun ocp_trigger_delay_us = ktime_us_delta(ocp_irq_time,
1182*4882a593Smuzhiyun vreg->vs_enable_time);
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun /*
1185*4882a593Smuzhiyun * Reset the OCP count if there is a large delay between switch enable
1186*4882a593Smuzhiyun * and when OCP triggers. This is indicative of a hotplug event as
1187*4882a593Smuzhiyun * opposed to a fault.
1188*4882a593Smuzhiyun */
1189*4882a593Smuzhiyun if (ocp_trigger_delay_us > SPMI_VS_OCP_FAULT_DELAY_US)
1190*4882a593Smuzhiyun vreg->ocp_count = 0;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun /* Wait for switch output to settle back to 0 V after OCP triggered. */
1193*4882a593Smuzhiyun udelay(SPMI_VS_OCP_FALL_DELAY_US);
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun vreg->ocp_count++;
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun if (vreg->ocp_count == 1) {
1198*4882a593Smuzhiyun /* Immediately clear the over current condition. */
1199*4882a593Smuzhiyun spmi_regulator_vs_clear_ocp(vreg);
1200*4882a593Smuzhiyun } else if (vreg->ocp_count <= vreg->ocp_max_retries) {
1201*4882a593Smuzhiyun /* Schedule the over current clear task to run later. */
1202*4882a593Smuzhiyun schedule_delayed_work(&vreg->ocp_work,
1203*4882a593Smuzhiyun msecs_to_jiffies(vreg->ocp_retry_delay_ms) + 1);
1204*4882a593Smuzhiyun } else {
1205*4882a593Smuzhiyun dev_err(vreg->dev,
1206*4882a593Smuzhiyun "OCP triggered %d times; no further retries\n",
1207*4882a593Smuzhiyun vreg->ocp_count);
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun return IRQ_HANDLED;
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun #define SAW3_VCTL_DATA_MASK 0xFF
1214*4882a593Smuzhiyun #define SAW3_VCTL_CLEAR_MASK 0x700FF
1215*4882a593Smuzhiyun #define SAW3_AVS_CTL_EN_MASK 0x1
1216*4882a593Smuzhiyun #define SAW3_AVS_CTL_TGGL_MASK 0x8000000
1217*4882a593Smuzhiyun #define SAW3_AVS_CTL_CLEAR_MASK 0x7efc00
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun static struct regmap *saw_regmap;
1220*4882a593Smuzhiyun
spmi_saw_set_vdd(void * data)1221*4882a593Smuzhiyun static void spmi_saw_set_vdd(void *data)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun u32 vctl, data3, avs_ctl, pmic_sts;
1224*4882a593Smuzhiyun bool avs_enabled = false;
1225*4882a593Smuzhiyun unsigned long timeout;
1226*4882a593Smuzhiyun u8 voltage_sel = *(u8 *)data;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun regmap_read(saw_regmap, SAW3_AVS_CTL, &avs_ctl);
1229*4882a593Smuzhiyun regmap_read(saw_regmap, SAW3_VCTL, &vctl);
1230*4882a593Smuzhiyun regmap_read(saw_regmap, SAW3_SPM_PMIC_DATA_3, &data3);
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun /* select the band */
1233*4882a593Smuzhiyun vctl &= ~SAW3_VCTL_CLEAR_MASK;
1234*4882a593Smuzhiyun vctl |= (u32)voltage_sel;
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun data3 &= ~SAW3_VCTL_CLEAR_MASK;
1237*4882a593Smuzhiyun data3 |= (u32)voltage_sel;
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun /* If AVS is enabled, switch it off during the voltage change */
1240*4882a593Smuzhiyun avs_enabled = SAW3_AVS_CTL_EN_MASK & avs_ctl;
1241*4882a593Smuzhiyun if (avs_enabled) {
1242*4882a593Smuzhiyun avs_ctl &= ~SAW3_AVS_CTL_TGGL_MASK;
1243*4882a593Smuzhiyun regmap_write(saw_regmap, SAW3_AVS_CTL, avs_ctl);
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun regmap_write(saw_regmap, SAW3_RST, 1);
1247*4882a593Smuzhiyun regmap_write(saw_regmap, SAW3_VCTL, vctl);
1248*4882a593Smuzhiyun regmap_write(saw_regmap, SAW3_SPM_PMIC_DATA_3, data3);
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun timeout = jiffies + usecs_to_jiffies(100);
1251*4882a593Smuzhiyun do {
1252*4882a593Smuzhiyun regmap_read(saw_regmap, SAW3_PMIC_STS, &pmic_sts);
1253*4882a593Smuzhiyun pmic_sts &= SAW3_VCTL_DATA_MASK;
1254*4882a593Smuzhiyun if (pmic_sts == (u32)voltage_sel)
1255*4882a593Smuzhiyun break;
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun cpu_relax();
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun } while (time_before(jiffies, timeout));
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun /* After successful voltage change, switch the AVS back on */
1262*4882a593Smuzhiyun if (avs_enabled) {
1263*4882a593Smuzhiyun pmic_sts &= 0x3f;
1264*4882a593Smuzhiyun avs_ctl &= ~SAW3_AVS_CTL_CLEAR_MASK;
1265*4882a593Smuzhiyun avs_ctl |= ((pmic_sts - 4) << 10);
1266*4882a593Smuzhiyun avs_ctl |= (pmic_sts << 17);
1267*4882a593Smuzhiyun avs_ctl |= SAW3_AVS_CTL_TGGL_MASK;
1268*4882a593Smuzhiyun regmap_write(saw_regmap, SAW3_AVS_CTL, avs_ctl);
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun static int
spmi_regulator_saw_set_voltage(struct regulator_dev * rdev,unsigned selector)1273*4882a593Smuzhiyun spmi_regulator_saw_set_voltage(struct regulator_dev *rdev, unsigned selector)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
1276*4882a593Smuzhiyun int ret;
1277*4882a593Smuzhiyun u8 range_sel, voltage_sel;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun ret = spmi_sw_selector_to_hw(vreg, selector, &range_sel, &voltage_sel);
1280*4882a593Smuzhiyun if (ret)
1281*4882a593Smuzhiyun return ret;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun if (0 != range_sel) {
1284*4882a593Smuzhiyun dev_dbg(&rdev->dev, "range_sel = %02X voltage_sel = %02X", \
1285*4882a593Smuzhiyun range_sel, voltage_sel);
1286*4882a593Smuzhiyun return -EINVAL;
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun /* Always do the SAW register writes on the first CPU */
1290*4882a593Smuzhiyun return smp_call_function_single(0, spmi_saw_set_vdd, \
1291*4882a593Smuzhiyun &voltage_sel, true);
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun static struct regulator_ops spmi_saw_ops = {};
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun static const struct regulator_ops spmi_smps_ops = {
1297*4882a593Smuzhiyun .enable = regulator_enable_regmap,
1298*4882a593Smuzhiyun .disable = regulator_disable_regmap,
1299*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
1300*4882a593Smuzhiyun .set_voltage_sel = spmi_regulator_common_set_voltage,
1301*4882a593Smuzhiyun .set_voltage_time_sel = spmi_regulator_set_voltage_time_sel,
1302*4882a593Smuzhiyun .get_voltage_sel = spmi_regulator_common_get_voltage,
1303*4882a593Smuzhiyun .map_voltage = spmi_regulator_common_map_voltage,
1304*4882a593Smuzhiyun .list_voltage = spmi_regulator_common_list_voltage,
1305*4882a593Smuzhiyun .set_mode = spmi_regulator_common_set_mode,
1306*4882a593Smuzhiyun .get_mode = spmi_regulator_common_get_mode,
1307*4882a593Smuzhiyun .set_load = spmi_regulator_common_set_load,
1308*4882a593Smuzhiyun .set_pull_down = spmi_regulator_common_set_pull_down,
1309*4882a593Smuzhiyun };
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun static const struct regulator_ops spmi_ldo_ops = {
1312*4882a593Smuzhiyun .enable = regulator_enable_regmap,
1313*4882a593Smuzhiyun .disable = regulator_disable_regmap,
1314*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
1315*4882a593Smuzhiyun .set_voltage_sel = spmi_regulator_common_set_voltage,
1316*4882a593Smuzhiyun .get_voltage_sel = spmi_regulator_common_get_voltage,
1317*4882a593Smuzhiyun .map_voltage = spmi_regulator_common_map_voltage,
1318*4882a593Smuzhiyun .list_voltage = spmi_regulator_common_list_voltage,
1319*4882a593Smuzhiyun .set_mode = spmi_regulator_common_set_mode,
1320*4882a593Smuzhiyun .get_mode = spmi_regulator_common_get_mode,
1321*4882a593Smuzhiyun .set_load = spmi_regulator_common_set_load,
1322*4882a593Smuzhiyun .set_bypass = spmi_regulator_common_set_bypass,
1323*4882a593Smuzhiyun .get_bypass = spmi_regulator_common_get_bypass,
1324*4882a593Smuzhiyun .set_pull_down = spmi_regulator_common_set_pull_down,
1325*4882a593Smuzhiyun .set_soft_start = spmi_regulator_common_set_soft_start,
1326*4882a593Smuzhiyun };
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun static const struct regulator_ops spmi_ln_ldo_ops = {
1329*4882a593Smuzhiyun .enable = regulator_enable_regmap,
1330*4882a593Smuzhiyun .disable = regulator_disable_regmap,
1331*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
1332*4882a593Smuzhiyun .set_voltage_sel = spmi_regulator_common_set_voltage,
1333*4882a593Smuzhiyun .get_voltage_sel = spmi_regulator_common_get_voltage,
1334*4882a593Smuzhiyun .map_voltage = spmi_regulator_common_map_voltage,
1335*4882a593Smuzhiyun .list_voltage = spmi_regulator_common_list_voltage,
1336*4882a593Smuzhiyun .set_bypass = spmi_regulator_common_set_bypass,
1337*4882a593Smuzhiyun .get_bypass = spmi_regulator_common_get_bypass,
1338*4882a593Smuzhiyun };
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun static const struct regulator_ops spmi_vs_ops = {
1341*4882a593Smuzhiyun .enable = spmi_regulator_vs_enable,
1342*4882a593Smuzhiyun .disable = regulator_disable_regmap,
1343*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
1344*4882a593Smuzhiyun .set_pull_down = spmi_regulator_common_set_pull_down,
1345*4882a593Smuzhiyun .set_soft_start = spmi_regulator_common_set_soft_start,
1346*4882a593Smuzhiyun .set_over_current_protection = spmi_regulator_vs_ocp,
1347*4882a593Smuzhiyun .set_mode = spmi_regulator_common_set_mode,
1348*4882a593Smuzhiyun .get_mode = spmi_regulator_common_get_mode,
1349*4882a593Smuzhiyun };
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun static const struct regulator_ops spmi_boost_ops = {
1352*4882a593Smuzhiyun .enable = regulator_enable_regmap,
1353*4882a593Smuzhiyun .disable = regulator_disable_regmap,
1354*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
1355*4882a593Smuzhiyun .set_voltage_sel = spmi_regulator_single_range_set_voltage,
1356*4882a593Smuzhiyun .get_voltage_sel = spmi_regulator_single_range_get_voltage,
1357*4882a593Smuzhiyun .map_voltage = spmi_regulator_single_map_voltage,
1358*4882a593Smuzhiyun .list_voltage = spmi_regulator_common_list_voltage,
1359*4882a593Smuzhiyun .set_input_current_limit = spmi_regulator_set_ilim,
1360*4882a593Smuzhiyun };
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun static const struct regulator_ops spmi_ftsmps_ops = {
1363*4882a593Smuzhiyun .enable = regulator_enable_regmap,
1364*4882a593Smuzhiyun .disable = regulator_disable_regmap,
1365*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
1366*4882a593Smuzhiyun .set_voltage_sel = spmi_regulator_common_set_voltage,
1367*4882a593Smuzhiyun .set_voltage_time_sel = spmi_regulator_set_voltage_time_sel,
1368*4882a593Smuzhiyun .get_voltage_sel = spmi_regulator_common_get_voltage,
1369*4882a593Smuzhiyun .map_voltage = spmi_regulator_common_map_voltage,
1370*4882a593Smuzhiyun .list_voltage = spmi_regulator_common_list_voltage,
1371*4882a593Smuzhiyun .set_mode = spmi_regulator_common_set_mode,
1372*4882a593Smuzhiyun .get_mode = spmi_regulator_common_get_mode,
1373*4882a593Smuzhiyun .set_load = spmi_regulator_common_set_load,
1374*4882a593Smuzhiyun .set_pull_down = spmi_regulator_common_set_pull_down,
1375*4882a593Smuzhiyun };
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun static const struct regulator_ops spmi_ult_lo_smps_ops = {
1378*4882a593Smuzhiyun .enable = regulator_enable_regmap,
1379*4882a593Smuzhiyun .disable = regulator_disable_regmap,
1380*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
1381*4882a593Smuzhiyun .set_voltage_sel = spmi_regulator_ult_lo_smps_set_voltage,
1382*4882a593Smuzhiyun .set_voltage_time_sel = spmi_regulator_set_voltage_time_sel,
1383*4882a593Smuzhiyun .get_voltage_sel = spmi_regulator_ult_lo_smps_get_voltage,
1384*4882a593Smuzhiyun .list_voltage = spmi_regulator_common_list_voltage,
1385*4882a593Smuzhiyun .set_mode = spmi_regulator_common_set_mode,
1386*4882a593Smuzhiyun .get_mode = spmi_regulator_common_get_mode,
1387*4882a593Smuzhiyun .set_load = spmi_regulator_common_set_load,
1388*4882a593Smuzhiyun .set_pull_down = spmi_regulator_common_set_pull_down,
1389*4882a593Smuzhiyun };
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun static const struct regulator_ops spmi_ult_ho_smps_ops = {
1392*4882a593Smuzhiyun .enable = regulator_enable_regmap,
1393*4882a593Smuzhiyun .disable = regulator_disable_regmap,
1394*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
1395*4882a593Smuzhiyun .set_voltage_sel = spmi_regulator_single_range_set_voltage,
1396*4882a593Smuzhiyun .set_voltage_time_sel = spmi_regulator_set_voltage_time_sel,
1397*4882a593Smuzhiyun .get_voltage_sel = spmi_regulator_single_range_get_voltage,
1398*4882a593Smuzhiyun .map_voltage = spmi_regulator_single_map_voltage,
1399*4882a593Smuzhiyun .list_voltage = spmi_regulator_common_list_voltage,
1400*4882a593Smuzhiyun .set_mode = spmi_regulator_common_set_mode,
1401*4882a593Smuzhiyun .get_mode = spmi_regulator_common_get_mode,
1402*4882a593Smuzhiyun .set_load = spmi_regulator_common_set_load,
1403*4882a593Smuzhiyun .set_pull_down = spmi_regulator_common_set_pull_down,
1404*4882a593Smuzhiyun };
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun static const struct regulator_ops spmi_ult_ldo_ops = {
1407*4882a593Smuzhiyun .enable = regulator_enable_regmap,
1408*4882a593Smuzhiyun .disable = regulator_disable_regmap,
1409*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
1410*4882a593Smuzhiyun .set_voltage_sel = spmi_regulator_single_range_set_voltage,
1411*4882a593Smuzhiyun .get_voltage_sel = spmi_regulator_single_range_get_voltage,
1412*4882a593Smuzhiyun .map_voltage = spmi_regulator_single_map_voltage,
1413*4882a593Smuzhiyun .list_voltage = spmi_regulator_common_list_voltage,
1414*4882a593Smuzhiyun .set_mode = spmi_regulator_common_set_mode,
1415*4882a593Smuzhiyun .get_mode = spmi_regulator_common_get_mode,
1416*4882a593Smuzhiyun .set_load = spmi_regulator_common_set_load,
1417*4882a593Smuzhiyun .set_bypass = spmi_regulator_common_set_bypass,
1418*4882a593Smuzhiyun .get_bypass = spmi_regulator_common_get_bypass,
1419*4882a593Smuzhiyun .set_pull_down = spmi_regulator_common_set_pull_down,
1420*4882a593Smuzhiyun .set_soft_start = spmi_regulator_common_set_soft_start,
1421*4882a593Smuzhiyun };
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun static const struct regulator_ops spmi_ftsmps426_ops = {
1424*4882a593Smuzhiyun .enable = regulator_enable_regmap,
1425*4882a593Smuzhiyun .disable = regulator_disable_regmap,
1426*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
1427*4882a593Smuzhiyun .set_voltage_sel = spmi_regulator_ftsmps426_set_voltage,
1428*4882a593Smuzhiyun .set_voltage_time_sel = spmi_regulator_set_voltage_time_sel,
1429*4882a593Smuzhiyun .get_voltage_sel = spmi_regulator_ftsmps426_get_voltage,
1430*4882a593Smuzhiyun .map_voltage = spmi_regulator_single_map_voltage,
1431*4882a593Smuzhiyun .list_voltage = spmi_regulator_common_list_voltage,
1432*4882a593Smuzhiyun .set_mode = spmi_regulator_ftsmps426_set_mode,
1433*4882a593Smuzhiyun .get_mode = spmi_regulator_ftsmps426_get_mode,
1434*4882a593Smuzhiyun .set_load = spmi_regulator_common_set_load,
1435*4882a593Smuzhiyun .set_pull_down = spmi_regulator_common_set_pull_down,
1436*4882a593Smuzhiyun };
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun static const struct regulator_ops spmi_hfs430_ops = {
1439*4882a593Smuzhiyun .enable = regulator_enable_regmap,
1440*4882a593Smuzhiyun .disable = regulator_disable_regmap,
1441*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
1442*4882a593Smuzhiyun .set_voltage_sel = spmi_regulator_ftsmps426_set_voltage,
1443*4882a593Smuzhiyun .set_voltage_time_sel = spmi_regulator_set_voltage_time_sel,
1444*4882a593Smuzhiyun .get_voltage_sel = spmi_regulator_ftsmps426_get_voltage,
1445*4882a593Smuzhiyun .map_voltage = spmi_regulator_single_map_voltage,
1446*4882a593Smuzhiyun .list_voltage = spmi_regulator_common_list_voltage,
1447*4882a593Smuzhiyun .set_mode = spmi_regulator_ftsmps426_set_mode,
1448*4882a593Smuzhiyun .get_mode = spmi_regulator_ftsmps426_get_mode,
1449*4882a593Smuzhiyun };
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun /* Maximum possible digital major revision value */
1452*4882a593Smuzhiyun #define INF 0xFF
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun static const struct spmi_regulator_mapping supported_regulators[] = {
1455*4882a593Smuzhiyun /* type subtype dig_min dig_max ltype ops setpoints hpm_min */
1456*4882a593Smuzhiyun SPMI_VREG(BUCK, GP_CTL, 0, INF, SMPS, smps, smps, 100000),
1457*4882a593Smuzhiyun SPMI_VREG(BUCK, HFS430, 0, INF, HFS430, hfs430, hfs430, 10000),
1458*4882a593Smuzhiyun SPMI_VREG(LDO, N300, 0, INF, LDO, ldo, nldo1, 10000),
1459*4882a593Smuzhiyun SPMI_VREG(LDO, N600, 0, 0, LDO, ldo, nldo2, 10000),
1460*4882a593Smuzhiyun SPMI_VREG(LDO, N1200, 0, 0, LDO, ldo, nldo2, 10000),
1461*4882a593Smuzhiyun SPMI_VREG(LDO, N600, 1, INF, LDO, ldo, nldo3, 10000),
1462*4882a593Smuzhiyun SPMI_VREG(LDO, N1200, 1, INF, LDO, ldo, nldo3, 10000),
1463*4882a593Smuzhiyun SPMI_VREG(LDO, N600_ST, 0, 0, LDO, ldo, nldo2, 10000),
1464*4882a593Smuzhiyun SPMI_VREG(LDO, N1200_ST, 0, 0, LDO, ldo, nldo2, 10000),
1465*4882a593Smuzhiyun SPMI_VREG(LDO, N600_ST, 1, INF, LDO, ldo, nldo3, 10000),
1466*4882a593Smuzhiyun SPMI_VREG(LDO, N1200_ST, 1, INF, LDO, ldo, nldo3, 10000),
1467*4882a593Smuzhiyun SPMI_VREG(LDO, P50, 0, INF, LDO, ldo, pldo, 5000),
1468*4882a593Smuzhiyun SPMI_VREG(LDO, P150, 0, INF, LDO, ldo, pldo, 10000),
1469*4882a593Smuzhiyun SPMI_VREG(LDO, P300, 0, INF, LDO, ldo, pldo, 10000),
1470*4882a593Smuzhiyun SPMI_VREG(LDO, P600, 0, INF, LDO, ldo, pldo, 10000),
1471*4882a593Smuzhiyun SPMI_VREG(LDO, P1200, 0, INF, LDO, ldo, pldo, 10000),
1472*4882a593Smuzhiyun SPMI_VREG(LDO, LN, 0, INF, LN_LDO, ln_ldo, ln_ldo, 0),
1473*4882a593Smuzhiyun SPMI_VREG(LDO, LV_P50, 0, INF, LDO, ldo, pldo, 5000),
1474*4882a593Smuzhiyun SPMI_VREG(LDO, LV_P150, 0, INF, LDO, ldo, pldo, 10000),
1475*4882a593Smuzhiyun SPMI_VREG(LDO, LV_P300, 0, INF, LDO, ldo, pldo, 10000),
1476*4882a593Smuzhiyun SPMI_VREG(LDO, LV_P600, 0, INF, LDO, ldo, pldo, 10000),
1477*4882a593Smuzhiyun SPMI_VREG(LDO, LV_P1200, 0, INF, LDO, ldo, pldo, 10000),
1478*4882a593Smuzhiyun SPMI_VREG(LDO, HT_N300_ST, 0, INF, FTSMPS426, ftsmps426,
1479*4882a593Smuzhiyun ht_nldo, 30000),
1480*4882a593Smuzhiyun SPMI_VREG(LDO, HT_N600_ST, 0, INF, FTSMPS426, ftsmps426,
1481*4882a593Smuzhiyun ht_nldo, 30000),
1482*4882a593Smuzhiyun SPMI_VREG(LDO, HT_N1200_ST, 0, INF, FTSMPS426, ftsmps426,
1483*4882a593Smuzhiyun ht_nldo, 30000),
1484*4882a593Smuzhiyun SPMI_VREG(LDO, HT_LVP150, 0, INF, FTSMPS426, ftsmps426,
1485*4882a593Smuzhiyun ht_lvpldo, 10000),
1486*4882a593Smuzhiyun SPMI_VREG(LDO, HT_LVP300, 0, INF, FTSMPS426, ftsmps426,
1487*4882a593Smuzhiyun ht_lvpldo, 10000),
1488*4882a593Smuzhiyun SPMI_VREG(LDO, L660_N300_ST, 0, INF, FTSMPS426, ftsmps426,
1489*4882a593Smuzhiyun nldo660, 10000),
1490*4882a593Smuzhiyun SPMI_VREG(LDO, L660_N600_ST, 0, INF, FTSMPS426, ftsmps426,
1491*4882a593Smuzhiyun nldo660, 10000),
1492*4882a593Smuzhiyun SPMI_VREG(LDO, L660_P50, 0, INF, FTSMPS426, ftsmps426,
1493*4882a593Smuzhiyun pldo660, 10000),
1494*4882a593Smuzhiyun SPMI_VREG(LDO, L660_P150, 0, INF, FTSMPS426, ftsmps426,
1495*4882a593Smuzhiyun pldo660, 10000),
1496*4882a593Smuzhiyun SPMI_VREG(LDO, L660_P600, 0, INF, FTSMPS426, ftsmps426,
1497*4882a593Smuzhiyun pldo660, 10000),
1498*4882a593Smuzhiyun SPMI_VREG(LDO, L660_LVP150, 0, INF, FTSMPS426, ftsmps426,
1499*4882a593Smuzhiyun ht_lvpldo, 10000),
1500*4882a593Smuzhiyun SPMI_VREG(LDO, L660_LVP600, 0, INF, FTSMPS426, ftsmps426,
1501*4882a593Smuzhiyun ht_lvpldo, 10000),
1502*4882a593Smuzhiyun SPMI_VREG_VS(LV100, 0, INF),
1503*4882a593Smuzhiyun SPMI_VREG_VS(LV300, 0, INF),
1504*4882a593Smuzhiyun SPMI_VREG_VS(MV300, 0, INF),
1505*4882a593Smuzhiyun SPMI_VREG_VS(MV500, 0, INF),
1506*4882a593Smuzhiyun SPMI_VREG_VS(HDMI, 0, INF),
1507*4882a593Smuzhiyun SPMI_VREG_VS(OTG, 0, INF),
1508*4882a593Smuzhiyun SPMI_VREG(BOOST, 5V_BOOST, 0, INF, BOOST, boost, boost, 0),
1509*4882a593Smuzhiyun SPMI_VREG(FTS, FTS_CTL, 0, INF, FTSMPS, ftsmps, ftsmps, 100000),
1510*4882a593Smuzhiyun SPMI_VREG(FTS, FTS2p5_CTL, 0, INF, FTSMPS, ftsmps, ftsmps2p5, 100000),
1511*4882a593Smuzhiyun SPMI_VREG(FTS, FTS426_CTL, 0, INF, FTSMPS426, ftsmps426, ftsmps426, 100000),
1512*4882a593Smuzhiyun SPMI_VREG(BOOST_BYP, BB_2A, 0, INF, BOOST_BYP, boost, boost_byp, 0),
1513*4882a593Smuzhiyun SPMI_VREG(ULT_BUCK, ULT_HF_CTL1, 0, INF, ULT_LO_SMPS, ult_lo_smps,
1514*4882a593Smuzhiyun ult_lo_smps, 100000),
1515*4882a593Smuzhiyun SPMI_VREG(ULT_BUCK, ULT_HF_CTL2, 0, INF, ULT_LO_SMPS, ult_lo_smps,
1516*4882a593Smuzhiyun ult_lo_smps, 100000),
1517*4882a593Smuzhiyun SPMI_VREG(ULT_BUCK, ULT_HF_CTL3, 0, INF, ULT_LO_SMPS, ult_lo_smps,
1518*4882a593Smuzhiyun ult_lo_smps, 100000),
1519*4882a593Smuzhiyun SPMI_VREG(ULT_BUCK, ULT_HF_CTL4, 0, INF, ULT_HO_SMPS, ult_ho_smps,
1520*4882a593Smuzhiyun ult_ho_smps, 100000),
1521*4882a593Smuzhiyun SPMI_VREG(ULT_LDO, N300_ST, 0, INF, ULT_LDO, ult_ldo, ult_nldo, 10000),
1522*4882a593Smuzhiyun SPMI_VREG(ULT_LDO, N600_ST, 0, INF, ULT_LDO, ult_ldo, ult_nldo, 10000),
1523*4882a593Smuzhiyun SPMI_VREG(ULT_LDO, N900_ST, 0, INF, ULT_LDO, ult_ldo, ult_nldo, 10000),
1524*4882a593Smuzhiyun SPMI_VREG(ULT_LDO, N1200_ST, 0, INF, ULT_LDO, ult_ldo, ult_nldo, 10000),
1525*4882a593Smuzhiyun SPMI_VREG(ULT_LDO, LV_P150, 0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000),
1526*4882a593Smuzhiyun SPMI_VREG(ULT_LDO, LV_P300, 0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000),
1527*4882a593Smuzhiyun SPMI_VREG(ULT_LDO, LV_P450, 0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000),
1528*4882a593Smuzhiyun SPMI_VREG(ULT_LDO, P600, 0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000),
1529*4882a593Smuzhiyun SPMI_VREG(ULT_LDO, P150, 0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000),
1530*4882a593Smuzhiyun SPMI_VREG(ULT_LDO, P50, 0, INF, ULT_LDO, ult_ldo, ult_pldo, 5000),
1531*4882a593Smuzhiyun };
1532*4882a593Smuzhiyun
spmi_calculate_num_voltages(struct spmi_voltage_set_points * points)1533*4882a593Smuzhiyun static void spmi_calculate_num_voltages(struct spmi_voltage_set_points *points)
1534*4882a593Smuzhiyun {
1535*4882a593Smuzhiyun unsigned int n;
1536*4882a593Smuzhiyun struct spmi_voltage_range *range = points->range;
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun for (; range < points->range + points->count; range++) {
1539*4882a593Smuzhiyun n = 0;
1540*4882a593Smuzhiyun if (range->set_point_max_uV) {
1541*4882a593Smuzhiyun n = range->set_point_max_uV - range->set_point_min_uV;
1542*4882a593Smuzhiyun n = (n / range->step_uV) + 1;
1543*4882a593Smuzhiyun }
1544*4882a593Smuzhiyun range->n_voltages = n;
1545*4882a593Smuzhiyun points->n_voltages += n;
1546*4882a593Smuzhiyun }
1547*4882a593Smuzhiyun }
1548*4882a593Smuzhiyun
spmi_regulator_match(struct spmi_regulator * vreg,u16 force_type)1549*4882a593Smuzhiyun static int spmi_regulator_match(struct spmi_regulator *vreg, u16 force_type)
1550*4882a593Smuzhiyun {
1551*4882a593Smuzhiyun const struct spmi_regulator_mapping *mapping;
1552*4882a593Smuzhiyun int ret, i;
1553*4882a593Smuzhiyun u32 dig_major_rev;
1554*4882a593Smuzhiyun u8 version[SPMI_COMMON_REG_SUBTYPE - SPMI_COMMON_REG_DIG_MAJOR_REV + 1];
1555*4882a593Smuzhiyun u8 type, subtype;
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_DIG_MAJOR_REV, version,
1558*4882a593Smuzhiyun ARRAY_SIZE(version));
1559*4882a593Smuzhiyun if (ret) {
1560*4882a593Smuzhiyun dev_dbg(vreg->dev, "could not read version registers\n");
1561*4882a593Smuzhiyun return ret;
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun dig_major_rev = version[SPMI_COMMON_REG_DIG_MAJOR_REV
1564*4882a593Smuzhiyun - SPMI_COMMON_REG_DIG_MAJOR_REV];
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun if (!force_type) {
1567*4882a593Smuzhiyun type = version[SPMI_COMMON_REG_TYPE -
1568*4882a593Smuzhiyun SPMI_COMMON_REG_DIG_MAJOR_REV];
1569*4882a593Smuzhiyun subtype = version[SPMI_COMMON_REG_SUBTYPE -
1570*4882a593Smuzhiyun SPMI_COMMON_REG_DIG_MAJOR_REV];
1571*4882a593Smuzhiyun } else {
1572*4882a593Smuzhiyun type = force_type >> 8;
1573*4882a593Smuzhiyun subtype = force_type;
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(supported_regulators); i++) {
1577*4882a593Smuzhiyun mapping = &supported_regulators[i];
1578*4882a593Smuzhiyun if (mapping->type == type && mapping->subtype == subtype
1579*4882a593Smuzhiyun && mapping->revision_min <= dig_major_rev
1580*4882a593Smuzhiyun && mapping->revision_max >= dig_major_rev)
1581*4882a593Smuzhiyun goto found;
1582*4882a593Smuzhiyun }
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun dev_err(vreg->dev,
1585*4882a593Smuzhiyun "unsupported regulator: name=%s type=0x%02X, subtype=0x%02X, dig major rev=0x%02X\n",
1586*4882a593Smuzhiyun vreg->desc.name, type, subtype, dig_major_rev);
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun return -ENODEV;
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun found:
1591*4882a593Smuzhiyun vreg->logical_type = mapping->logical_type;
1592*4882a593Smuzhiyun vreg->set_points = mapping->set_points;
1593*4882a593Smuzhiyun vreg->hpm_min_load = mapping->hpm_min_load;
1594*4882a593Smuzhiyun vreg->desc.ops = mapping->ops;
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun if (mapping->set_points) {
1597*4882a593Smuzhiyun if (!mapping->set_points->n_voltages)
1598*4882a593Smuzhiyun spmi_calculate_num_voltages(mapping->set_points);
1599*4882a593Smuzhiyun vreg->desc.n_voltages = mapping->set_points->n_voltages;
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun return 0;
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun
spmi_regulator_init_slew_rate(struct spmi_regulator * vreg)1605*4882a593Smuzhiyun static int spmi_regulator_init_slew_rate(struct spmi_regulator *vreg)
1606*4882a593Smuzhiyun {
1607*4882a593Smuzhiyun int ret;
1608*4882a593Smuzhiyun u8 reg = 0;
1609*4882a593Smuzhiyun int step, delay, slew_rate, step_delay;
1610*4882a593Smuzhiyun const struct spmi_voltage_range *range;
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_STEP_CTRL, ®, 1);
1613*4882a593Smuzhiyun if (ret) {
1614*4882a593Smuzhiyun dev_err(vreg->dev, "spmi read failed, ret=%d\n", ret);
1615*4882a593Smuzhiyun return ret;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun range = spmi_regulator_find_range(vreg);
1619*4882a593Smuzhiyun if (!range)
1620*4882a593Smuzhiyun return -EINVAL;
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun switch (vreg->logical_type) {
1623*4882a593Smuzhiyun case SPMI_REGULATOR_LOGICAL_TYPE_FTSMPS:
1624*4882a593Smuzhiyun step_delay = SPMI_FTSMPS_STEP_DELAY;
1625*4882a593Smuzhiyun break;
1626*4882a593Smuzhiyun default:
1627*4882a593Smuzhiyun step_delay = SPMI_DEFAULT_STEP_DELAY;
1628*4882a593Smuzhiyun break;
1629*4882a593Smuzhiyun }
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun step = reg & SPMI_FTSMPS_STEP_CTRL_STEP_MASK;
1632*4882a593Smuzhiyun step >>= SPMI_FTSMPS_STEP_CTRL_STEP_SHIFT;
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun delay = reg & SPMI_FTSMPS_STEP_CTRL_DELAY_MASK;
1635*4882a593Smuzhiyun delay >>= SPMI_FTSMPS_STEP_CTRL_DELAY_SHIFT;
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun /* slew_rate has units of uV/us */
1638*4882a593Smuzhiyun slew_rate = SPMI_FTSMPS_CLOCK_RATE * range->step_uV * (1 << step);
1639*4882a593Smuzhiyun slew_rate /= 1000 * (step_delay << delay);
1640*4882a593Smuzhiyun slew_rate *= SPMI_FTSMPS_STEP_MARGIN_NUM;
1641*4882a593Smuzhiyun slew_rate /= SPMI_FTSMPS_STEP_MARGIN_DEN;
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun /* Ensure that the slew rate is greater than 0 */
1644*4882a593Smuzhiyun vreg->slew_rate = max(slew_rate, 1);
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun return ret;
1647*4882a593Smuzhiyun }
1648*4882a593Smuzhiyun
spmi_regulator_init_slew_rate_ftsmps426(struct spmi_regulator * vreg,int clock_rate)1649*4882a593Smuzhiyun static int spmi_regulator_init_slew_rate_ftsmps426(struct spmi_regulator *vreg,
1650*4882a593Smuzhiyun int clock_rate)
1651*4882a593Smuzhiyun {
1652*4882a593Smuzhiyun int ret;
1653*4882a593Smuzhiyun u8 reg = 0;
1654*4882a593Smuzhiyun int delay, slew_rate;
1655*4882a593Smuzhiyun const struct spmi_voltage_range *range = &vreg->set_points->range[0];
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_STEP_CTRL, ®, 1);
1658*4882a593Smuzhiyun if (ret) {
1659*4882a593Smuzhiyun dev_err(vreg->dev, "spmi read failed, ret=%d\n", ret);
1660*4882a593Smuzhiyun return ret;
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun delay = reg & SPMI_FTSMPS426_STEP_CTRL_DELAY_MASK;
1664*4882a593Smuzhiyun delay >>= SPMI_FTSMPS426_STEP_CTRL_DELAY_SHIFT;
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun /* slew_rate has units of uV/us */
1667*4882a593Smuzhiyun slew_rate = clock_rate * range->step_uV;
1668*4882a593Smuzhiyun slew_rate /= 1000 * (SPMI_FTSMPS426_STEP_DELAY << delay);
1669*4882a593Smuzhiyun slew_rate *= SPMI_FTSMPS426_STEP_MARGIN_NUM;
1670*4882a593Smuzhiyun slew_rate /= SPMI_FTSMPS426_STEP_MARGIN_DEN;
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun /* Ensure that the slew rate is greater than 0 */
1673*4882a593Smuzhiyun vreg->slew_rate = max(slew_rate, 1);
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun return ret;
1676*4882a593Smuzhiyun }
1677*4882a593Smuzhiyun
spmi_regulator_init_registers(struct spmi_regulator * vreg,const struct spmi_regulator_init_data * data)1678*4882a593Smuzhiyun static int spmi_regulator_init_registers(struct spmi_regulator *vreg,
1679*4882a593Smuzhiyun const struct spmi_regulator_init_data *data)
1680*4882a593Smuzhiyun {
1681*4882a593Smuzhiyun int ret;
1682*4882a593Smuzhiyun enum spmi_regulator_logical_type type;
1683*4882a593Smuzhiyun u8 ctrl_reg[8], reg, mask;
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun type = vreg->logical_type;
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_VOLTAGE_RANGE, ctrl_reg, 8);
1688*4882a593Smuzhiyun if (ret)
1689*4882a593Smuzhiyun return ret;
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun /* Set up enable pin control. */
1692*4882a593Smuzhiyun if (!(data->pin_ctrl_enable & SPMI_REGULATOR_PIN_CTRL_ENABLE_HW_DEFAULT)) {
1693*4882a593Smuzhiyun switch (type) {
1694*4882a593Smuzhiyun case SPMI_REGULATOR_LOGICAL_TYPE_SMPS:
1695*4882a593Smuzhiyun case SPMI_REGULATOR_LOGICAL_TYPE_LDO:
1696*4882a593Smuzhiyun case SPMI_REGULATOR_LOGICAL_TYPE_VS:
1697*4882a593Smuzhiyun ctrl_reg[SPMI_COMMON_IDX_ENABLE] &=
1698*4882a593Smuzhiyun ~SPMI_COMMON_ENABLE_FOLLOW_ALL_MASK;
1699*4882a593Smuzhiyun ctrl_reg[SPMI_COMMON_IDX_ENABLE] |=
1700*4882a593Smuzhiyun data->pin_ctrl_enable & SPMI_COMMON_ENABLE_FOLLOW_ALL_MASK;
1701*4882a593Smuzhiyun break;
1702*4882a593Smuzhiyun default:
1703*4882a593Smuzhiyun break;
1704*4882a593Smuzhiyun }
1705*4882a593Smuzhiyun }
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun /* Set up mode pin control. */
1708*4882a593Smuzhiyun if (!(data->pin_ctrl_hpm & SPMI_REGULATOR_PIN_CTRL_HPM_HW_DEFAULT)) {
1709*4882a593Smuzhiyun switch (type) {
1710*4882a593Smuzhiyun case SPMI_REGULATOR_LOGICAL_TYPE_SMPS:
1711*4882a593Smuzhiyun case SPMI_REGULATOR_LOGICAL_TYPE_LDO:
1712*4882a593Smuzhiyun ctrl_reg[SPMI_COMMON_IDX_MODE] &=
1713*4882a593Smuzhiyun ~SPMI_COMMON_MODE_FOLLOW_ALL_MASK;
1714*4882a593Smuzhiyun ctrl_reg[SPMI_COMMON_IDX_MODE] |=
1715*4882a593Smuzhiyun data->pin_ctrl_hpm & SPMI_COMMON_MODE_FOLLOW_ALL_MASK;
1716*4882a593Smuzhiyun break;
1717*4882a593Smuzhiyun case SPMI_REGULATOR_LOGICAL_TYPE_VS:
1718*4882a593Smuzhiyun case SPMI_REGULATOR_LOGICAL_TYPE_ULT_LO_SMPS:
1719*4882a593Smuzhiyun case SPMI_REGULATOR_LOGICAL_TYPE_ULT_HO_SMPS:
1720*4882a593Smuzhiyun case SPMI_REGULATOR_LOGICAL_TYPE_ULT_LDO:
1721*4882a593Smuzhiyun ctrl_reg[SPMI_COMMON_IDX_MODE] &=
1722*4882a593Smuzhiyun ~SPMI_COMMON_MODE_FOLLOW_AWAKE_MASK;
1723*4882a593Smuzhiyun ctrl_reg[SPMI_COMMON_IDX_MODE] |=
1724*4882a593Smuzhiyun data->pin_ctrl_hpm & SPMI_COMMON_MODE_FOLLOW_AWAKE_MASK;
1725*4882a593Smuzhiyun break;
1726*4882a593Smuzhiyun default:
1727*4882a593Smuzhiyun break;
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun }
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun /* Write back any control register values that were modified. */
1732*4882a593Smuzhiyun ret = spmi_vreg_write(vreg, SPMI_COMMON_REG_VOLTAGE_RANGE, ctrl_reg, 8);
1733*4882a593Smuzhiyun if (ret)
1734*4882a593Smuzhiyun return ret;
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun /* Set soft start strength and over current protection for VS. */
1737*4882a593Smuzhiyun if (type == SPMI_REGULATOR_LOGICAL_TYPE_VS) {
1738*4882a593Smuzhiyun if (data->vs_soft_start_strength
1739*4882a593Smuzhiyun != SPMI_VS_SOFT_START_STR_HW_DEFAULT) {
1740*4882a593Smuzhiyun reg = data->vs_soft_start_strength
1741*4882a593Smuzhiyun & SPMI_VS_SOFT_START_SEL_MASK;
1742*4882a593Smuzhiyun mask = SPMI_VS_SOFT_START_SEL_MASK;
1743*4882a593Smuzhiyun return spmi_vreg_update_bits(vreg,
1744*4882a593Smuzhiyun SPMI_VS_REG_SOFT_START,
1745*4882a593Smuzhiyun reg, mask);
1746*4882a593Smuzhiyun }
1747*4882a593Smuzhiyun }
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun return 0;
1750*4882a593Smuzhiyun }
1751*4882a593Smuzhiyun
spmi_regulator_get_dt_config(struct spmi_regulator * vreg,struct device_node * node,struct spmi_regulator_init_data * data)1752*4882a593Smuzhiyun static void spmi_regulator_get_dt_config(struct spmi_regulator *vreg,
1753*4882a593Smuzhiyun struct device_node *node, struct spmi_regulator_init_data *data)
1754*4882a593Smuzhiyun {
1755*4882a593Smuzhiyun /*
1756*4882a593Smuzhiyun * Initialize configuration parameters to use hardware default in case
1757*4882a593Smuzhiyun * no value is specified via device tree.
1758*4882a593Smuzhiyun */
1759*4882a593Smuzhiyun data->pin_ctrl_enable = SPMI_REGULATOR_PIN_CTRL_ENABLE_HW_DEFAULT;
1760*4882a593Smuzhiyun data->pin_ctrl_hpm = SPMI_REGULATOR_PIN_CTRL_HPM_HW_DEFAULT;
1761*4882a593Smuzhiyun data->vs_soft_start_strength = SPMI_VS_SOFT_START_STR_HW_DEFAULT;
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun /* These bindings are optional, so it is okay if they aren't found. */
1764*4882a593Smuzhiyun of_property_read_u32(node, "qcom,ocp-max-retries",
1765*4882a593Smuzhiyun &vreg->ocp_max_retries);
1766*4882a593Smuzhiyun of_property_read_u32(node, "qcom,ocp-retry-delay",
1767*4882a593Smuzhiyun &vreg->ocp_retry_delay_ms);
1768*4882a593Smuzhiyun of_property_read_u32(node, "qcom,pin-ctrl-enable",
1769*4882a593Smuzhiyun &data->pin_ctrl_enable);
1770*4882a593Smuzhiyun of_property_read_u32(node, "qcom,pin-ctrl-hpm", &data->pin_ctrl_hpm);
1771*4882a593Smuzhiyun of_property_read_u32(node, "qcom,vs-soft-start-strength",
1772*4882a593Smuzhiyun &data->vs_soft_start_strength);
1773*4882a593Smuzhiyun }
1774*4882a593Smuzhiyun
spmi_regulator_of_map_mode(unsigned int mode)1775*4882a593Smuzhiyun static unsigned int spmi_regulator_of_map_mode(unsigned int mode)
1776*4882a593Smuzhiyun {
1777*4882a593Smuzhiyun if (mode == 1)
1778*4882a593Smuzhiyun return REGULATOR_MODE_NORMAL;
1779*4882a593Smuzhiyun if (mode == 2)
1780*4882a593Smuzhiyun return REGULATOR_MODE_FAST;
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun return REGULATOR_MODE_IDLE;
1783*4882a593Smuzhiyun }
1784*4882a593Smuzhiyun
spmi_regulator_of_parse(struct device_node * node,const struct regulator_desc * desc,struct regulator_config * config)1785*4882a593Smuzhiyun static int spmi_regulator_of_parse(struct device_node *node,
1786*4882a593Smuzhiyun const struct regulator_desc *desc,
1787*4882a593Smuzhiyun struct regulator_config *config)
1788*4882a593Smuzhiyun {
1789*4882a593Smuzhiyun struct spmi_regulator_init_data data = { };
1790*4882a593Smuzhiyun struct spmi_regulator *vreg = config->driver_data;
1791*4882a593Smuzhiyun struct device *dev = config->dev;
1792*4882a593Smuzhiyun int ret;
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun spmi_regulator_get_dt_config(vreg, node, &data);
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun if (!vreg->ocp_max_retries)
1797*4882a593Smuzhiyun vreg->ocp_max_retries = SPMI_VS_OCP_DEFAULT_MAX_RETRIES;
1798*4882a593Smuzhiyun if (!vreg->ocp_retry_delay_ms)
1799*4882a593Smuzhiyun vreg->ocp_retry_delay_ms = SPMI_VS_OCP_DEFAULT_RETRY_DELAY_MS;
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun ret = spmi_regulator_init_registers(vreg, &data);
1802*4882a593Smuzhiyun if (ret) {
1803*4882a593Smuzhiyun dev_err(dev, "common initialization failed, ret=%d\n", ret);
1804*4882a593Smuzhiyun return ret;
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun switch (vreg->logical_type) {
1808*4882a593Smuzhiyun case SPMI_REGULATOR_LOGICAL_TYPE_FTSMPS:
1809*4882a593Smuzhiyun case SPMI_REGULATOR_LOGICAL_TYPE_ULT_LO_SMPS:
1810*4882a593Smuzhiyun case SPMI_REGULATOR_LOGICAL_TYPE_ULT_HO_SMPS:
1811*4882a593Smuzhiyun case SPMI_REGULATOR_LOGICAL_TYPE_SMPS:
1812*4882a593Smuzhiyun ret = spmi_regulator_init_slew_rate(vreg);
1813*4882a593Smuzhiyun if (ret)
1814*4882a593Smuzhiyun return ret;
1815*4882a593Smuzhiyun break;
1816*4882a593Smuzhiyun case SPMI_REGULATOR_LOGICAL_TYPE_FTSMPS426:
1817*4882a593Smuzhiyun ret = spmi_regulator_init_slew_rate_ftsmps426(vreg,
1818*4882a593Smuzhiyun SPMI_FTSMPS426_CLOCK_RATE);
1819*4882a593Smuzhiyun if (ret)
1820*4882a593Smuzhiyun return ret;
1821*4882a593Smuzhiyun break;
1822*4882a593Smuzhiyun case SPMI_REGULATOR_LOGICAL_TYPE_HFS430:
1823*4882a593Smuzhiyun ret = spmi_regulator_init_slew_rate_ftsmps426(vreg,
1824*4882a593Smuzhiyun SPMI_HFS430_CLOCK_RATE);
1825*4882a593Smuzhiyun if (ret)
1826*4882a593Smuzhiyun return ret;
1827*4882a593Smuzhiyun break;
1828*4882a593Smuzhiyun default:
1829*4882a593Smuzhiyun break;
1830*4882a593Smuzhiyun }
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun if (vreg->logical_type != SPMI_REGULATOR_LOGICAL_TYPE_VS)
1833*4882a593Smuzhiyun vreg->ocp_irq = 0;
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun if (vreg->ocp_irq) {
1836*4882a593Smuzhiyun ret = devm_request_irq(dev, vreg->ocp_irq,
1837*4882a593Smuzhiyun spmi_regulator_vs_ocp_isr, IRQF_TRIGGER_RISING, "ocp",
1838*4882a593Smuzhiyun vreg);
1839*4882a593Smuzhiyun if (ret < 0) {
1840*4882a593Smuzhiyun dev_err(dev, "failed to request irq %d, ret=%d\n",
1841*4882a593Smuzhiyun vreg->ocp_irq, ret);
1842*4882a593Smuzhiyun return ret;
1843*4882a593Smuzhiyun }
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun INIT_DELAYED_WORK(&vreg->ocp_work, spmi_regulator_vs_ocp_work);
1846*4882a593Smuzhiyun }
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun return 0;
1849*4882a593Smuzhiyun }
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun static const struct spmi_regulator_data pm8941_regulators[] = {
1852*4882a593Smuzhiyun { "s1", 0x1400, "vdd_s1", },
1853*4882a593Smuzhiyun { "s2", 0x1700, "vdd_s2", },
1854*4882a593Smuzhiyun { "s3", 0x1a00, "vdd_s3", },
1855*4882a593Smuzhiyun { "s4", 0xa000, },
1856*4882a593Smuzhiyun { "l1", 0x4000, "vdd_l1_l3", },
1857*4882a593Smuzhiyun { "l2", 0x4100, "vdd_l2_lvs_1_2_3", },
1858*4882a593Smuzhiyun { "l3", 0x4200, "vdd_l1_l3", },
1859*4882a593Smuzhiyun { "l4", 0x4300, "vdd_l4_l11", },
1860*4882a593Smuzhiyun { "l5", 0x4400, "vdd_l5_l7", NULL, 0x0410 },
1861*4882a593Smuzhiyun { "l6", 0x4500, "vdd_l6_l12_l14_l15", },
1862*4882a593Smuzhiyun { "l7", 0x4600, "vdd_l5_l7", NULL, 0x0410 },
1863*4882a593Smuzhiyun { "l8", 0x4700, "vdd_l8_l16_l18_19", },
1864*4882a593Smuzhiyun { "l9", 0x4800, "vdd_l9_l10_l17_l22", },
1865*4882a593Smuzhiyun { "l10", 0x4900, "vdd_l9_l10_l17_l22", },
1866*4882a593Smuzhiyun { "l11", 0x4a00, "vdd_l4_l11", },
1867*4882a593Smuzhiyun { "l12", 0x4b00, "vdd_l6_l12_l14_l15", },
1868*4882a593Smuzhiyun { "l13", 0x4c00, "vdd_l13_l20_l23_l24", },
1869*4882a593Smuzhiyun { "l14", 0x4d00, "vdd_l6_l12_l14_l15", },
1870*4882a593Smuzhiyun { "l15", 0x4e00, "vdd_l6_l12_l14_l15", },
1871*4882a593Smuzhiyun { "l16", 0x4f00, "vdd_l8_l16_l18_19", },
1872*4882a593Smuzhiyun { "l17", 0x5000, "vdd_l9_l10_l17_l22", },
1873*4882a593Smuzhiyun { "l18", 0x5100, "vdd_l8_l16_l18_19", },
1874*4882a593Smuzhiyun { "l19", 0x5200, "vdd_l8_l16_l18_19", },
1875*4882a593Smuzhiyun { "l20", 0x5300, "vdd_l13_l20_l23_l24", },
1876*4882a593Smuzhiyun { "l21", 0x5400, "vdd_l21", },
1877*4882a593Smuzhiyun { "l22", 0x5500, "vdd_l9_l10_l17_l22", },
1878*4882a593Smuzhiyun { "l23", 0x5600, "vdd_l13_l20_l23_l24", },
1879*4882a593Smuzhiyun { "l24", 0x5700, "vdd_l13_l20_l23_l24", },
1880*4882a593Smuzhiyun { "lvs1", 0x8000, "vdd_l2_lvs_1_2_3", },
1881*4882a593Smuzhiyun { "lvs2", 0x8100, "vdd_l2_lvs_1_2_3", },
1882*4882a593Smuzhiyun { "lvs3", 0x8200, "vdd_l2_lvs_1_2_3", },
1883*4882a593Smuzhiyun { "5vs1", 0x8300, "vin_5vs", "ocp-5vs1", },
1884*4882a593Smuzhiyun { "5vs2", 0x8400, "vin_5vs", "ocp-5vs2", },
1885*4882a593Smuzhiyun { }
1886*4882a593Smuzhiyun };
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun static const struct spmi_regulator_data pm8841_regulators[] = {
1889*4882a593Smuzhiyun { "s1", 0x1400, "vdd_s1", },
1890*4882a593Smuzhiyun { "s2", 0x1700, "vdd_s2", NULL, 0x1c08 },
1891*4882a593Smuzhiyun { "s3", 0x1a00, "vdd_s3", },
1892*4882a593Smuzhiyun { "s4", 0x1d00, "vdd_s4", NULL, 0x1c08 },
1893*4882a593Smuzhiyun { "s5", 0x2000, "vdd_s5", NULL, 0x1c08 },
1894*4882a593Smuzhiyun { "s6", 0x2300, "vdd_s6", NULL, 0x1c08 },
1895*4882a593Smuzhiyun { "s7", 0x2600, "vdd_s7", NULL, 0x1c08 },
1896*4882a593Smuzhiyun { "s8", 0x2900, "vdd_s8", NULL, 0x1c08 },
1897*4882a593Smuzhiyun { }
1898*4882a593Smuzhiyun };
1899*4882a593Smuzhiyun
1900*4882a593Smuzhiyun static const struct spmi_regulator_data pm8916_regulators[] = {
1901*4882a593Smuzhiyun { "s1", 0x1400, "vdd_s1", },
1902*4882a593Smuzhiyun { "s2", 0x1700, "vdd_s2", },
1903*4882a593Smuzhiyun { "s3", 0x1a00, "vdd_s3", },
1904*4882a593Smuzhiyun { "s4", 0x1d00, "vdd_s4", },
1905*4882a593Smuzhiyun { "l1", 0x4000, "vdd_l1_l3", },
1906*4882a593Smuzhiyun { "l2", 0x4100, "vdd_l2", },
1907*4882a593Smuzhiyun { "l3", 0x4200, "vdd_l1_l3", },
1908*4882a593Smuzhiyun { "l4", 0x4300, "vdd_l4_l5_l6", },
1909*4882a593Smuzhiyun { "l5", 0x4400, "vdd_l4_l5_l6", },
1910*4882a593Smuzhiyun { "l6", 0x4500, "vdd_l4_l5_l6", },
1911*4882a593Smuzhiyun { "l7", 0x4600, "vdd_l7", },
1912*4882a593Smuzhiyun { "l8", 0x4700, "vdd_l8_l11_l14_l15_l16", },
1913*4882a593Smuzhiyun { "l9", 0x4800, "vdd_l9_l10_l12_l13_l17_l18", },
1914*4882a593Smuzhiyun { "l10", 0x4900, "vdd_l9_l10_l12_l13_l17_l18", },
1915*4882a593Smuzhiyun { "l11", 0x4a00, "vdd_l8_l11_l14_l15_l16", },
1916*4882a593Smuzhiyun { "l12", 0x4b00, "vdd_l9_l10_l12_l13_l17_l18", },
1917*4882a593Smuzhiyun { "l13", 0x4c00, "vdd_l9_l10_l12_l13_l17_l18", },
1918*4882a593Smuzhiyun { "l14", 0x4d00, "vdd_l8_l11_l14_l15_l16", },
1919*4882a593Smuzhiyun { "l15", 0x4e00, "vdd_l8_l11_l14_l15_l16", },
1920*4882a593Smuzhiyun { "l16", 0x4f00, "vdd_l8_l11_l14_l15_l16", },
1921*4882a593Smuzhiyun { "l17", 0x5000, "vdd_l9_l10_l12_l13_l17_l18", },
1922*4882a593Smuzhiyun { "l18", 0x5100, "vdd_l9_l10_l12_l13_l17_l18", },
1923*4882a593Smuzhiyun { }
1924*4882a593Smuzhiyun };
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun static const struct spmi_regulator_data pm8950_regulators[] = {
1927*4882a593Smuzhiyun { "s1", 0x1400, "vdd_s1", },
1928*4882a593Smuzhiyun { "s2", 0x1700, "vdd_s2", },
1929*4882a593Smuzhiyun { "s3", 0x1a00, "vdd_s3", },
1930*4882a593Smuzhiyun { "s4", 0x1d00, "vdd_s4", },
1931*4882a593Smuzhiyun { "s5", 0x2000, "vdd_s5", },
1932*4882a593Smuzhiyun { "s6", 0x2300, "vdd_s6", },
1933*4882a593Smuzhiyun { "l1", 0x4000, "vdd_l1_l19", },
1934*4882a593Smuzhiyun { "l2", 0x4100, "vdd_l2_l23", },
1935*4882a593Smuzhiyun { "l3", 0x4200, "vdd_l3", },
1936*4882a593Smuzhiyun { "l4", 0x4300, "vdd_l4_l5_l6_l7_l16", },
1937*4882a593Smuzhiyun { "l5", 0x4400, "vdd_l4_l5_l6_l7_l16", },
1938*4882a593Smuzhiyun { "l6", 0x4500, "vdd_l4_l5_l6_l7_l16", },
1939*4882a593Smuzhiyun { "l7", 0x4600, "vdd_l4_l5_l6_l7_l16", },
1940*4882a593Smuzhiyun { "l8", 0x4700, "vdd_l8_l11_l12_l17_l22", },
1941*4882a593Smuzhiyun { "l9", 0x4800, "vdd_l9_l10_l13_l14_l15_l18", },
1942*4882a593Smuzhiyun { "l10", 0x4900, "vdd_l9_l10_l13_l14_l15_l18", },
1943*4882a593Smuzhiyun { "l11", 0x4a00, "vdd_l8_l11_l12_l17_l22", },
1944*4882a593Smuzhiyun { "l12", 0x4b00, "vdd_l8_l11_l12_l17_l22", },
1945*4882a593Smuzhiyun { "l13", 0x4c00, "vdd_l9_l10_l13_l14_l15_l18", },
1946*4882a593Smuzhiyun { "l14", 0x4d00, "vdd_l9_l10_l13_l14_l15_l18", },
1947*4882a593Smuzhiyun { "l15", 0x4e00, "vdd_l9_l10_l13_l14_l15_l18", },
1948*4882a593Smuzhiyun { "l16", 0x4f00, "vdd_l4_l5_l6_l7_l16", },
1949*4882a593Smuzhiyun { "l17", 0x5000, "vdd_l8_l11_l12_l17_l22", },
1950*4882a593Smuzhiyun { "l18", 0x5100, "vdd_l9_l10_l13_l14_l15_l18", },
1951*4882a593Smuzhiyun { "l19", 0x5200, "vdd_l1_l19", },
1952*4882a593Smuzhiyun { "l20", 0x5300, "vdd_l20", },
1953*4882a593Smuzhiyun { "l21", 0x5400, "vdd_l21", },
1954*4882a593Smuzhiyun { "l22", 0x5500, "vdd_l8_l11_l12_l17_l22", },
1955*4882a593Smuzhiyun { "l23", 0x5600, "vdd_l2_l23", },
1956*4882a593Smuzhiyun { }
1957*4882a593Smuzhiyun };
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun static const struct spmi_regulator_data pm8994_regulators[] = {
1960*4882a593Smuzhiyun { "s1", 0x1400, "vdd_s1", },
1961*4882a593Smuzhiyun { "s2", 0x1700, "vdd_s2", },
1962*4882a593Smuzhiyun { "s3", 0x1a00, "vdd_s3", },
1963*4882a593Smuzhiyun { "s4", 0x1d00, "vdd_s4", },
1964*4882a593Smuzhiyun { "s5", 0x2000, "vdd_s5", },
1965*4882a593Smuzhiyun { "s6", 0x2300, "vdd_s6", },
1966*4882a593Smuzhiyun { "s7", 0x2600, "vdd_s7", },
1967*4882a593Smuzhiyun { "s8", 0x2900, "vdd_s8", },
1968*4882a593Smuzhiyun { "s9", 0x2c00, "vdd_s9", },
1969*4882a593Smuzhiyun { "s10", 0x2f00, "vdd_s10", },
1970*4882a593Smuzhiyun { "s11", 0x3200, "vdd_s11", },
1971*4882a593Smuzhiyun { "s12", 0x3500, "vdd_s12", },
1972*4882a593Smuzhiyun { "l1", 0x4000, "vdd_l1", },
1973*4882a593Smuzhiyun { "l2", 0x4100, "vdd_l2_l26_l28", },
1974*4882a593Smuzhiyun { "l3", 0x4200, "vdd_l3_l11", },
1975*4882a593Smuzhiyun { "l4", 0x4300, "vdd_l4_l27_l31", },
1976*4882a593Smuzhiyun { "l5", 0x4400, "vdd_l5_l7", },
1977*4882a593Smuzhiyun { "l6", 0x4500, "vdd_l6_l12_l32", },
1978*4882a593Smuzhiyun { "l7", 0x4600, "vdd_l5_l7", },
1979*4882a593Smuzhiyun { "l8", 0x4700, "vdd_l8_l16_l30", },
1980*4882a593Smuzhiyun { "l9", 0x4800, "vdd_l9_l10_l18_l22", },
1981*4882a593Smuzhiyun { "l10", 0x4900, "vdd_l9_l10_l18_l22", },
1982*4882a593Smuzhiyun { "l11", 0x4a00, "vdd_l3_l11", },
1983*4882a593Smuzhiyun { "l12", 0x4b00, "vdd_l6_l12_l32", },
1984*4882a593Smuzhiyun { "l13", 0x4c00, "vdd_l13_l19_l23_l24", },
1985*4882a593Smuzhiyun { "l14", 0x4d00, "vdd_l14_l15", },
1986*4882a593Smuzhiyun { "l15", 0x4e00, "vdd_l14_l15", },
1987*4882a593Smuzhiyun { "l16", 0x4f00, "vdd_l8_l16_l30", },
1988*4882a593Smuzhiyun { "l17", 0x5000, "vdd_l17_l29", },
1989*4882a593Smuzhiyun { "l18", 0x5100, "vdd_l9_l10_l18_l22", },
1990*4882a593Smuzhiyun { "l19", 0x5200, "vdd_l13_l19_l23_l24", },
1991*4882a593Smuzhiyun { "l20", 0x5300, "vdd_l20_l21", },
1992*4882a593Smuzhiyun { "l21", 0x5400, "vdd_l20_l21", },
1993*4882a593Smuzhiyun { "l22", 0x5500, "vdd_l9_l10_l18_l22", },
1994*4882a593Smuzhiyun { "l23", 0x5600, "vdd_l13_l19_l23_l24", },
1995*4882a593Smuzhiyun { "l24", 0x5700, "vdd_l13_l19_l23_l24", },
1996*4882a593Smuzhiyun { "l25", 0x5800, "vdd_l25", },
1997*4882a593Smuzhiyun { "l26", 0x5900, "vdd_l2_l26_l28", },
1998*4882a593Smuzhiyun { "l27", 0x5a00, "vdd_l4_l27_l31", },
1999*4882a593Smuzhiyun { "l28", 0x5b00, "vdd_l2_l26_l28", },
2000*4882a593Smuzhiyun { "l29", 0x5c00, "vdd_l17_l29", },
2001*4882a593Smuzhiyun { "l30", 0x5d00, "vdd_l8_l16_l30", },
2002*4882a593Smuzhiyun { "l31", 0x5e00, "vdd_l4_l27_l31", },
2003*4882a593Smuzhiyun { "l32", 0x5f00, "vdd_l6_l12_l32", },
2004*4882a593Smuzhiyun { "lvs1", 0x8000, "vdd_lvs_1_2", },
2005*4882a593Smuzhiyun { "lvs2", 0x8100, "vdd_lvs_1_2", },
2006*4882a593Smuzhiyun { }
2007*4882a593Smuzhiyun };
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun static const struct spmi_regulator_data pmi8994_regulators[] = {
2010*4882a593Smuzhiyun { "s1", 0x1400, "vdd_s1", },
2011*4882a593Smuzhiyun { "s2", 0x1700, "vdd_s2", },
2012*4882a593Smuzhiyun { "s3", 0x1a00, "vdd_s3", },
2013*4882a593Smuzhiyun { "l1", 0x4000, "vdd_l1", },
2014*4882a593Smuzhiyun { }
2015*4882a593Smuzhiyun };
2016*4882a593Smuzhiyun
2017*4882a593Smuzhiyun static const struct spmi_regulator_data pm660_regulators[] = {
2018*4882a593Smuzhiyun { "s1", 0x1400, "vdd_s1", },
2019*4882a593Smuzhiyun { "s2", 0x1700, "vdd_s2", },
2020*4882a593Smuzhiyun { "s3", 0x1a00, "vdd_s3", },
2021*4882a593Smuzhiyun { "s4", 0x1d00, "vdd_s3", },
2022*4882a593Smuzhiyun { "s5", 0x2000, "vdd_s5", },
2023*4882a593Smuzhiyun { "s6", 0x2300, "vdd_s6", },
2024*4882a593Smuzhiyun { "l1", 0x4000, "vdd_l1_l6_l7", },
2025*4882a593Smuzhiyun { "l2", 0x4100, "vdd_l2_l3", },
2026*4882a593Smuzhiyun { "l3", 0x4200, "vdd_l2_l3", },
2027*4882a593Smuzhiyun /* l4 is unaccessible on PM660 */
2028*4882a593Smuzhiyun { "l5", 0x4400, "vdd_l5", },
2029*4882a593Smuzhiyun { "l6", 0x4500, "vdd_l1_l6_l7", },
2030*4882a593Smuzhiyun { "l7", 0x4600, "vdd_l1_l6_l7", },
2031*4882a593Smuzhiyun { "l8", 0x4700, "vdd_l8_l9_l10_l11_l12_l13_l14", },
2032*4882a593Smuzhiyun { "l9", 0x4800, "vdd_l8_l9_l10_l11_l12_l13_l14", },
2033*4882a593Smuzhiyun { "l10", 0x4900, "vdd_l8_l9_l10_l11_l12_l13_l14", },
2034*4882a593Smuzhiyun { "l11", 0x4a00, "vdd_l8_l9_l10_l11_l12_l13_l14", },
2035*4882a593Smuzhiyun { "l12", 0x4b00, "vdd_l8_l9_l10_l11_l12_l13_l14", },
2036*4882a593Smuzhiyun { "l13", 0x4c00, "vdd_l8_l9_l10_l11_l12_l13_l14", },
2037*4882a593Smuzhiyun { "l14", 0x4d00, "vdd_l8_l9_l10_l11_l12_l13_l14", },
2038*4882a593Smuzhiyun { "l15", 0x4e00, "vdd_l15_l16_l17_l18_l19", },
2039*4882a593Smuzhiyun { "l16", 0x4f00, "vdd_l15_l16_l17_l18_l19", },
2040*4882a593Smuzhiyun { "l17", 0x5000, "vdd_l15_l16_l17_l18_l19", },
2041*4882a593Smuzhiyun { "l18", 0x5100, "vdd_l15_l16_l17_l18_l19", },
2042*4882a593Smuzhiyun { "l19", 0x5200, "vdd_l15_l16_l17_l18_l19", },
2043*4882a593Smuzhiyun { }
2044*4882a593Smuzhiyun };
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun static const struct spmi_regulator_data pm660l_regulators[] = {
2047*4882a593Smuzhiyun { "s1", 0x1400, "vdd_s1", },
2048*4882a593Smuzhiyun { "s2", 0x1700, "vdd_s2", },
2049*4882a593Smuzhiyun { "s3", 0x1a00, "vdd_s3", },
2050*4882a593Smuzhiyun { "s4", 0x1d00, "vdd_s4", },
2051*4882a593Smuzhiyun { "s5", 0x2000, "vdd_s5", },
2052*4882a593Smuzhiyun { "l1", 0x4000, "vdd_l1_l9_l10", },
2053*4882a593Smuzhiyun { "l2", 0x4100, "vdd_l2", },
2054*4882a593Smuzhiyun { "l3", 0x4200, "vdd_l3_l5_l7_l8", },
2055*4882a593Smuzhiyun { "l4", 0x4300, "vdd_l4_l6", },
2056*4882a593Smuzhiyun { "l5", 0x4400, "vdd_l3_l5_l7_l8", },
2057*4882a593Smuzhiyun { "l6", 0x4500, "vdd_l4_l6", },
2058*4882a593Smuzhiyun { "l7", 0x4600, "vdd_l3_l5_l7_l8", },
2059*4882a593Smuzhiyun { "l8", 0x4700, "vdd_l3_l5_l7_l8", },
2060*4882a593Smuzhiyun { "l9", 0x4800, "vdd_l1_l9_l10", },
2061*4882a593Smuzhiyun { "l10", 0x4900, "vdd_l1_l9_l10", },
2062*4882a593Smuzhiyun { }
2063*4882a593Smuzhiyun };
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun static const struct spmi_regulator_data pm8004_regulators[] = {
2067*4882a593Smuzhiyun { "s2", 0x1700, "vdd_s2", },
2068*4882a593Smuzhiyun { "s5", 0x2000, "vdd_s5", },
2069*4882a593Smuzhiyun { }
2070*4882a593Smuzhiyun };
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun static const struct spmi_regulator_data pm8005_regulators[] = {
2073*4882a593Smuzhiyun { "s1", 0x1400, "vdd_s1", },
2074*4882a593Smuzhiyun { "s2", 0x1700, "vdd_s2", },
2075*4882a593Smuzhiyun { "s3", 0x1a00, "vdd_s3", },
2076*4882a593Smuzhiyun { "s4", 0x1d00, "vdd_s4", },
2077*4882a593Smuzhiyun { }
2078*4882a593Smuzhiyun };
2079*4882a593Smuzhiyun
2080*4882a593Smuzhiyun static const struct spmi_regulator_data pms405_regulators[] = {
2081*4882a593Smuzhiyun { "s3", 0x1a00, "vdd_s3"},
2082*4882a593Smuzhiyun { }
2083*4882a593Smuzhiyun };
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun static const struct of_device_id qcom_spmi_regulator_match[] = {
2086*4882a593Smuzhiyun { .compatible = "qcom,pm8004-regulators", .data = &pm8004_regulators },
2087*4882a593Smuzhiyun { .compatible = "qcom,pm8005-regulators", .data = &pm8005_regulators },
2088*4882a593Smuzhiyun { .compatible = "qcom,pm8841-regulators", .data = &pm8841_regulators },
2089*4882a593Smuzhiyun { .compatible = "qcom,pm8916-regulators", .data = &pm8916_regulators },
2090*4882a593Smuzhiyun { .compatible = "qcom,pm8941-regulators", .data = &pm8941_regulators },
2091*4882a593Smuzhiyun { .compatible = "qcom,pm8950-regulators", .data = &pm8950_regulators },
2092*4882a593Smuzhiyun { .compatible = "qcom,pm8994-regulators", .data = &pm8994_regulators },
2093*4882a593Smuzhiyun { .compatible = "qcom,pmi8994-regulators", .data = &pmi8994_regulators },
2094*4882a593Smuzhiyun { .compatible = "qcom,pm660-regulators", .data = &pm660_regulators },
2095*4882a593Smuzhiyun { .compatible = "qcom,pm660l-regulators", .data = &pm660l_regulators },
2096*4882a593Smuzhiyun { .compatible = "qcom,pms405-regulators", .data = &pms405_regulators },
2097*4882a593Smuzhiyun { }
2098*4882a593Smuzhiyun };
2099*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qcom_spmi_regulator_match);
2100*4882a593Smuzhiyun
qcom_spmi_regulator_probe(struct platform_device * pdev)2101*4882a593Smuzhiyun static int qcom_spmi_regulator_probe(struct platform_device *pdev)
2102*4882a593Smuzhiyun {
2103*4882a593Smuzhiyun const struct spmi_regulator_data *reg;
2104*4882a593Smuzhiyun const struct spmi_voltage_range *range;
2105*4882a593Smuzhiyun const struct of_device_id *match;
2106*4882a593Smuzhiyun struct regulator_config config = { };
2107*4882a593Smuzhiyun struct regulator_dev *rdev;
2108*4882a593Smuzhiyun struct spmi_regulator *vreg;
2109*4882a593Smuzhiyun struct regmap *regmap;
2110*4882a593Smuzhiyun const char *name;
2111*4882a593Smuzhiyun struct device *dev = &pdev->dev;
2112*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
2113*4882a593Smuzhiyun struct device_node *syscon, *reg_node;
2114*4882a593Smuzhiyun struct property *reg_prop;
2115*4882a593Smuzhiyun int ret, lenp;
2116*4882a593Smuzhiyun struct list_head *vreg_list;
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun vreg_list = devm_kzalloc(dev, sizeof(*vreg_list), GFP_KERNEL);
2119*4882a593Smuzhiyun if (!vreg_list)
2120*4882a593Smuzhiyun return -ENOMEM;
2121*4882a593Smuzhiyun INIT_LIST_HEAD(vreg_list);
2122*4882a593Smuzhiyun platform_set_drvdata(pdev, vreg_list);
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun regmap = dev_get_regmap(dev->parent, NULL);
2125*4882a593Smuzhiyun if (!regmap)
2126*4882a593Smuzhiyun return -ENODEV;
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun match = of_match_device(qcom_spmi_regulator_match, &pdev->dev);
2129*4882a593Smuzhiyun if (!match)
2130*4882a593Smuzhiyun return -ENODEV;
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun if (of_find_property(node, "qcom,saw-reg", &lenp)) {
2133*4882a593Smuzhiyun syscon = of_parse_phandle(node, "qcom,saw-reg", 0);
2134*4882a593Smuzhiyun saw_regmap = syscon_node_to_regmap(syscon);
2135*4882a593Smuzhiyun of_node_put(syscon);
2136*4882a593Smuzhiyun if (IS_ERR(saw_regmap))
2137*4882a593Smuzhiyun dev_err(dev, "ERROR reading SAW regmap\n");
2138*4882a593Smuzhiyun }
2139*4882a593Smuzhiyun
2140*4882a593Smuzhiyun for (reg = match->data; reg->name; reg++) {
2141*4882a593Smuzhiyun
2142*4882a593Smuzhiyun if (saw_regmap) {
2143*4882a593Smuzhiyun reg_node = of_get_child_by_name(node, reg->name);
2144*4882a593Smuzhiyun reg_prop = of_find_property(reg_node, "qcom,saw-slave",
2145*4882a593Smuzhiyun &lenp);
2146*4882a593Smuzhiyun of_node_put(reg_node);
2147*4882a593Smuzhiyun if (reg_prop)
2148*4882a593Smuzhiyun continue;
2149*4882a593Smuzhiyun }
2150*4882a593Smuzhiyun
2151*4882a593Smuzhiyun vreg = devm_kzalloc(dev, sizeof(*vreg), GFP_KERNEL);
2152*4882a593Smuzhiyun if (!vreg)
2153*4882a593Smuzhiyun return -ENOMEM;
2154*4882a593Smuzhiyun
2155*4882a593Smuzhiyun vreg->dev = dev;
2156*4882a593Smuzhiyun vreg->base = reg->base;
2157*4882a593Smuzhiyun vreg->regmap = regmap;
2158*4882a593Smuzhiyun if (reg->ocp) {
2159*4882a593Smuzhiyun vreg->ocp_irq = platform_get_irq_byname(pdev, reg->ocp);
2160*4882a593Smuzhiyun if (vreg->ocp_irq < 0) {
2161*4882a593Smuzhiyun ret = vreg->ocp_irq;
2162*4882a593Smuzhiyun goto err;
2163*4882a593Smuzhiyun }
2164*4882a593Smuzhiyun }
2165*4882a593Smuzhiyun vreg->desc.id = -1;
2166*4882a593Smuzhiyun vreg->desc.owner = THIS_MODULE;
2167*4882a593Smuzhiyun vreg->desc.type = REGULATOR_VOLTAGE;
2168*4882a593Smuzhiyun vreg->desc.enable_reg = reg->base + SPMI_COMMON_REG_ENABLE;
2169*4882a593Smuzhiyun vreg->desc.enable_mask = SPMI_COMMON_ENABLE_MASK;
2170*4882a593Smuzhiyun vreg->desc.enable_val = SPMI_COMMON_ENABLE;
2171*4882a593Smuzhiyun vreg->desc.name = name = reg->name;
2172*4882a593Smuzhiyun vreg->desc.supply_name = reg->supply;
2173*4882a593Smuzhiyun vreg->desc.of_match = reg->name;
2174*4882a593Smuzhiyun vreg->desc.of_parse_cb = spmi_regulator_of_parse;
2175*4882a593Smuzhiyun vreg->desc.of_map_mode = spmi_regulator_of_map_mode;
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun ret = spmi_regulator_match(vreg, reg->force_type);
2178*4882a593Smuzhiyun if (ret)
2179*4882a593Smuzhiyun continue;
2180*4882a593Smuzhiyun
2181*4882a593Smuzhiyun if (saw_regmap) {
2182*4882a593Smuzhiyun reg_node = of_get_child_by_name(node, reg->name);
2183*4882a593Smuzhiyun reg_prop = of_find_property(reg_node, "qcom,saw-leader",
2184*4882a593Smuzhiyun &lenp);
2185*4882a593Smuzhiyun of_node_put(reg_node);
2186*4882a593Smuzhiyun if (reg_prop) {
2187*4882a593Smuzhiyun spmi_saw_ops = *(vreg->desc.ops);
2188*4882a593Smuzhiyun spmi_saw_ops.set_voltage_sel =
2189*4882a593Smuzhiyun spmi_regulator_saw_set_voltage;
2190*4882a593Smuzhiyun vreg->desc.ops = &spmi_saw_ops;
2191*4882a593Smuzhiyun }
2192*4882a593Smuzhiyun }
2193*4882a593Smuzhiyun
2194*4882a593Smuzhiyun if (vreg->set_points && vreg->set_points->count == 1) {
2195*4882a593Smuzhiyun /* since there is only one range */
2196*4882a593Smuzhiyun range = vreg->set_points->range;
2197*4882a593Smuzhiyun vreg->desc.uV_step = range->step_uV;
2198*4882a593Smuzhiyun }
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun config.dev = dev;
2201*4882a593Smuzhiyun config.driver_data = vreg;
2202*4882a593Smuzhiyun config.regmap = regmap;
2203*4882a593Smuzhiyun rdev = devm_regulator_register(dev, &vreg->desc, &config);
2204*4882a593Smuzhiyun if (IS_ERR(rdev)) {
2205*4882a593Smuzhiyun dev_err(dev, "failed to register %s\n", name);
2206*4882a593Smuzhiyun ret = PTR_ERR(rdev);
2207*4882a593Smuzhiyun goto err;
2208*4882a593Smuzhiyun }
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun INIT_LIST_HEAD(&vreg->node);
2211*4882a593Smuzhiyun list_add(&vreg->node, vreg_list);
2212*4882a593Smuzhiyun }
2213*4882a593Smuzhiyun
2214*4882a593Smuzhiyun return 0;
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun err:
2217*4882a593Smuzhiyun list_for_each_entry(vreg, vreg_list, node)
2218*4882a593Smuzhiyun if (vreg->ocp_irq)
2219*4882a593Smuzhiyun cancel_delayed_work_sync(&vreg->ocp_work);
2220*4882a593Smuzhiyun return ret;
2221*4882a593Smuzhiyun }
2222*4882a593Smuzhiyun
qcom_spmi_regulator_remove(struct platform_device * pdev)2223*4882a593Smuzhiyun static int qcom_spmi_regulator_remove(struct platform_device *pdev)
2224*4882a593Smuzhiyun {
2225*4882a593Smuzhiyun struct spmi_regulator *vreg;
2226*4882a593Smuzhiyun struct list_head *vreg_list = platform_get_drvdata(pdev);
2227*4882a593Smuzhiyun
2228*4882a593Smuzhiyun list_for_each_entry(vreg, vreg_list, node)
2229*4882a593Smuzhiyun if (vreg->ocp_irq)
2230*4882a593Smuzhiyun cancel_delayed_work_sync(&vreg->ocp_work);
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun return 0;
2233*4882a593Smuzhiyun }
2234*4882a593Smuzhiyun
2235*4882a593Smuzhiyun static struct platform_driver qcom_spmi_regulator_driver = {
2236*4882a593Smuzhiyun .driver = {
2237*4882a593Smuzhiyun .name = "qcom-spmi-regulator",
2238*4882a593Smuzhiyun .of_match_table = qcom_spmi_regulator_match,
2239*4882a593Smuzhiyun },
2240*4882a593Smuzhiyun .probe = qcom_spmi_regulator_probe,
2241*4882a593Smuzhiyun .remove = qcom_spmi_regulator_remove,
2242*4882a593Smuzhiyun };
2243*4882a593Smuzhiyun module_platform_driver(qcom_spmi_regulator_driver);
2244*4882a593Smuzhiyun
2245*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm SPMI PMIC regulator driver");
2246*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2247*4882a593Smuzhiyun MODULE_ALIAS("platform:qcom-spmi-regulator");
2248