1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (C) 2011-2013 Freescale Semiconductor, Inc. All Rights Reserved.
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/kernel.h>
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/init.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/regulator/of_regulator.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/regulator/driver.h>
14*4882a593Smuzhiyun #include <linux/regulator/machine.h>
15*4882a593Smuzhiyun #include <linux/regulator/pfuze100.h>
16*4882a593Smuzhiyun #include <linux/i2c.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define PFUZE_FLAG_DISABLE_SW BIT(1)
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define PFUZE_NUMREGS 128
23*4882a593Smuzhiyun #define PFUZE100_VOL_OFFSET 0
24*4882a593Smuzhiyun #define PFUZE100_STANDBY_OFFSET 1
25*4882a593Smuzhiyun #define PFUZE100_MODE_OFFSET 3
26*4882a593Smuzhiyun #define PFUZE100_CONF_OFFSET 4
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define PFUZE100_DEVICEID 0x0
29*4882a593Smuzhiyun #define PFUZE100_REVID 0x3
30*4882a593Smuzhiyun #define PFUZE100_FABID 0x4
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define PFUZE100_COINVOL 0x1a
33*4882a593Smuzhiyun #define PFUZE100_SW1ABVOL 0x20
34*4882a593Smuzhiyun #define PFUZE100_SW1ABMODE 0x23
35*4882a593Smuzhiyun #define PFUZE100_SW1CVOL 0x2e
36*4882a593Smuzhiyun #define PFUZE100_SW1CMODE 0x31
37*4882a593Smuzhiyun #define PFUZE100_SW2VOL 0x35
38*4882a593Smuzhiyun #define PFUZE100_SW2MODE 0x38
39*4882a593Smuzhiyun #define PFUZE100_SW3AVOL 0x3c
40*4882a593Smuzhiyun #define PFUZE100_SW3AMODE 0x3f
41*4882a593Smuzhiyun #define PFUZE100_SW3BVOL 0x43
42*4882a593Smuzhiyun #define PFUZE100_SW3BMODE 0x46
43*4882a593Smuzhiyun #define PFUZE100_SW4VOL 0x4a
44*4882a593Smuzhiyun #define PFUZE100_SW4MODE 0x4d
45*4882a593Smuzhiyun #define PFUZE100_SWBSTCON1 0x66
46*4882a593Smuzhiyun #define PFUZE100_VREFDDRCON 0x6a
47*4882a593Smuzhiyun #define PFUZE100_VSNVSVOL 0x6b
48*4882a593Smuzhiyun #define PFUZE100_VGEN1VOL 0x6c
49*4882a593Smuzhiyun #define PFUZE100_VGEN2VOL 0x6d
50*4882a593Smuzhiyun #define PFUZE100_VGEN3VOL 0x6e
51*4882a593Smuzhiyun #define PFUZE100_VGEN4VOL 0x6f
52*4882a593Smuzhiyun #define PFUZE100_VGEN5VOL 0x70
53*4882a593Smuzhiyun #define PFUZE100_VGEN6VOL 0x71
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define PFUZE100_SWxMODE_MASK 0xf
56*4882a593Smuzhiyun #define PFUZE100_SWxMODE_APS_APS 0x8
57*4882a593Smuzhiyun #define PFUZE100_SWxMODE_APS_OFF 0x4
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define PFUZE100_VGENxLPWR BIT(6)
60*4882a593Smuzhiyun #define PFUZE100_VGENxSTBY BIT(5)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun enum chips { PFUZE100, PFUZE200, PFUZE3000 = 3, PFUZE3001 = 0x31, };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun struct pfuze_regulator {
65*4882a593Smuzhiyun struct regulator_desc desc;
66*4882a593Smuzhiyun unsigned char stby_reg;
67*4882a593Smuzhiyun unsigned char stby_mask;
68*4882a593Smuzhiyun bool sw_reg;
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun struct pfuze_chip {
72*4882a593Smuzhiyun int chip_id;
73*4882a593Smuzhiyun int flags;
74*4882a593Smuzhiyun struct regmap *regmap;
75*4882a593Smuzhiyun struct device *dev;
76*4882a593Smuzhiyun struct pfuze_regulator regulator_descs[PFUZE100_MAX_REGULATOR];
77*4882a593Smuzhiyun struct regulator_dev *regulators[PFUZE100_MAX_REGULATOR];
78*4882a593Smuzhiyun struct pfuze_regulator *pfuze_regulators;
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun static const int pfuze100_swbst[] = {
82*4882a593Smuzhiyun 5000000, 5050000, 5100000, 5150000,
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static const int pfuze100_vsnvs[] = {
86*4882a593Smuzhiyun 1000000, 1100000, 1200000, 1300000, 1500000, 1800000, 3000000,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static const int pfuze100_coin[] = {
90*4882a593Smuzhiyun 2500000, 2700000, 2800000, 2900000, 3000000, 3100000, 3200000, 3300000,
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static const int pfuze3000_sw1a[] = {
94*4882a593Smuzhiyun 700000, 725000, 750000, 775000, 800000, 825000, 850000, 875000,
95*4882a593Smuzhiyun 900000, 925000, 950000, 975000, 1000000, 1025000, 1050000, 1075000,
96*4882a593Smuzhiyun 1100000, 1125000, 1150000, 1175000, 1200000, 1225000, 1250000, 1275000,
97*4882a593Smuzhiyun 1300000, 1325000, 1350000, 1375000, 1400000, 1425000, 1800000, 3300000,
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun static const int pfuze3000_sw2lo[] = {
101*4882a593Smuzhiyun 1500000, 1550000, 1600000, 1650000, 1700000, 1750000, 1800000, 1850000,
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static const int pfuze3000_sw2hi[] = {
105*4882a593Smuzhiyun 2500000, 2800000, 2850000, 3000000, 3100000, 3150000, 3200000, 3300000,
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static const struct i2c_device_id pfuze_device_id[] = {
109*4882a593Smuzhiyun {.name = "pfuze100", .driver_data = PFUZE100},
110*4882a593Smuzhiyun {.name = "pfuze200", .driver_data = PFUZE200},
111*4882a593Smuzhiyun {.name = "pfuze3000", .driver_data = PFUZE3000},
112*4882a593Smuzhiyun {.name = "pfuze3001", .driver_data = PFUZE3001},
113*4882a593Smuzhiyun { }
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, pfuze_device_id);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static const struct of_device_id pfuze_dt_ids[] = {
118*4882a593Smuzhiyun { .compatible = "fsl,pfuze100", .data = (void *)PFUZE100},
119*4882a593Smuzhiyun { .compatible = "fsl,pfuze200", .data = (void *)PFUZE200},
120*4882a593Smuzhiyun { .compatible = "fsl,pfuze3000", .data = (void *)PFUZE3000},
121*4882a593Smuzhiyun { .compatible = "fsl,pfuze3001", .data = (void *)PFUZE3001},
122*4882a593Smuzhiyun { }
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, pfuze_dt_ids);
125*4882a593Smuzhiyun
pfuze100_set_ramp_delay(struct regulator_dev * rdev,int ramp_delay)126*4882a593Smuzhiyun static int pfuze100_set_ramp_delay(struct regulator_dev *rdev, int ramp_delay)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun struct pfuze_chip *pfuze100 = rdev_get_drvdata(rdev);
129*4882a593Smuzhiyun int id = rdev_get_id(rdev);
130*4882a593Smuzhiyun bool reg_has_ramp_delay;
131*4882a593Smuzhiyun unsigned int ramp_bits = 0;
132*4882a593Smuzhiyun int ret;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun switch (pfuze100->chip_id) {
135*4882a593Smuzhiyun case PFUZE3001:
136*4882a593Smuzhiyun /* no dynamic voltage scaling for PF3001 */
137*4882a593Smuzhiyun reg_has_ramp_delay = false;
138*4882a593Smuzhiyun break;
139*4882a593Smuzhiyun case PFUZE3000:
140*4882a593Smuzhiyun reg_has_ramp_delay = (id < PFUZE3000_SWBST);
141*4882a593Smuzhiyun break;
142*4882a593Smuzhiyun case PFUZE200:
143*4882a593Smuzhiyun reg_has_ramp_delay = (id < PFUZE200_SWBST);
144*4882a593Smuzhiyun break;
145*4882a593Smuzhiyun case PFUZE100:
146*4882a593Smuzhiyun default:
147*4882a593Smuzhiyun reg_has_ramp_delay = (id < PFUZE100_SWBST);
148*4882a593Smuzhiyun break;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun if (reg_has_ramp_delay) {
152*4882a593Smuzhiyun if (ramp_delay > 0) {
153*4882a593Smuzhiyun ramp_delay = 12500 / ramp_delay;
154*4882a593Smuzhiyun ramp_bits = (ramp_delay >> 1) - (ramp_delay >> 3);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun ret = regmap_update_bits(pfuze100->regmap,
158*4882a593Smuzhiyun rdev->desc->vsel_reg + 4,
159*4882a593Smuzhiyun 0xc0, ramp_bits << 6);
160*4882a593Smuzhiyun if (ret < 0)
161*4882a593Smuzhiyun dev_err(pfuze100->dev, "ramp failed, err %d\n", ret);
162*4882a593Smuzhiyun } else {
163*4882a593Smuzhiyun ret = -EACCES;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return ret;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun static const struct regulator_ops pfuze100_ldo_regulator_ops = {
170*4882a593Smuzhiyun .enable = regulator_enable_regmap,
171*4882a593Smuzhiyun .disable = regulator_disable_regmap,
172*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
173*4882a593Smuzhiyun .list_voltage = regulator_list_voltage_linear,
174*4882a593Smuzhiyun .set_voltage_sel = regulator_set_voltage_sel_regmap,
175*4882a593Smuzhiyun .get_voltage_sel = regulator_get_voltage_sel_regmap,
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static const struct regulator_ops pfuze100_fixed_regulator_ops = {
179*4882a593Smuzhiyun .enable = regulator_enable_regmap,
180*4882a593Smuzhiyun .disable = regulator_disable_regmap,
181*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
182*4882a593Smuzhiyun .list_voltage = regulator_list_voltage_linear,
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun static const struct regulator_ops pfuze100_sw_regulator_ops = {
186*4882a593Smuzhiyun .list_voltage = regulator_list_voltage_linear,
187*4882a593Smuzhiyun .set_voltage_sel = regulator_set_voltage_sel_regmap,
188*4882a593Smuzhiyun .get_voltage_sel = regulator_get_voltage_sel_regmap,
189*4882a593Smuzhiyun .set_voltage_time_sel = regulator_set_voltage_time_sel,
190*4882a593Smuzhiyun .set_ramp_delay = pfuze100_set_ramp_delay,
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun static const struct regulator_ops pfuze100_sw_disable_regulator_ops = {
194*4882a593Smuzhiyun .enable = regulator_enable_regmap,
195*4882a593Smuzhiyun .disable = regulator_disable_regmap,
196*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
197*4882a593Smuzhiyun .list_voltage = regulator_list_voltage_linear,
198*4882a593Smuzhiyun .set_voltage_sel = regulator_set_voltage_sel_regmap,
199*4882a593Smuzhiyun .get_voltage_sel = regulator_get_voltage_sel_regmap,
200*4882a593Smuzhiyun .set_voltage_time_sel = regulator_set_voltage_time_sel,
201*4882a593Smuzhiyun .set_ramp_delay = pfuze100_set_ramp_delay,
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun static const struct regulator_ops pfuze100_swb_regulator_ops = {
205*4882a593Smuzhiyun .enable = regulator_enable_regmap,
206*4882a593Smuzhiyun .disable = regulator_disable_regmap,
207*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
208*4882a593Smuzhiyun .list_voltage = regulator_list_voltage_table,
209*4882a593Smuzhiyun .map_voltage = regulator_map_voltage_ascend,
210*4882a593Smuzhiyun .set_voltage_sel = regulator_set_voltage_sel_regmap,
211*4882a593Smuzhiyun .get_voltage_sel = regulator_get_voltage_sel_regmap,
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun static const struct regulator_ops pfuze3000_sw_regulator_ops = {
216*4882a593Smuzhiyun .enable = regulator_enable_regmap,
217*4882a593Smuzhiyun .disable = regulator_disable_regmap,
218*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
219*4882a593Smuzhiyun .list_voltage = regulator_list_voltage_table,
220*4882a593Smuzhiyun .map_voltage = regulator_map_voltage_ascend,
221*4882a593Smuzhiyun .set_voltage_sel = regulator_set_voltage_sel_regmap,
222*4882a593Smuzhiyun .get_voltage_sel = regulator_get_voltage_sel_regmap,
223*4882a593Smuzhiyun .set_voltage_time_sel = regulator_set_voltage_time_sel,
224*4882a593Smuzhiyun .set_ramp_delay = pfuze100_set_ramp_delay,
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun #define PFUZE100_FIXED_REG(_chip, _name, base, voltage) \
229*4882a593Smuzhiyun [_chip ## _ ## _name] = { \
230*4882a593Smuzhiyun .desc = { \
231*4882a593Smuzhiyun .name = #_name, \
232*4882a593Smuzhiyun .n_voltages = 1, \
233*4882a593Smuzhiyun .ops = &pfuze100_fixed_regulator_ops, \
234*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE, \
235*4882a593Smuzhiyun .id = _chip ## _ ## _name, \
236*4882a593Smuzhiyun .owner = THIS_MODULE, \
237*4882a593Smuzhiyun .min_uV = (voltage), \
238*4882a593Smuzhiyun .enable_reg = (base), \
239*4882a593Smuzhiyun .enable_mask = 0x10, \
240*4882a593Smuzhiyun }, \
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun #define PFUZE100_SW_REG(_chip, _name, base, min, max, step) \
244*4882a593Smuzhiyun [_chip ## _ ## _name] = { \
245*4882a593Smuzhiyun .desc = { \
246*4882a593Smuzhiyun .name = #_name,\
247*4882a593Smuzhiyun .n_voltages = ((max) - (min)) / (step) + 1, \
248*4882a593Smuzhiyun .ops = &pfuze100_sw_regulator_ops, \
249*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE, \
250*4882a593Smuzhiyun .id = _chip ## _ ## _name, \
251*4882a593Smuzhiyun .owner = THIS_MODULE, \
252*4882a593Smuzhiyun .min_uV = (min), \
253*4882a593Smuzhiyun .uV_step = (step), \
254*4882a593Smuzhiyun .vsel_reg = (base) + PFUZE100_VOL_OFFSET, \
255*4882a593Smuzhiyun .vsel_mask = 0x3f, \
256*4882a593Smuzhiyun .enable_reg = (base) + PFUZE100_MODE_OFFSET, \
257*4882a593Smuzhiyun .enable_mask = 0xf, \
258*4882a593Smuzhiyun }, \
259*4882a593Smuzhiyun .stby_reg = (base) + PFUZE100_STANDBY_OFFSET, \
260*4882a593Smuzhiyun .stby_mask = 0x3f, \
261*4882a593Smuzhiyun .sw_reg = true, \
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun #define PFUZE100_SWB_REG(_chip, _name, base, mask, voltages) \
265*4882a593Smuzhiyun [_chip ## _ ## _name] = { \
266*4882a593Smuzhiyun .desc = { \
267*4882a593Smuzhiyun .name = #_name, \
268*4882a593Smuzhiyun .n_voltages = ARRAY_SIZE(voltages), \
269*4882a593Smuzhiyun .ops = &pfuze100_swb_regulator_ops, \
270*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE, \
271*4882a593Smuzhiyun .id = _chip ## _ ## _name, \
272*4882a593Smuzhiyun .owner = THIS_MODULE, \
273*4882a593Smuzhiyun .volt_table = voltages, \
274*4882a593Smuzhiyun .vsel_reg = (base), \
275*4882a593Smuzhiyun .vsel_mask = (mask), \
276*4882a593Smuzhiyun .enable_reg = (base), \
277*4882a593Smuzhiyun .enable_mask = 0x48, \
278*4882a593Smuzhiyun }, \
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun #define PFUZE100_VGEN_REG(_chip, _name, base, min, max, step) \
282*4882a593Smuzhiyun [_chip ## _ ## _name] = { \
283*4882a593Smuzhiyun .desc = { \
284*4882a593Smuzhiyun .name = #_name, \
285*4882a593Smuzhiyun .n_voltages = ((max) - (min)) / (step) + 1, \
286*4882a593Smuzhiyun .ops = &pfuze100_ldo_regulator_ops, \
287*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE, \
288*4882a593Smuzhiyun .id = _chip ## _ ## _name, \
289*4882a593Smuzhiyun .owner = THIS_MODULE, \
290*4882a593Smuzhiyun .min_uV = (min), \
291*4882a593Smuzhiyun .uV_step = (step), \
292*4882a593Smuzhiyun .vsel_reg = (base), \
293*4882a593Smuzhiyun .vsel_mask = 0xf, \
294*4882a593Smuzhiyun .enable_reg = (base), \
295*4882a593Smuzhiyun .enable_mask = 0x10, \
296*4882a593Smuzhiyun }, \
297*4882a593Smuzhiyun .stby_reg = (base), \
298*4882a593Smuzhiyun .stby_mask = 0x20, \
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun #define PFUZE100_COIN_REG(_chip, _name, base, mask, voltages) \
302*4882a593Smuzhiyun [_chip ## _ ## _name] = { \
303*4882a593Smuzhiyun .desc = { \
304*4882a593Smuzhiyun .name = #_name, \
305*4882a593Smuzhiyun .n_voltages = ARRAY_SIZE(voltages), \
306*4882a593Smuzhiyun .ops = &pfuze100_swb_regulator_ops, \
307*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE, \
308*4882a593Smuzhiyun .id = _chip ## _ ## _name, \
309*4882a593Smuzhiyun .owner = THIS_MODULE, \
310*4882a593Smuzhiyun .volt_table = voltages, \
311*4882a593Smuzhiyun .vsel_reg = (base), \
312*4882a593Smuzhiyun .vsel_mask = (mask), \
313*4882a593Smuzhiyun .enable_reg = (base), \
314*4882a593Smuzhiyun .enable_mask = 0x8, \
315*4882a593Smuzhiyun }, \
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun #define PFUZE3000_VCC_REG(_chip, _name, base, min, max, step) { \
319*4882a593Smuzhiyun .desc = { \
320*4882a593Smuzhiyun .name = #_name, \
321*4882a593Smuzhiyun .n_voltages = ((max) - (min)) / (step) + 1, \
322*4882a593Smuzhiyun .ops = &pfuze100_ldo_regulator_ops, \
323*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE, \
324*4882a593Smuzhiyun .id = _chip ## _ ## _name, \
325*4882a593Smuzhiyun .owner = THIS_MODULE, \
326*4882a593Smuzhiyun .min_uV = (min), \
327*4882a593Smuzhiyun .uV_step = (step), \
328*4882a593Smuzhiyun .vsel_reg = (base), \
329*4882a593Smuzhiyun .vsel_mask = 0x3, \
330*4882a593Smuzhiyun .enable_reg = (base), \
331*4882a593Smuzhiyun .enable_mask = 0x10, \
332*4882a593Smuzhiyun }, \
333*4882a593Smuzhiyun .stby_reg = (base), \
334*4882a593Smuzhiyun .stby_mask = 0x20, \
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* No linar case for the some switches of PFUZE3000 */
338*4882a593Smuzhiyun #define PFUZE3000_SW_REG(_chip, _name, base, mask, voltages) \
339*4882a593Smuzhiyun [_chip ## _ ## _name] = { \
340*4882a593Smuzhiyun .desc = { \
341*4882a593Smuzhiyun .name = #_name, \
342*4882a593Smuzhiyun .n_voltages = ARRAY_SIZE(voltages), \
343*4882a593Smuzhiyun .ops = &pfuze3000_sw_regulator_ops, \
344*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE, \
345*4882a593Smuzhiyun .id = _chip ## _ ## _name, \
346*4882a593Smuzhiyun .owner = THIS_MODULE, \
347*4882a593Smuzhiyun .volt_table = voltages, \
348*4882a593Smuzhiyun .vsel_reg = (base) + PFUZE100_VOL_OFFSET, \
349*4882a593Smuzhiyun .vsel_mask = (mask), \
350*4882a593Smuzhiyun .enable_reg = (base) + PFUZE100_MODE_OFFSET, \
351*4882a593Smuzhiyun .enable_mask = 0xf, \
352*4882a593Smuzhiyun .enable_val = 0x8, \
353*4882a593Smuzhiyun .enable_time = 500, \
354*4882a593Smuzhiyun }, \
355*4882a593Smuzhiyun .stby_reg = (base) + PFUZE100_STANDBY_OFFSET, \
356*4882a593Smuzhiyun .stby_mask = (mask), \
357*4882a593Smuzhiyun .sw_reg = true, \
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun #define PFUZE3000_SW3_REG(_chip, _name, base, min, max, step) { \
361*4882a593Smuzhiyun .desc = { \
362*4882a593Smuzhiyun .name = #_name,\
363*4882a593Smuzhiyun .n_voltages = ((max) - (min)) / (step) + 1, \
364*4882a593Smuzhiyun .ops = &pfuze100_sw_regulator_ops, \
365*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE, \
366*4882a593Smuzhiyun .id = _chip ## _ ## _name, \
367*4882a593Smuzhiyun .owner = THIS_MODULE, \
368*4882a593Smuzhiyun .min_uV = (min), \
369*4882a593Smuzhiyun .uV_step = (step), \
370*4882a593Smuzhiyun .vsel_reg = (base) + PFUZE100_VOL_OFFSET, \
371*4882a593Smuzhiyun .vsel_mask = 0xf, \
372*4882a593Smuzhiyun }, \
373*4882a593Smuzhiyun .stby_reg = (base) + PFUZE100_STANDBY_OFFSET, \
374*4882a593Smuzhiyun .stby_mask = 0xf, \
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* PFUZE100 */
378*4882a593Smuzhiyun static struct pfuze_regulator pfuze100_regulators[] = {
379*4882a593Smuzhiyun PFUZE100_SW_REG(PFUZE100, SW1AB, PFUZE100_SW1ABVOL, 300000, 1875000, 25000),
380*4882a593Smuzhiyun PFUZE100_SW_REG(PFUZE100, SW1C, PFUZE100_SW1CVOL, 300000, 1875000, 25000),
381*4882a593Smuzhiyun PFUZE100_SW_REG(PFUZE100, SW2, PFUZE100_SW2VOL, 400000, 1975000, 25000),
382*4882a593Smuzhiyun PFUZE100_SW_REG(PFUZE100, SW3A, PFUZE100_SW3AVOL, 400000, 1975000, 25000),
383*4882a593Smuzhiyun PFUZE100_SW_REG(PFUZE100, SW3B, PFUZE100_SW3BVOL, 400000, 1975000, 25000),
384*4882a593Smuzhiyun PFUZE100_SW_REG(PFUZE100, SW4, PFUZE100_SW4VOL, 400000, 1975000, 25000),
385*4882a593Smuzhiyun PFUZE100_SWB_REG(PFUZE100, SWBST, PFUZE100_SWBSTCON1, 0x3 , pfuze100_swbst),
386*4882a593Smuzhiyun PFUZE100_SWB_REG(PFUZE100, VSNVS, PFUZE100_VSNVSVOL, 0x7, pfuze100_vsnvs),
387*4882a593Smuzhiyun PFUZE100_FIXED_REG(PFUZE100, VREFDDR, PFUZE100_VREFDDRCON, 750000),
388*4882a593Smuzhiyun PFUZE100_VGEN_REG(PFUZE100, VGEN1, PFUZE100_VGEN1VOL, 800000, 1550000, 50000),
389*4882a593Smuzhiyun PFUZE100_VGEN_REG(PFUZE100, VGEN2, PFUZE100_VGEN2VOL, 800000, 1550000, 50000),
390*4882a593Smuzhiyun PFUZE100_VGEN_REG(PFUZE100, VGEN3, PFUZE100_VGEN3VOL, 1800000, 3300000, 100000),
391*4882a593Smuzhiyun PFUZE100_VGEN_REG(PFUZE100, VGEN4, PFUZE100_VGEN4VOL, 1800000, 3300000, 100000),
392*4882a593Smuzhiyun PFUZE100_VGEN_REG(PFUZE100, VGEN5, PFUZE100_VGEN5VOL, 1800000, 3300000, 100000),
393*4882a593Smuzhiyun PFUZE100_VGEN_REG(PFUZE100, VGEN6, PFUZE100_VGEN6VOL, 1800000, 3300000, 100000),
394*4882a593Smuzhiyun PFUZE100_COIN_REG(PFUZE100, COIN, PFUZE100_COINVOL, 0x7, pfuze100_coin),
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun static struct pfuze_regulator pfuze200_regulators[] = {
398*4882a593Smuzhiyun PFUZE100_SW_REG(PFUZE200, SW1AB, PFUZE100_SW1ABVOL, 300000, 1875000, 25000),
399*4882a593Smuzhiyun PFUZE100_SW_REG(PFUZE200, SW2, PFUZE100_SW2VOL, 400000, 1975000, 25000),
400*4882a593Smuzhiyun PFUZE100_SW_REG(PFUZE200, SW3A, PFUZE100_SW3AVOL, 400000, 1975000, 25000),
401*4882a593Smuzhiyun PFUZE100_SW_REG(PFUZE200, SW3B, PFUZE100_SW3BVOL, 400000, 1975000, 25000),
402*4882a593Smuzhiyun PFUZE100_SWB_REG(PFUZE200, SWBST, PFUZE100_SWBSTCON1, 0x3 , pfuze100_swbst),
403*4882a593Smuzhiyun PFUZE100_SWB_REG(PFUZE200, VSNVS, PFUZE100_VSNVSVOL, 0x7, pfuze100_vsnvs),
404*4882a593Smuzhiyun PFUZE100_FIXED_REG(PFUZE200, VREFDDR, PFUZE100_VREFDDRCON, 750000),
405*4882a593Smuzhiyun PFUZE100_VGEN_REG(PFUZE200, VGEN1, PFUZE100_VGEN1VOL, 800000, 1550000, 50000),
406*4882a593Smuzhiyun PFUZE100_VGEN_REG(PFUZE200, VGEN2, PFUZE100_VGEN2VOL, 800000, 1550000, 50000),
407*4882a593Smuzhiyun PFUZE100_VGEN_REG(PFUZE200, VGEN3, PFUZE100_VGEN3VOL, 1800000, 3300000, 100000),
408*4882a593Smuzhiyun PFUZE100_VGEN_REG(PFUZE200, VGEN4, PFUZE100_VGEN4VOL, 1800000, 3300000, 100000),
409*4882a593Smuzhiyun PFUZE100_VGEN_REG(PFUZE200, VGEN5, PFUZE100_VGEN5VOL, 1800000, 3300000, 100000),
410*4882a593Smuzhiyun PFUZE100_VGEN_REG(PFUZE200, VGEN6, PFUZE100_VGEN6VOL, 1800000, 3300000, 100000),
411*4882a593Smuzhiyun PFUZE100_COIN_REG(PFUZE200, COIN, PFUZE100_COINVOL, 0x7, pfuze100_coin),
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun static struct pfuze_regulator pfuze3000_regulators[] = {
415*4882a593Smuzhiyun PFUZE3000_SW_REG(PFUZE3000, SW1A, PFUZE100_SW1ABVOL, 0x1f, pfuze3000_sw1a),
416*4882a593Smuzhiyun PFUZE100_SW_REG(PFUZE3000, SW1B, PFUZE100_SW1CVOL, 700000, 1475000, 25000),
417*4882a593Smuzhiyun PFUZE3000_SW_REG(PFUZE3000, SW2, PFUZE100_SW2VOL, 0x7, pfuze3000_sw2lo),
418*4882a593Smuzhiyun PFUZE3000_SW3_REG(PFUZE3000, SW3, PFUZE100_SW3AVOL, 900000, 1650000, 50000),
419*4882a593Smuzhiyun PFUZE100_SWB_REG(PFUZE3000, SWBST, PFUZE100_SWBSTCON1, 0x3, pfuze100_swbst),
420*4882a593Smuzhiyun PFUZE100_SWB_REG(PFUZE3000, VSNVS, PFUZE100_VSNVSVOL, 0x7, pfuze100_vsnvs),
421*4882a593Smuzhiyun PFUZE100_FIXED_REG(PFUZE3000, VREFDDR, PFUZE100_VREFDDRCON, 750000),
422*4882a593Smuzhiyun PFUZE100_VGEN_REG(PFUZE3000, VLDO1, PFUZE100_VGEN1VOL, 1800000, 3300000, 100000),
423*4882a593Smuzhiyun PFUZE100_VGEN_REG(PFUZE3000, VLDO2, PFUZE100_VGEN2VOL, 800000, 1550000, 50000),
424*4882a593Smuzhiyun PFUZE3000_VCC_REG(PFUZE3000, VCCSD, PFUZE100_VGEN3VOL, 2850000, 3300000, 150000),
425*4882a593Smuzhiyun PFUZE3000_VCC_REG(PFUZE3000, V33, PFUZE100_VGEN4VOL, 2850000, 3300000, 150000),
426*4882a593Smuzhiyun PFUZE100_VGEN_REG(PFUZE3000, VLDO3, PFUZE100_VGEN5VOL, 1800000, 3300000, 100000),
427*4882a593Smuzhiyun PFUZE100_VGEN_REG(PFUZE3000, VLDO4, PFUZE100_VGEN6VOL, 1800000, 3300000, 100000),
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun static struct pfuze_regulator pfuze3001_regulators[] = {
431*4882a593Smuzhiyun PFUZE3000_SW_REG(PFUZE3001, SW1, PFUZE100_SW1ABVOL, 0x1f, pfuze3000_sw1a),
432*4882a593Smuzhiyun PFUZE3000_SW_REG(PFUZE3001, SW2, PFUZE100_SW2VOL, 0x7, pfuze3000_sw2lo),
433*4882a593Smuzhiyun PFUZE3000_SW3_REG(PFUZE3001, SW3, PFUZE100_SW3AVOL, 900000, 1650000, 50000),
434*4882a593Smuzhiyun PFUZE100_SWB_REG(PFUZE3001, VSNVS, PFUZE100_VSNVSVOL, 0x7, pfuze100_vsnvs),
435*4882a593Smuzhiyun PFUZE100_VGEN_REG(PFUZE3001, VLDO1, PFUZE100_VGEN1VOL, 1800000, 3300000, 100000),
436*4882a593Smuzhiyun PFUZE100_VGEN_REG(PFUZE3001, VLDO2, PFUZE100_VGEN2VOL, 800000, 1550000, 50000),
437*4882a593Smuzhiyun PFUZE3000_VCC_REG(PFUZE3001, VCCSD, PFUZE100_VGEN3VOL, 2850000, 3300000, 150000),
438*4882a593Smuzhiyun PFUZE3000_VCC_REG(PFUZE3001, V33, PFUZE100_VGEN4VOL, 2850000, 3300000, 150000),
439*4882a593Smuzhiyun PFUZE100_VGEN_REG(PFUZE3001, VLDO3, PFUZE100_VGEN5VOL, 1800000, 3300000, 100000),
440*4882a593Smuzhiyun PFUZE100_VGEN_REG(PFUZE3001, VLDO4, PFUZE100_VGEN6VOL, 1800000, 3300000, 100000),
441*4882a593Smuzhiyun };
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun #ifdef CONFIG_OF
444*4882a593Smuzhiyun /* PFUZE100 */
445*4882a593Smuzhiyun static struct of_regulator_match pfuze100_matches[] = {
446*4882a593Smuzhiyun { .name = "sw1ab", },
447*4882a593Smuzhiyun { .name = "sw1c", },
448*4882a593Smuzhiyun { .name = "sw2", },
449*4882a593Smuzhiyun { .name = "sw3a", },
450*4882a593Smuzhiyun { .name = "sw3b", },
451*4882a593Smuzhiyun { .name = "sw4", },
452*4882a593Smuzhiyun { .name = "swbst", },
453*4882a593Smuzhiyun { .name = "vsnvs", },
454*4882a593Smuzhiyun { .name = "vrefddr", },
455*4882a593Smuzhiyun { .name = "vgen1", },
456*4882a593Smuzhiyun { .name = "vgen2", },
457*4882a593Smuzhiyun { .name = "vgen3", },
458*4882a593Smuzhiyun { .name = "vgen4", },
459*4882a593Smuzhiyun { .name = "vgen5", },
460*4882a593Smuzhiyun { .name = "vgen6", },
461*4882a593Smuzhiyun { .name = "coin", },
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun /* PFUZE200 */
465*4882a593Smuzhiyun static struct of_regulator_match pfuze200_matches[] = {
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun { .name = "sw1ab", },
468*4882a593Smuzhiyun { .name = "sw2", },
469*4882a593Smuzhiyun { .name = "sw3a", },
470*4882a593Smuzhiyun { .name = "sw3b", },
471*4882a593Smuzhiyun { .name = "swbst", },
472*4882a593Smuzhiyun { .name = "vsnvs", },
473*4882a593Smuzhiyun { .name = "vrefddr", },
474*4882a593Smuzhiyun { .name = "vgen1", },
475*4882a593Smuzhiyun { .name = "vgen2", },
476*4882a593Smuzhiyun { .name = "vgen3", },
477*4882a593Smuzhiyun { .name = "vgen4", },
478*4882a593Smuzhiyun { .name = "vgen5", },
479*4882a593Smuzhiyun { .name = "vgen6", },
480*4882a593Smuzhiyun { .name = "coin", },
481*4882a593Smuzhiyun };
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /* PFUZE3000 */
484*4882a593Smuzhiyun static struct of_regulator_match pfuze3000_matches[] = {
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun { .name = "sw1a", },
487*4882a593Smuzhiyun { .name = "sw1b", },
488*4882a593Smuzhiyun { .name = "sw2", },
489*4882a593Smuzhiyun { .name = "sw3", },
490*4882a593Smuzhiyun { .name = "swbst", },
491*4882a593Smuzhiyun { .name = "vsnvs", },
492*4882a593Smuzhiyun { .name = "vrefddr", },
493*4882a593Smuzhiyun { .name = "vldo1", },
494*4882a593Smuzhiyun { .name = "vldo2", },
495*4882a593Smuzhiyun { .name = "vccsd", },
496*4882a593Smuzhiyun { .name = "v33", },
497*4882a593Smuzhiyun { .name = "vldo3", },
498*4882a593Smuzhiyun { .name = "vldo4", },
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* PFUZE3001 */
502*4882a593Smuzhiyun static struct of_regulator_match pfuze3001_matches[] = {
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun { .name = "sw1", },
505*4882a593Smuzhiyun { .name = "sw2", },
506*4882a593Smuzhiyun { .name = "sw3", },
507*4882a593Smuzhiyun { .name = "vsnvs", },
508*4882a593Smuzhiyun { .name = "vldo1", },
509*4882a593Smuzhiyun { .name = "vldo2", },
510*4882a593Smuzhiyun { .name = "vccsd", },
511*4882a593Smuzhiyun { .name = "v33", },
512*4882a593Smuzhiyun { .name = "vldo3", },
513*4882a593Smuzhiyun { .name = "vldo4", },
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun static struct of_regulator_match *pfuze_matches;
517*4882a593Smuzhiyun
pfuze_parse_regulators_dt(struct pfuze_chip * chip)518*4882a593Smuzhiyun static int pfuze_parse_regulators_dt(struct pfuze_chip *chip)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun struct device *dev = chip->dev;
521*4882a593Smuzhiyun struct device_node *np, *parent;
522*4882a593Smuzhiyun int ret;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun np = of_node_get(dev->of_node);
525*4882a593Smuzhiyun if (!np)
526*4882a593Smuzhiyun return -EINVAL;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun if (of_property_read_bool(np, "fsl,pfuze-support-disable-sw"))
529*4882a593Smuzhiyun chip->flags |= PFUZE_FLAG_DISABLE_SW;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun parent = of_get_child_by_name(np, "regulators");
532*4882a593Smuzhiyun if (!parent) {
533*4882a593Smuzhiyun dev_err(dev, "regulators node not found\n");
534*4882a593Smuzhiyun of_node_put(np);
535*4882a593Smuzhiyun return -EINVAL;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun switch (chip->chip_id) {
539*4882a593Smuzhiyun case PFUZE3001:
540*4882a593Smuzhiyun pfuze_matches = pfuze3001_matches;
541*4882a593Smuzhiyun ret = of_regulator_match(dev, parent, pfuze3001_matches,
542*4882a593Smuzhiyun ARRAY_SIZE(pfuze3001_matches));
543*4882a593Smuzhiyun break;
544*4882a593Smuzhiyun case PFUZE3000:
545*4882a593Smuzhiyun pfuze_matches = pfuze3000_matches;
546*4882a593Smuzhiyun ret = of_regulator_match(dev, parent, pfuze3000_matches,
547*4882a593Smuzhiyun ARRAY_SIZE(pfuze3000_matches));
548*4882a593Smuzhiyun break;
549*4882a593Smuzhiyun case PFUZE200:
550*4882a593Smuzhiyun pfuze_matches = pfuze200_matches;
551*4882a593Smuzhiyun ret = of_regulator_match(dev, parent, pfuze200_matches,
552*4882a593Smuzhiyun ARRAY_SIZE(pfuze200_matches));
553*4882a593Smuzhiyun break;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun case PFUZE100:
556*4882a593Smuzhiyun default:
557*4882a593Smuzhiyun pfuze_matches = pfuze100_matches;
558*4882a593Smuzhiyun ret = of_regulator_match(dev, parent, pfuze100_matches,
559*4882a593Smuzhiyun ARRAY_SIZE(pfuze100_matches));
560*4882a593Smuzhiyun break;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun of_node_put(parent);
564*4882a593Smuzhiyun of_node_put(np);
565*4882a593Smuzhiyun if (ret < 0) {
566*4882a593Smuzhiyun dev_err(dev, "Error parsing regulator init data: %d\n",
567*4882a593Smuzhiyun ret);
568*4882a593Smuzhiyun return ret;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun return 0;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
match_init_data(int index)574*4882a593Smuzhiyun static inline struct regulator_init_data *match_init_data(int index)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun return pfuze_matches[index].init_data;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
match_of_node(int index)579*4882a593Smuzhiyun static inline struct device_node *match_of_node(int index)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun return pfuze_matches[index].of_node;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun #else
pfuze_parse_regulators_dt(struct pfuze_chip * chip)584*4882a593Smuzhiyun static int pfuze_parse_regulators_dt(struct pfuze_chip *chip)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun return 0;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
match_init_data(int index)589*4882a593Smuzhiyun static inline struct regulator_init_data *match_init_data(int index)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun return NULL;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
match_of_node(int index)594*4882a593Smuzhiyun static inline struct device_node *match_of_node(int index)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun return NULL;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun #endif
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun static struct pfuze_chip *syspm_pfuze_chip;
601*4882a593Smuzhiyun
pfuze_power_off_prepare(void)602*4882a593Smuzhiyun static void pfuze_power_off_prepare(void)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun dev_info(syspm_pfuze_chip->dev, "Configure standby mode for power off");
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /* Switch from default mode: APS/APS to APS/Off */
607*4882a593Smuzhiyun regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_SW1ABMODE,
608*4882a593Smuzhiyun PFUZE100_SWxMODE_MASK, PFUZE100_SWxMODE_APS_OFF);
609*4882a593Smuzhiyun regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_SW1CMODE,
610*4882a593Smuzhiyun PFUZE100_SWxMODE_MASK, PFUZE100_SWxMODE_APS_OFF);
611*4882a593Smuzhiyun regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_SW2MODE,
612*4882a593Smuzhiyun PFUZE100_SWxMODE_MASK, PFUZE100_SWxMODE_APS_OFF);
613*4882a593Smuzhiyun regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_SW3AMODE,
614*4882a593Smuzhiyun PFUZE100_SWxMODE_MASK, PFUZE100_SWxMODE_APS_OFF);
615*4882a593Smuzhiyun regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_SW3BMODE,
616*4882a593Smuzhiyun PFUZE100_SWxMODE_MASK, PFUZE100_SWxMODE_APS_OFF);
617*4882a593Smuzhiyun regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_SW4MODE,
618*4882a593Smuzhiyun PFUZE100_SWxMODE_MASK, PFUZE100_SWxMODE_APS_OFF);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_VGEN1VOL,
621*4882a593Smuzhiyun PFUZE100_VGENxLPWR | PFUZE100_VGENxSTBY,
622*4882a593Smuzhiyun PFUZE100_VGENxSTBY);
623*4882a593Smuzhiyun regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_VGEN2VOL,
624*4882a593Smuzhiyun PFUZE100_VGENxLPWR | PFUZE100_VGENxSTBY,
625*4882a593Smuzhiyun PFUZE100_VGENxSTBY);
626*4882a593Smuzhiyun regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_VGEN3VOL,
627*4882a593Smuzhiyun PFUZE100_VGENxLPWR | PFUZE100_VGENxSTBY,
628*4882a593Smuzhiyun PFUZE100_VGENxSTBY);
629*4882a593Smuzhiyun regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_VGEN4VOL,
630*4882a593Smuzhiyun PFUZE100_VGENxLPWR | PFUZE100_VGENxSTBY,
631*4882a593Smuzhiyun PFUZE100_VGENxSTBY);
632*4882a593Smuzhiyun regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_VGEN5VOL,
633*4882a593Smuzhiyun PFUZE100_VGENxLPWR | PFUZE100_VGENxSTBY,
634*4882a593Smuzhiyun PFUZE100_VGENxSTBY);
635*4882a593Smuzhiyun regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_VGEN6VOL,
636*4882a593Smuzhiyun PFUZE100_VGENxLPWR | PFUZE100_VGENxSTBY,
637*4882a593Smuzhiyun PFUZE100_VGENxSTBY);
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
pfuze_power_off_prepare_init(struct pfuze_chip * pfuze_chip)640*4882a593Smuzhiyun static int pfuze_power_off_prepare_init(struct pfuze_chip *pfuze_chip)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun if (pfuze_chip->chip_id != PFUZE100) {
643*4882a593Smuzhiyun dev_warn(pfuze_chip->dev, "Requested pm_power_off_prepare handler for not supported chip\n");
644*4882a593Smuzhiyun return -ENODEV;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun if (pm_power_off_prepare) {
648*4882a593Smuzhiyun dev_warn(pfuze_chip->dev, "pm_power_off_prepare is already registered.\n");
649*4882a593Smuzhiyun return -EBUSY;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun if (syspm_pfuze_chip) {
653*4882a593Smuzhiyun dev_warn(pfuze_chip->dev, "syspm_pfuze_chip is already set.\n");
654*4882a593Smuzhiyun return -EBUSY;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun syspm_pfuze_chip = pfuze_chip;
658*4882a593Smuzhiyun pm_power_off_prepare = pfuze_power_off_prepare;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun return 0;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
pfuze_identify(struct pfuze_chip * pfuze_chip)663*4882a593Smuzhiyun static int pfuze_identify(struct pfuze_chip *pfuze_chip)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun unsigned int value;
666*4882a593Smuzhiyun int ret;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun ret = regmap_read(pfuze_chip->regmap, PFUZE100_DEVICEID, &value);
669*4882a593Smuzhiyun if (ret)
670*4882a593Smuzhiyun return ret;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun if (((value & 0x0f) == 0x8) && (pfuze_chip->chip_id == PFUZE100)) {
673*4882a593Smuzhiyun /*
674*4882a593Smuzhiyun * Freescale misprogrammed 1-3% of parts prior to week 8 of 2013
675*4882a593Smuzhiyun * as ID=8 in PFUZE100
676*4882a593Smuzhiyun */
677*4882a593Smuzhiyun dev_info(pfuze_chip->dev, "Assuming misprogrammed ID=0x8");
678*4882a593Smuzhiyun } else if ((value & 0x0f) != pfuze_chip->chip_id &&
679*4882a593Smuzhiyun (value & 0xf0) >> 4 != pfuze_chip->chip_id &&
680*4882a593Smuzhiyun (value != pfuze_chip->chip_id)) {
681*4882a593Smuzhiyun /* device id NOT match with your setting */
682*4882a593Smuzhiyun dev_warn(pfuze_chip->dev, "Illegal ID: %x\n", value);
683*4882a593Smuzhiyun return -ENODEV;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun ret = regmap_read(pfuze_chip->regmap, PFUZE100_REVID, &value);
687*4882a593Smuzhiyun if (ret)
688*4882a593Smuzhiyun return ret;
689*4882a593Smuzhiyun dev_info(pfuze_chip->dev,
690*4882a593Smuzhiyun "Full layer: %x, Metal layer: %x\n",
691*4882a593Smuzhiyun (value & 0xf0) >> 4, value & 0x0f);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun ret = regmap_read(pfuze_chip->regmap, PFUZE100_FABID, &value);
694*4882a593Smuzhiyun if (ret)
695*4882a593Smuzhiyun return ret;
696*4882a593Smuzhiyun dev_info(pfuze_chip->dev, "FAB: %x, FIN: %x\n",
697*4882a593Smuzhiyun (value & 0xc) >> 2, value & 0x3);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun return 0;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun static const struct regmap_config pfuze_regmap_config = {
703*4882a593Smuzhiyun .reg_bits = 8,
704*4882a593Smuzhiyun .val_bits = 8,
705*4882a593Smuzhiyun .max_register = PFUZE_NUMREGS - 1,
706*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
707*4882a593Smuzhiyun };
708*4882a593Smuzhiyun
pfuze100_regulator_probe(struct i2c_client * client,const struct i2c_device_id * id)709*4882a593Smuzhiyun static int pfuze100_regulator_probe(struct i2c_client *client,
710*4882a593Smuzhiyun const struct i2c_device_id *id)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun struct pfuze_chip *pfuze_chip;
713*4882a593Smuzhiyun struct pfuze_regulator_platform_data *pdata =
714*4882a593Smuzhiyun dev_get_platdata(&client->dev);
715*4882a593Smuzhiyun struct regulator_config config = { };
716*4882a593Smuzhiyun int i, ret;
717*4882a593Smuzhiyun const struct of_device_id *match;
718*4882a593Smuzhiyun u32 regulator_num;
719*4882a593Smuzhiyun u32 sw_check_start, sw_check_end, sw_hi = 0x40;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun pfuze_chip = devm_kzalloc(&client->dev, sizeof(*pfuze_chip),
722*4882a593Smuzhiyun GFP_KERNEL);
723*4882a593Smuzhiyun if (!pfuze_chip)
724*4882a593Smuzhiyun return -ENOMEM;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun if (client->dev.of_node) {
727*4882a593Smuzhiyun match = of_match_device(of_match_ptr(pfuze_dt_ids),
728*4882a593Smuzhiyun &client->dev);
729*4882a593Smuzhiyun if (!match) {
730*4882a593Smuzhiyun dev_err(&client->dev, "Error: No device match found\n");
731*4882a593Smuzhiyun return -ENODEV;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun pfuze_chip->chip_id = (int)(long)match->data;
734*4882a593Smuzhiyun } else if (id) {
735*4882a593Smuzhiyun pfuze_chip->chip_id = id->driver_data;
736*4882a593Smuzhiyun } else {
737*4882a593Smuzhiyun dev_err(&client->dev, "No dts match or id table match found\n");
738*4882a593Smuzhiyun return -ENODEV;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun i2c_set_clientdata(client, pfuze_chip);
742*4882a593Smuzhiyun pfuze_chip->dev = &client->dev;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun pfuze_chip->regmap = devm_regmap_init_i2c(client, &pfuze_regmap_config);
745*4882a593Smuzhiyun if (IS_ERR(pfuze_chip->regmap)) {
746*4882a593Smuzhiyun ret = PTR_ERR(pfuze_chip->regmap);
747*4882a593Smuzhiyun dev_err(&client->dev,
748*4882a593Smuzhiyun "regmap allocation failed with err %d\n", ret);
749*4882a593Smuzhiyun return ret;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun ret = pfuze_identify(pfuze_chip);
753*4882a593Smuzhiyun if (ret) {
754*4882a593Smuzhiyun dev_err(&client->dev, "unrecognized pfuze chip ID!\n");
755*4882a593Smuzhiyun return ret;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun /* use the right regulators after identify the right device */
759*4882a593Smuzhiyun switch (pfuze_chip->chip_id) {
760*4882a593Smuzhiyun case PFUZE3001:
761*4882a593Smuzhiyun pfuze_chip->pfuze_regulators = pfuze3001_regulators;
762*4882a593Smuzhiyun regulator_num = ARRAY_SIZE(pfuze3001_regulators);
763*4882a593Smuzhiyun sw_check_start = PFUZE3001_SW2;
764*4882a593Smuzhiyun sw_check_end = PFUZE3001_SW2;
765*4882a593Smuzhiyun sw_hi = 1 << 3;
766*4882a593Smuzhiyun break;
767*4882a593Smuzhiyun case PFUZE3000:
768*4882a593Smuzhiyun pfuze_chip->pfuze_regulators = pfuze3000_regulators;
769*4882a593Smuzhiyun regulator_num = ARRAY_SIZE(pfuze3000_regulators);
770*4882a593Smuzhiyun sw_check_start = PFUZE3000_SW2;
771*4882a593Smuzhiyun sw_check_end = PFUZE3000_SW2;
772*4882a593Smuzhiyun sw_hi = 1 << 3;
773*4882a593Smuzhiyun break;
774*4882a593Smuzhiyun case PFUZE200:
775*4882a593Smuzhiyun pfuze_chip->pfuze_regulators = pfuze200_regulators;
776*4882a593Smuzhiyun regulator_num = ARRAY_SIZE(pfuze200_regulators);
777*4882a593Smuzhiyun sw_check_start = PFUZE200_SW2;
778*4882a593Smuzhiyun sw_check_end = PFUZE200_SW3B;
779*4882a593Smuzhiyun break;
780*4882a593Smuzhiyun case PFUZE100:
781*4882a593Smuzhiyun default:
782*4882a593Smuzhiyun pfuze_chip->pfuze_regulators = pfuze100_regulators;
783*4882a593Smuzhiyun regulator_num = ARRAY_SIZE(pfuze100_regulators);
784*4882a593Smuzhiyun sw_check_start = PFUZE100_SW2;
785*4882a593Smuzhiyun sw_check_end = PFUZE100_SW4;
786*4882a593Smuzhiyun break;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun dev_info(&client->dev, "pfuze%s found.\n",
789*4882a593Smuzhiyun (pfuze_chip->chip_id == PFUZE100) ? "100" :
790*4882a593Smuzhiyun (((pfuze_chip->chip_id == PFUZE200) ? "200" :
791*4882a593Smuzhiyun ((pfuze_chip->chip_id == PFUZE3000) ? "3000" : "3001"))));
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun memcpy(pfuze_chip->regulator_descs, pfuze_chip->pfuze_regulators,
794*4882a593Smuzhiyun regulator_num * sizeof(struct pfuze_regulator));
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun ret = pfuze_parse_regulators_dt(pfuze_chip);
797*4882a593Smuzhiyun if (ret)
798*4882a593Smuzhiyun return ret;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun for (i = 0; i < regulator_num; i++) {
801*4882a593Smuzhiyun struct regulator_init_data *init_data;
802*4882a593Smuzhiyun struct regulator_desc *desc;
803*4882a593Smuzhiyun int val;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun desc = &pfuze_chip->regulator_descs[i].desc;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun if (pdata)
808*4882a593Smuzhiyun init_data = pdata->init_data[i];
809*4882a593Smuzhiyun else
810*4882a593Smuzhiyun init_data = match_init_data(i);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun /* SW2~SW4 high bit check and modify the voltage value table */
813*4882a593Smuzhiyun if (i >= sw_check_start && i <= sw_check_end) {
814*4882a593Smuzhiyun ret = regmap_read(pfuze_chip->regmap,
815*4882a593Smuzhiyun desc->vsel_reg, &val);
816*4882a593Smuzhiyun if (ret) {
817*4882a593Smuzhiyun dev_err(&client->dev, "Fails to read from the register.\n");
818*4882a593Smuzhiyun return ret;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun if (val & sw_hi) {
822*4882a593Smuzhiyun if (pfuze_chip->chip_id == PFUZE3000 ||
823*4882a593Smuzhiyun pfuze_chip->chip_id == PFUZE3001) {
824*4882a593Smuzhiyun desc->volt_table = pfuze3000_sw2hi;
825*4882a593Smuzhiyun desc->n_voltages = ARRAY_SIZE(pfuze3000_sw2hi);
826*4882a593Smuzhiyun } else {
827*4882a593Smuzhiyun desc->min_uV = 800000;
828*4882a593Smuzhiyun desc->uV_step = 50000;
829*4882a593Smuzhiyun desc->n_voltages = 51;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun /*
835*4882a593Smuzhiyun * Allow SW regulators to turn off. Checking it trough a flag is
836*4882a593Smuzhiyun * a workaround to keep the backward compatibility with existing
837*4882a593Smuzhiyun * old dtb's which may relay on the fact that we didn't disable
838*4882a593Smuzhiyun * the switched regulator till yet.
839*4882a593Smuzhiyun */
840*4882a593Smuzhiyun if (pfuze_chip->flags & PFUZE_FLAG_DISABLE_SW) {
841*4882a593Smuzhiyun if (pfuze_chip->chip_id == PFUZE100 ||
842*4882a593Smuzhiyun pfuze_chip->chip_id == PFUZE200) {
843*4882a593Smuzhiyun if (pfuze_chip->regulator_descs[i].sw_reg) {
844*4882a593Smuzhiyun desc->ops = &pfuze100_sw_disable_regulator_ops;
845*4882a593Smuzhiyun desc->enable_val = 0x8;
846*4882a593Smuzhiyun desc->disable_val = 0x0;
847*4882a593Smuzhiyun desc->enable_time = 500;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun config.dev = &client->dev;
853*4882a593Smuzhiyun config.init_data = init_data;
854*4882a593Smuzhiyun config.driver_data = pfuze_chip;
855*4882a593Smuzhiyun config.of_node = match_of_node(i);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun pfuze_chip->regulators[i] =
858*4882a593Smuzhiyun devm_regulator_register(&client->dev, desc, &config);
859*4882a593Smuzhiyun if (IS_ERR(pfuze_chip->regulators[i])) {
860*4882a593Smuzhiyun dev_err(&client->dev, "register regulator%s failed\n",
861*4882a593Smuzhiyun pfuze_chip->pfuze_regulators[i].desc.name);
862*4882a593Smuzhiyun return PTR_ERR(pfuze_chip->regulators[i]);
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun if (of_property_read_bool(client->dev.of_node,
867*4882a593Smuzhiyun "fsl,pmic-stby-poweroff"))
868*4882a593Smuzhiyun return pfuze_power_off_prepare_init(pfuze_chip);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun return 0;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
pfuze100_regulator_remove(struct i2c_client * client)873*4882a593Smuzhiyun static int pfuze100_regulator_remove(struct i2c_client *client)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun if (syspm_pfuze_chip) {
876*4882a593Smuzhiyun syspm_pfuze_chip = NULL;
877*4882a593Smuzhiyun pm_power_off_prepare = NULL;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun return 0;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun static struct i2c_driver pfuze_driver = {
884*4882a593Smuzhiyun .id_table = pfuze_device_id,
885*4882a593Smuzhiyun .driver = {
886*4882a593Smuzhiyun .name = "pfuze100-regulator",
887*4882a593Smuzhiyun .of_match_table = pfuze_dt_ids,
888*4882a593Smuzhiyun },
889*4882a593Smuzhiyun .probe = pfuze100_regulator_probe,
890*4882a593Smuzhiyun .remove = pfuze100_regulator_remove,
891*4882a593Smuzhiyun };
892*4882a593Smuzhiyun module_i2c_driver(pfuze_driver);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun MODULE_AUTHOR("Robin Gong <b38343@freescale.com>");
895*4882a593Smuzhiyun MODULE_DESCRIPTION("Regulator Driver for Freescale PFUZE100/200/3000/3001 PMIC");
896*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
897