1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * PCAP2 Regulator Driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2009 Daniel Ribeiro <drwyrm@gmail.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/regulator/driver.h>
14*4882a593Smuzhiyun #include <linux/regulator/machine.h>
15*4882a593Smuzhiyun #include <linux/mfd/ezx-pcap.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun static const unsigned int V1_table[] = {
18*4882a593Smuzhiyun 2775000, 1275000, 1600000, 1725000, 1825000, 1925000, 2075000, 2275000,
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun static const unsigned int V2_table[] = {
22*4882a593Smuzhiyun 2500000, 2775000,
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun static const unsigned int V3_table[] = {
26*4882a593Smuzhiyun 1075000, 1275000, 1550000, 1725000, 1876000, 1950000, 2075000, 2275000,
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun static const unsigned int V4_table[] = {
30*4882a593Smuzhiyun 1275000, 1550000, 1725000, 1875000, 1950000, 2075000, 2275000, 2775000,
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun static const unsigned int V5_table[] = {
34*4882a593Smuzhiyun 1875000, 2275000, 2475000, 2775000,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static const unsigned int V6_table[] = {
38*4882a593Smuzhiyun 2475000, 2775000,
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static const unsigned int V7_table[] = {
42*4882a593Smuzhiyun 1875000, 2775000,
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define V8_table V4_table
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static const unsigned int V9_table[] = {
48*4882a593Smuzhiyun 1575000, 1875000, 2475000, 2775000,
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static const unsigned int V10_table[] = {
52*4882a593Smuzhiyun 5000000,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static const unsigned int VAUX1_table[] = {
56*4882a593Smuzhiyun 1875000, 2475000, 2775000, 3000000,
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define VAUX2_table VAUX1_table
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static const unsigned int VAUX3_table[] = {
62*4882a593Smuzhiyun 1200000, 1200000, 1200000, 1200000, 1400000, 1600000, 1800000, 2000000,
63*4882a593Smuzhiyun 2200000, 2400000, 2600000, 2800000, 3000000, 3200000, 3400000, 3600000,
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun static const unsigned int VAUX4_table[] = {
67*4882a593Smuzhiyun 1800000, 1800000, 3000000, 5000000,
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun static const unsigned int VSIM_table[] = {
71*4882a593Smuzhiyun 1875000, 3000000,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static const unsigned int VSIM2_table[] = {
75*4882a593Smuzhiyun 1875000,
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun static const unsigned int VVIB_table[] = {
79*4882a593Smuzhiyun 1300000, 1800000, 2000000, 3000000,
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static const unsigned int SW1_table[] = {
83*4882a593Smuzhiyun 900000, 950000, 1000000, 1050000, 1100000, 1150000, 1200000, 1250000,
84*4882a593Smuzhiyun 1300000, 1350000, 1400000, 1450000, 1500000, 1600000, 1875000, 2250000,
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define SW2_table SW1_table
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun struct pcap_regulator {
90*4882a593Smuzhiyun const u8 reg;
91*4882a593Smuzhiyun const u8 en;
92*4882a593Smuzhiyun const u8 index;
93*4882a593Smuzhiyun const u8 stby;
94*4882a593Smuzhiyun const u8 lowpwr;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define NA 0xff
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define VREG_INFO(_vreg, _reg, _en, _index, _stby, _lowpwr) \
100*4882a593Smuzhiyun [_vreg] = { \
101*4882a593Smuzhiyun .reg = _reg, \
102*4882a593Smuzhiyun .en = _en, \
103*4882a593Smuzhiyun .index = _index, \
104*4882a593Smuzhiyun .stby = _stby, \
105*4882a593Smuzhiyun .lowpwr = _lowpwr, \
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static struct pcap_regulator vreg_table[] = {
109*4882a593Smuzhiyun VREG_INFO(V1, PCAP_REG_VREG1, 1, 2, 18, 0),
110*4882a593Smuzhiyun VREG_INFO(V2, PCAP_REG_VREG1, 5, 6, 19, 22),
111*4882a593Smuzhiyun VREG_INFO(V3, PCAP_REG_VREG1, 7, 8, 20, 23),
112*4882a593Smuzhiyun VREG_INFO(V4, PCAP_REG_VREG1, 11, 12, 21, 24),
113*4882a593Smuzhiyun /* V5 STBY and LOWPWR are on PCAP_REG_VREG2 */
114*4882a593Smuzhiyun VREG_INFO(V5, PCAP_REG_VREG1, 15, 16, 12, 19),
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun VREG_INFO(V6, PCAP_REG_VREG2, 1, 2, 14, 20),
117*4882a593Smuzhiyun VREG_INFO(V7, PCAP_REG_VREG2, 3, 4, 15, 21),
118*4882a593Smuzhiyun VREG_INFO(V8, PCAP_REG_VREG2, 5, 6, 16, 22),
119*4882a593Smuzhiyun VREG_INFO(V9, PCAP_REG_VREG2, 9, 10, 17, 23),
120*4882a593Smuzhiyun VREG_INFO(V10, PCAP_REG_VREG2, 10, NA, 18, 24),
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun VREG_INFO(VAUX1, PCAP_REG_AUXVREG, 1, 2, 22, 23),
123*4882a593Smuzhiyun /* VAUX2 ... VSIM2 STBY and LOWPWR are on PCAP_REG_LOWPWR */
124*4882a593Smuzhiyun VREG_INFO(VAUX2, PCAP_REG_AUXVREG, 4, 5, 0, 1),
125*4882a593Smuzhiyun VREG_INFO(VAUX3, PCAP_REG_AUXVREG, 7, 8, 2, 3),
126*4882a593Smuzhiyun VREG_INFO(VAUX4, PCAP_REG_AUXVREG, 12, 13, 4, 5),
127*4882a593Smuzhiyun VREG_INFO(VSIM, PCAP_REG_AUXVREG, 17, 18, NA, 6),
128*4882a593Smuzhiyun VREG_INFO(VSIM2, PCAP_REG_AUXVREG, 16, NA, NA, 7),
129*4882a593Smuzhiyun VREG_INFO(VVIB, PCAP_REG_AUXVREG, 19, 20, NA, NA),
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun VREG_INFO(SW1, PCAP_REG_SWCTRL, 1, 2, NA, NA),
132*4882a593Smuzhiyun VREG_INFO(SW2, PCAP_REG_SWCTRL, 6, 7, NA, NA),
133*4882a593Smuzhiyun /* SW3 STBY is on PCAP_REG_AUXVREG */
134*4882a593Smuzhiyun VREG_INFO(SW3, PCAP_REG_SWCTRL, 11, 12, 24, NA),
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* SWxS used to control SWx voltage on standby */
137*4882a593Smuzhiyun /* VREG_INFO(SW1S, PCAP_REG_LOWPWR, NA, 12, NA, NA),
138*4882a593Smuzhiyun VREG_INFO(SW2S, PCAP_REG_LOWPWR, NA, 20, NA, NA), */
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
pcap_regulator_set_voltage_sel(struct regulator_dev * rdev,unsigned selector)141*4882a593Smuzhiyun static int pcap_regulator_set_voltage_sel(struct regulator_dev *rdev,
142*4882a593Smuzhiyun unsigned selector)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun struct pcap_regulator *vreg = &vreg_table[rdev_get_id(rdev)];
145*4882a593Smuzhiyun void *pcap = rdev_get_drvdata(rdev);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* the regulator doesn't support voltage switching */
148*4882a593Smuzhiyun if (rdev->desc->n_voltages == 1)
149*4882a593Smuzhiyun return -EINVAL;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return ezx_pcap_set_bits(pcap, vreg->reg,
152*4882a593Smuzhiyun (rdev->desc->n_voltages - 1) << vreg->index,
153*4882a593Smuzhiyun selector << vreg->index);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
pcap_regulator_get_voltage_sel(struct regulator_dev * rdev)156*4882a593Smuzhiyun static int pcap_regulator_get_voltage_sel(struct regulator_dev *rdev)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct pcap_regulator *vreg = &vreg_table[rdev_get_id(rdev)];
159*4882a593Smuzhiyun void *pcap = rdev_get_drvdata(rdev);
160*4882a593Smuzhiyun u32 tmp;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun if (rdev->desc->n_voltages == 1)
163*4882a593Smuzhiyun return 0;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun ezx_pcap_read(pcap, vreg->reg, &tmp);
166*4882a593Smuzhiyun tmp = ((tmp >> vreg->index) & (rdev->desc->n_voltages - 1));
167*4882a593Smuzhiyun return tmp;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
pcap_regulator_enable(struct regulator_dev * rdev)170*4882a593Smuzhiyun static int pcap_regulator_enable(struct regulator_dev *rdev)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun struct pcap_regulator *vreg = &vreg_table[rdev_get_id(rdev)];
173*4882a593Smuzhiyun void *pcap = rdev_get_drvdata(rdev);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun if (vreg->en == NA)
176*4882a593Smuzhiyun return -EINVAL;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return ezx_pcap_set_bits(pcap, vreg->reg, 1 << vreg->en, 1 << vreg->en);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
pcap_regulator_disable(struct regulator_dev * rdev)181*4882a593Smuzhiyun static int pcap_regulator_disable(struct regulator_dev *rdev)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun struct pcap_regulator *vreg = &vreg_table[rdev_get_id(rdev)];
184*4882a593Smuzhiyun void *pcap = rdev_get_drvdata(rdev);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (vreg->en == NA)
187*4882a593Smuzhiyun return -EINVAL;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun return ezx_pcap_set_bits(pcap, vreg->reg, 1 << vreg->en, 0);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
pcap_regulator_is_enabled(struct regulator_dev * rdev)192*4882a593Smuzhiyun static int pcap_regulator_is_enabled(struct regulator_dev *rdev)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun struct pcap_regulator *vreg = &vreg_table[rdev_get_id(rdev)];
195*4882a593Smuzhiyun void *pcap = rdev_get_drvdata(rdev);
196*4882a593Smuzhiyun u32 tmp;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (vreg->en == NA)
199*4882a593Smuzhiyun return -EINVAL;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun ezx_pcap_read(pcap, vreg->reg, &tmp);
202*4882a593Smuzhiyun return (tmp >> vreg->en) & 1;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun static const struct regulator_ops pcap_regulator_ops = {
206*4882a593Smuzhiyun .list_voltage = regulator_list_voltage_table,
207*4882a593Smuzhiyun .set_voltage_sel = pcap_regulator_set_voltage_sel,
208*4882a593Smuzhiyun .get_voltage_sel = pcap_regulator_get_voltage_sel,
209*4882a593Smuzhiyun .enable = pcap_regulator_enable,
210*4882a593Smuzhiyun .disable = pcap_regulator_disable,
211*4882a593Smuzhiyun .is_enabled = pcap_regulator_is_enabled,
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun #define VREG(_vreg) \
215*4882a593Smuzhiyun [_vreg] = { \
216*4882a593Smuzhiyun .name = #_vreg, \
217*4882a593Smuzhiyun .id = _vreg, \
218*4882a593Smuzhiyun .n_voltages = ARRAY_SIZE(_vreg##_table), \
219*4882a593Smuzhiyun .volt_table = _vreg##_table, \
220*4882a593Smuzhiyun .ops = &pcap_regulator_ops, \
221*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE, \
222*4882a593Smuzhiyun .owner = THIS_MODULE, \
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun static const struct regulator_desc pcap_regulators[] = {
226*4882a593Smuzhiyun VREG(V1), VREG(V2), VREG(V3), VREG(V4), VREG(V5), VREG(V6), VREG(V7),
227*4882a593Smuzhiyun VREG(V8), VREG(V9), VREG(V10), VREG(VAUX1), VREG(VAUX2), VREG(VAUX3),
228*4882a593Smuzhiyun VREG(VAUX4), VREG(VSIM), VREG(VSIM2), VREG(VVIB), VREG(SW1), VREG(SW2),
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
pcap_regulator_probe(struct platform_device * pdev)231*4882a593Smuzhiyun static int pcap_regulator_probe(struct platform_device *pdev)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun struct regulator_dev *rdev;
234*4882a593Smuzhiyun void *pcap = dev_get_drvdata(pdev->dev.parent);
235*4882a593Smuzhiyun struct regulator_config config = { };
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun config.dev = &pdev->dev;
238*4882a593Smuzhiyun config.init_data = dev_get_platdata(&pdev->dev);
239*4882a593Smuzhiyun config.driver_data = pcap;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun rdev = devm_regulator_register(&pdev->dev, &pcap_regulators[pdev->id],
242*4882a593Smuzhiyun &config);
243*4882a593Smuzhiyun if (IS_ERR(rdev))
244*4882a593Smuzhiyun return PTR_ERR(rdev);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun platform_set_drvdata(pdev, rdev);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun return 0;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun static struct platform_driver pcap_regulator_driver = {
252*4882a593Smuzhiyun .driver = {
253*4882a593Smuzhiyun .name = "pcap-regulator",
254*4882a593Smuzhiyun },
255*4882a593Smuzhiyun .probe = pcap_regulator_probe,
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun
pcap_regulator_init(void)258*4882a593Smuzhiyun static int __init pcap_regulator_init(void)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun return platform_driver_register(&pcap_regulator_driver);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
pcap_regulator_exit(void)263*4882a593Smuzhiyun static void __exit pcap_regulator_exit(void)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun platform_driver_unregister(&pcap_regulator_driver);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun subsys_initcall(pcap_regulator_init);
269*4882a593Smuzhiyun module_exit(pcap_regulator_exit);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun MODULE_AUTHOR("Daniel Ribeiro <drwyrm@gmail.com>");
272*4882a593Smuzhiyun MODULE_DESCRIPTION("PCAP2 Regulator Driver");
273*4882a593Smuzhiyun MODULE_LICENSE("GPL");
274