1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2014 MediaTek Inc.
4*4882a593Smuzhiyun // Author: Flora Fu <flora.fu@mediatek.com>
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/of.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/regmap.h>
10*4882a593Smuzhiyun #include <linux/mfd/mt6397/core.h>
11*4882a593Smuzhiyun #include <linux/mfd/mt6397/registers.h>
12*4882a593Smuzhiyun #include <linux/regulator/driver.h>
13*4882a593Smuzhiyun #include <linux/regulator/machine.h>
14*4882a593Smuzhiyun #include <linux/regulator/mt6397-regulator.h>
15*4882a593Smuzhiyun #include <linux/regulator/of_regulator.h>
16*4882a593Smuzhiyun #include <dt-bindings/regulator/mediatek,mt6397-regulator.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun * MT6397 regulators' information
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * @desc: standard fields of regulator description.
22*4882a593Smuzhiyun * @qi: Mask for query enable signal status of regulators
23*4882a593Smuzhiyun * @vselon_reg: Register sections for hardware control mode of bucks
24*4882a593Smuzhiyun * @vselctrl_reg: Register for controlling the buck control mode.
25*4882a593Smuzhiyun * @vselctrl_mask: Mask for query buck's voltage control mode.
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun struct mt6397_regulator_info {
28*4882a593Smuzhiyun struct regulator_desc desc;
29*4882a593Smuzhiyun u32 qi;
30*4882a593Smuzhiyun u32 vselon_reg;
31*4882a593Smuzhiyun u32 vselctrl_reg;
32*4882a593Smuzhiyun u32 vselctrl_mask;
33*4882a593Smuzhiyun u32 modeset_reg;
34*4882a593Smuzhiyun u32 modeset_mask;
35*4882a593Smuzhiyun u32 modeset_shift;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define MT6397_BUCK(match, vreg, min, max, step, volt_ranges, enreg, \
39*4882a593Smuzhiyun vosel, vosel_mask, voselon, vosel_ctrl, _modeset_reg, \
40*4882a593Smuzhiyun _modeset_shift) \
41*4882a593Smuzhiyun [MT6397_ID_##vreg] = { \
42*4882a593Smuzhiyun .desc = { \
43*4882a593Smuzhiyun .name = #vreg, \
44*4882a593Smuzhiyun .of_match = of_match_ptr(match), \
45*4882a593Smuzhiyun .ops = &mt6397_volt_range_ops, \
46*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE, \
47*4882a593Smuzhiyun .id = MT6397_ID_##vreg, \
48*4882a593Smuzhiyun .owner = THIS_MODULE, \
49*4882a593Smuzhiyun .n_voltages = (max - min)/step + 1, \
50*4882a593Smuzhiyun .linear_ranges = volt_ranges, \
51*4882a593Smuzhiyun .n_linear_ranges = ARRAY_SIZE(volt_ranges), \
52*4882a593Smuzhiyun .vsel_reg = vosel, \
53*4882a593Smuzhiyun .vsel_mask = vosel_mask, \
54*4882a593Smuzhiyun .enable_reg = enreg, \
55*4882a593Smuzhiyun .enable_mask = BIT(0), \
56*4882a593Smuzhiyun .of_map_mode = mt6397_map_mode, \
57*4882a593Smuzhiyun }, \
58*4882a593Smuzhiyun .qi = BIT(13), \
59*4882a593Smuzhiyun .vselon_reg = voselon, \
60*4882a593Smuzhiyun .vselctrl_reg = vosel_ctrl, \
61*4882a593Smuzhiyun .vselctrl_mask = BIT(1), \
62*4882a593Smuzhiyun .modeset_reg = _modeset_reg, \
63*4882a593Smuzhiyun .modeset_mask = BIT(_modeset_shift), \
64*4882a593Smuzhiyun .modeset_shift = _modeset_shift \
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define MT6397_LDO(match, vreg, ldo_volt_table, enreg, enbit, vosel, \
68*4882a593Smuzhiyun vosel_mask) \
69*4882a593Smuzhiyun [MT6397_ID_##vreg] = { \
70*4882a593Smuzhiyun .desc = { \
71*4882a593Smuzhiyun .name = #vreg, \
72*4882a593Smuzhiyun .of_match = of_match_ptr(match), \
73*4882a593Smuzhiyun .ops = &mt6397_volt_table_ops, \
74*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE, \
75*4882a593Smuzhiyun .id = MT6397_ID_##vreg, \
76*4882a593Smuzhiyun .owner = THIS_MODULE, \
77*4882a593Smuzhiyun .n_voltages = ARRAY_SIZE(ldo_volt_table), \
78*4882a593Smuzhiyun .volt_table = ldo_volt_table, \
79*4882a593Smuzhiyun .vsel_reg = vosel, \
80*4882a593Smuzhiyun .vsel_mask = vosel_mask, \
81*4882a593Smuzhiyun .enable_reg = enreg, \
82*4882a593Smuzhiyun .enable_mask = BIT(enbit), \
83*4882a593Smuzhiyun }, \
84*4882a593Smuzhiyun .qi = BIT(15), \
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define MT6397_REG_FIXED(match, vreg, enreg, enbit, volt) \
88*4882a593Smuzhiyun [MT6397_ID_##vreg] = { \
89*4882a593Smuzhiyun .desc = { \
90*4882a593Smuzhiyun .name = #vreg, \
91*4882a593Smuzhiyun .of_match = of_match_ptr(match), \
92*4882a593Smuzhiyun .ops = &mt6397_volt_fixed_ops, \
93*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE, \
94*4882a593Smuzhiyun .id = MT6397_ID_##vreg, \
95*4882a593Smuzhiyun .owner = THIS_MODULE, \
96*4882a593Smuzhiyun .n_voltages = 1, \
97*4882a593Smuzhiyun .enable_reg = enreg, \
98*4882a593Smuzhiyun .enable_mask = BIT(enbit), \
99*4882a593Smuzhiyun .min_uV = volt, \
100*4882a593Smuzhiyun }, \
101*4882a593Smuzhiyun .qi = BIT(15), \
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static const struct linear_range buck_volt_range1[] = {
105*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(700000, 0, 0x7f, 6250),
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static const struct linear_range buck_volt_range2[] = {
109*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(800000, 0, 0x7f, 6250),
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun static const struct linear_range buck_volt_range3[] = {
113*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(1500000, 0, 0x1f, 20000),
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static const unsigned int ldo_volt_table1[] = {
117*4882a593Smuzhiyun 1500000, 1800000, 2500000, 2800000,
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun static const unsigned int ldo_volt_table2[] = {
121*4882a593Smuzhiyun 1800000, 3300000,
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun static const unsigned int ldo_volt_table3[] = {
125*4882a593Smuzhiyun 3000000, 3300000,
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static const unsigned int ldo_volt_table4[] = {
129*4882a593Smuzhiyun 1220000, 1300000, 1500000, 1800000, 2500000, 2800000, 3000000, 3300000,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun static const unsigned int ldo_volt_table5[] = {
133*4882a593Smuzhiyun 1200000, 1300000, 1500000, 1800000, 2500000, 2800000, 3000000, 3300000,
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun static const unsigned int ldo_volt_table5_v2[] = {
137*4882a593Smuzhiyun 1200000, 1000000, 1500000, 1800000, 2500000, 2800000, 3000000, 3300000,
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static const unsigned int ldo_volt_table6[] = {
141*4882a593Smuzhiyun 1200000, 1300000, 1500000, 1800000, 2500000, 2800000, 3000000, 2000000,
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun static const unsigned int ldo_volt_table7[] = {
145*4882a593Smuzhiyun 1300000, 1500000, 1800000, 2000000, 2500000, 2800000, 3000000, 3300000,
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
mt6397_map_mode(unsigned int mode)148*4882a593Smuzhiyun static unsigned int mt6397_map_mode(unsigned int mode)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun switch (mode) {
151*4882a593Smuzhiyun case MT6397_BUCK_MODE_AUTO:
152*4882a593Smuzhiyun return REGULATOR_MODE_NORMAL;
153*4882a593Smuzhiyun case MT6397_BUCK_MODE_FORCE_PWM:
154*4882a593Smuzhiyun return REGULATOR_MODE_FAST;
155*4882a593Smuzhiyun default:
156*4882a593Smuzhiyun return REGULATOR_MODE_INVALID;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
mt6397_regulator_set_mode(struct regulator_dev * rdev,unsigned int mode)160*4882a593Smuzhiyun static int mt6397_regulator_set_mode(struct regulator_dev *rdev,
161*4882a593Smuzhiyun unsigned int mode)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun struct mt6397_regulator_info *info = rdev_get_drvdata(rdev);
164*4882a593Smuzhiyun int ret, val;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun switch (mode) {
167*4882a593Smuzhiyun case REGULATOR_MODE_FAST:
168*4882a593Smuzhiyun val = MT6397_BUCK_MODE_FORCE_PWM;
169*4882a593Smuzhiyun break;
170*4882a593Smuzhiyun case REGULATOR_MODE_NORMAL:
171*4882a593Smuzhiyun val = MT6397_BUCK_MODE_AUTO;
172*4882a593Smuzhiyun break;
173*4882a593Smuzhiyun default:
174*4882a593Smuzhiyun ret = -EINVAL;
175*4882a593Smuzhiyun goto err_mode;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun dev_dbg(&rdev->dev, "mt6397 buck set_mode %#x, %#x, %#x, %#x\n",
179*4882a593Smuzhiyun info->modeset_reg, info->modeset_mask,
180*4882a593Smuzhiyun info->modeset_shift, val);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun val <<= info->modeset_shift;
183*4882a593Smuzhiyun ret = regmap_update_bits(rdev->regmap, info->modeset_reg,
184*4882a593Smuzhiyun info->modeset_mask, val);
185*4882a593Smuzhiyun err_mode:
186*4882a593Smuzhiyun if (ret != 0) {
187*4882a593Smuzhiyun dev_err(&rdev->dev,
188*4882a593Smuzhiyun "Failed to set mt6397 buck mode: %d\n", ret);
189*4882a593Smuzhiyun return ret;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
mt6397_regulator_get_mode(struct regulator_dev * rdev)195*4882a593Smuzhiyun static unsigned int mt6397_regulator_get_mode(struct regulator_dev *rdev)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun struct mt6397_regulator_info *info = rdev_get_drvdata(rdev);
198*4882a593Smuzhiyun int ret, regval;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun ret = regmap_read(rdev->regmap, info->modeset_reg, ®val);
201*4882a593Smuzhiyun if (ret != 0) {
202*4882a593Smuzhiyun dev_err(&rdev->dev,
203*4882a593Smuzhiyun "Failed to get mt6397 buck mode: %d\n", ret);
204*4882a593Smuzhiyun return ret;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun switch ((regval & info->modeset_mask) >> info->modeset_shift) {
208*4882a593Smuzhiyun case MT6397_BUCK_MODE_AUTO:
209*4882a593Smuzhiyun return REGULATOR_MODE_NORMAL;
210*4882a593Smuzhiyun case MT6397_BUCK_MODE_FORCE_PWM:
211*4882a593Smuzhiyun return REGULATOR_MODE_FAST;
212*4882a593Smuzhiyun default:
213*4882a593Smuzhiyun return -EINVAL;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
mt6397_get_status(struct regulator_dev * rdev)217*4882a593Smuzhiyun static int mt6397_get_status(struct regulator_dev *rdev)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun int ret;
220*4882a593Smuzhiyun u32 regval;
221*4882a593Smuzhiyun struct mt6397_regulator_info *info = rdev_get_drvdata(rdev);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun ret = regmap_read(rdev->regmap, info->desc.enable_reg, ®val);
224*4882a593Smuzhiyun if (ret != 0) {
225*4882a593Smuzhiyun dev_err(&rdev->dev, "Failed to get enable reg: %d\n", ret);
226*4882a593Smuzhiyun return ret;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun return (regval & info->qi) ? REGULATOR_STATUS_ON : REGULATOR_STATUS_OFF;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun static const struct regulator_ops mt6397_volt_range_ops = {
233*4882a593Smuzhiyun .list_voltage = regulator_list_voltage_linear_range,
234*4882a593Smuzhiyun .map_voltage = regulator_map_voltage_linear_range,
235*4882a593Smuzhiyun .set_voltage_sel = regulator_set_voltage_sel_regmap,
236*4882a593Smuzhiyun .get_voltage_sel = regulator_get_voltage_sel_regmap,
237*4882a593Smuzhiyun .set_voltage_time_sel = regulator_set_voltage_time_sel,
238*4882a593Smuzhiyun .enable = regulator_enable_regmap,
239*4882a593Smuzhiyun .disable = regulator_disable_regmap,
240*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
241*4882a593Smuzhiyun .get_status = mt6397_get_status,
242*4882a593Smuzhiyun .set_mode = mt6397_regulator_set_mode,
243*4882a593Smuzhiyun .get_mode = mt6397_regulator_get_mode,
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun static const struct regulator_ops mt6397_volt_table_ops = {
247*4882a593Smuzhiyun .list_voltage = regulator_list_voltage_table,
248*4882a593Smuzhiyun .map_voltage = regulator_map_voltage_iterate,
249*4882a593Smuzhiyun .set_voltage_sel = regulator_set_voltage_sel_regmap,
250*4882a593Smuzhiyun .get_voltage_sel = regulator_get_voltage_sel_regmap,
251*4882a593Smuzhiyun .set_voltage_time_sel = regulator_set_voltage_time_sel,
252*4882a593Smuzhiyun .enable = regulator_enable_regmap,
253*4882a593Smuzhiyun .disable = regulator_disable_regmap,
254*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
255*4882a593Smuzhiyun .get_status = mt6397_get_status,
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun static const struct regulator_ops mt6397_volt_fixed_ops = {
259*4882a593Smuzhiyun .list_voltage = regulator_list_voltage_linear,
260*4882a593Smuzhiyun .enable = regulator_enable_regmap,
261*4882a593Smuzhiyun .disable = regulator_disable_regmap,
262*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
263*4882a593Smuzhiyun .get_status = mt6397_get_status,
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* The array is indexed by id(MT6397_ID_XXX) */
267*4882a593Smuzhiyun static struct mt6397_regulator_info mt6397_regulators[] = {
268*4882a593Smuzhiyun MT6397_BUCK("buck_vpca15", VPCA15, 700000, 1493750, 6250,
269*4882a593Smuzhiyun buck_volt_range1, MT6397_VCA15_CON7, MT6397_VCA15_CON9, 0x7f,
270*4882a593Smuzhiyun MT6397_VCA15_CON10, MT6397_VCA15_CON5, MT6397_VCA15_CON2, 11),
271*4882a593Smuzhiyun MT6397_BUCK("buck_vpca7", VPCA7, 700000, 1493750, 6250,
272*4882a593Smuzhiyun buck_volt_range1, MT6397_VPCA7_CON7, MT6397_VPCA7_CON9, 0x7f,
273*4882a593Smuzhiyun MT6397_VPCA7_CON10, MT6397_VPCA7_CON5, MT6397_VPCA7_CON2, 8),
274*4882a593Smuzhiyun MT6397_BUCK("buck_vsramca15", VSRAMCA15, 700000, 1493750, 6250,
275*4882a593Smuzhiyun buck_volt_range1, MT6397_VSRMCA15_CON7, MT6397_VSRMCA15_CON9,
276*4882a593Smuzhiyun 0x7f, MT6397_VSRMCA15_CON10, MT6397_VSRMCA15_CON5,
277*4882a593Smuzhiyun MT6397_VSRMCA15_CON2, 8),
278*4882a593Smuzhiyun MT6397_BUCK("buck_vsramca7", VSRAMCA7, 700000, 1493750, 6250,
279*4882a593Smuzhiyun buck_volt_range1, MT6397_VSRMCA7_CON7, MT6397_VSRMCA7_CON9,
280*4882a593Smuzhiyun 0x7f, MT6397_VSRMCA7_CON10, MT6397_VSRMCA7_CON5,
281*4882a593Smuzhiyun MT6397_VSRMCA7_CON2, 8),
282*4882a593Smuzhiyun MT6397_BUCK("buck_vcore", VCORE, 700000, 1493750, 6250,
283*4882a593Smuzhiyun buck_volt_range1, MT6397_VCORE_CON7, MT6397_VCORE_CON9, 0x7f,
284*4882a593Smuzhiyun MT6397_VCORE_CON10, MT6397_VCORE_CON5, MT6397_VCORE_CON2, 8),
285*4882a593Smuzhiyun MT6397_BUCK("buck_vgpu", VGPU, 700000, 1493750, 6250, buck_volt_range1,
286*4882a593Smuzhiyun MT6397_VGPU_CON7, MT6397_VGPU_CON9, 0x7f,
287*4882a593Smuzhiyun MT6397_VGPU_CON10, MT6397_VGPU_CON5, MT6397_VGPU_CON2, 8),
288*4882a593Smuzhiyun MT6397_BUCK("buck_vdrm", VDRM, 800000, 1593750, 6250, buck_volt_range2,
289*4882a593Smuzhiyun MT6397_VDRM_CON7, MT6397_VDRM_CON9, 0x7f,
290*4882a593Smuzhiyun MT6397_VDRM_CON10, MT6397_VDRM_CON5, MT6397_VDRM_CON2, 8),
291*4882a593Smuzhiyun MT6397_BUCK("buck_vio18", VIO18, 1500000, 2120000, 20000,
292*4882a593Smuzhiyun buck_volt_range3, MT6397_VIO18_CON7, MT6397_VIO18_CON9, 0x1f,
293*4882a593Smuzhiyun MT6397_VIO18_CON10, MT6397_VIO18_CON5, MT6397_VIO18_CON2, 8),
294*4882a593Smuzhiyun MT6397_REG_FIXED("ldo_vtcxo", VTCXO, MT6397_ANALDO_CON0, 10, 2800000),
295*4882a593Smuzhiyun MT6397_REG_FIXED("ldo_va28", VA28, MT6397_ANALDO_CON1, 14, 2800000),
296*4882a593Smuzhiyun MT6397_LDO("ldo_vcama", VCAMA, ldo_volt_table1,
297*4882a593Smuzhiyun MT6397_ANALDO_CON2, 15, MT6397_ANALDO_CON6, 0xC0),
298*4882a593Smuzhiyun MT6397_REG_FIXED("ldo_vio28", VIO28, MT6397_DIGLDO_CON0, 14, 2800000),
299*4882a593Smuzhiyun MT6397_REG_FIXED("ldo_vusb", VUSB, MT6397_DIGLDO_CON1, 14, 3300000),
300*4882a593Smuzhiyun MT6397_LDO("ldo_vmc", VMC, ldo_volt_table2,
301*4882a593Smuzhiyun MT6397_DIGLDO_CON2, 12, MT6397_DIGLDO_CON29, 0x10),
302*4882a593Smuzhiyun MT6397_LDO("ldo_vmch", VMCH, ldo_volt_table3,
303*4882a593Smuzhiyun MT6397_DIGLDO_CON3, 14, MT6397_DIGLDO_CON17, 0x80),
304*4882a593Smuzhiyun MT6397_LDO("ldo_vemc3v3", VEMC3V3, ldo_volt_table3,
305*4882a593Smuzhiyun MT6397_DIGLDO_CON4, 14, MT6397_DIGLDO_CON18, 0x10),
306*4882a593Smuzhiyun MT6397_LDO("ldo_vgp1", VGP1, ldo_volt_table4,
307*4882a593Smuzhiyun MT6397_DIGLDO_CON5, 15, MT6397_DIGLDO_CON19, 0xE0),
308*4882a593Smuzhiyun MT6397_LDO("ldo_vgp2", VGP2, ldo_volt_table5,
309*4882a593Smuzhiyun MT6397_DIGLDO_CON6, 15, MT6397_DIGLDO_CON20, 0xE0),
310*4882a593Smuzhiyun MT6397_LDO("ldo_vgp3", VGP3, ldo_volt_table5,
311*4882a593Smuzhiyun MT6397_DIGLDO_CON7, 15, MT6397_DIGLDO_CON21, 0xE0),
312*4882a593Smuzhiyun MT6397_LDO("ldo_vgp4", VGP4, ldo_volt_table5,
313*4882a593Smuzhiyun MT6397_DIGLDO_CON8, 15, MT6397_DIGLDO_CON22, 0xE0),
314*4882a593Smuzhiyun MT6397_LDO("ldo_vgp5", VGP5, ldo_volt_table6,
315*4882a593Smuzhiyun MT6397_DIGLDO_CON9, 15, MT6397_DIGLDO_CON23, 0xE0),
316*4882a593Smuzhiyun MT6397_LDO("ldo_vgp6", VGP6, ldo_volt_table5,
317*4882a593Smuzhiyun MT6397_DIGLDO_CON10, 15, MT6397_DIGLDO_CON33, 0xE0),
318*4882a593Smuzhiyun MT6397_LDO("ldo_vibr", VIBR, ldo_volt_table7,
319*4882a593Smuzhiyun MT6397_DIGLDO_CON24, 15, MT6397_DIGLDO_CON25, 0xE00),
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun
mt6397_set_buck_vosel_reg(struct platform_device * pdev)322*4882a593Smuzhiyun static int mt6397_set_buck_vosel_reg(struct platform_device *pdev)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun struct mt6397_chip *mt6397 = dev_get_drvdata(pdev->dev.parent);
325*4882a593Smuzhiyun int i;
326*4882a593Smuzhiyun u32 regval;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun for (i = 0; i < MT6397_MAX_REGULATOR; i++) {
329*4882a593Smuzhiyun if (mt6397_regulators[i].vselctrl_reg) {
330*4882a593Smuzhiyun if (regmap_read(mt6397->regmap,
331*4882a593Smuzhiyun mt6397_regulators[i].vselctrl_reg,
332*4882a593Smuzhiyun ®val) < 0) {
333*4882a593Smuzhiyun dev_err(&pdev->dev,
334*4882a593Smuzhiyun "Failed to read buck ctrl\n");
335*4882a593Smuzhiyun return -EIO;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun if (regval & mt6397_regulators[i].vselctrl_mask) {
339*4882a593Smuzhiyun mt6397_regulators[i].desc.vsel_reg =
340*4882a593Smuzhiyun mt6397_regulators[i].vselon_reg;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
mt6397_regulator_probe(struct platform_device * pdev)348*4882a593Smuzhiyun static int mt6397_regulator_probe(struct platform_device *pdev)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun struct mt6397_chip *mt6397 = dev_get_drvdata(pdev->dev.parent);
351*4882a593Smuzhiyun struct regulator_config config = {};
352*4882a593Smuzhiyun struct regulator_dev *rdev;
353*4882a593Smuzhiyun int i;
354*4882a593Smuzhiyun u32 reg_value, version;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* Query buck controller to select activated voltage register part */
357*4882a593Smuzhiyun if (mt6397_set_buck_vosel_reg(pdev))
358*4882a593Smuzhiyun return -EIO;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* Read PMIC chip revision to update constraints and voltage table */
361*4882a593Smuzhiyun if (regmap_read(mt6397->regmap, MT6397_CID, ®_value) < 0) {
362*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to read Chip ID\n");
363*4882a593Smuzhiyun return -EIO;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun dev_info(&pdev->dev, "Chip ID = 0x%x\n", reg_value);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun version = (reg_value & 0xFF);
368*4882a593Smuzhiyun switch (version) {
369*4882a593Smuzhiyun case MT6397_REGULATOR_ID91:
370*4882a593Smuzhiyun mt6397_regulators[MT6397_ID_VGP2].desc.volt_table =
371*4882a593Smuzhiyun ldo_volt_table5_v2;
372*4882a593Smuzhiyun break;
373*4882a593Smuzhiyun default:
374*4882a593Smuzhiyun break;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun for (i = 0; i < MT6397_MAX_REGULATOR; i++) {
378*4882a593Smuzhiyun config.dev = &pdev->dev;
379*4882a593Smuzhiyun config.driver_data = &mt6397_regulators[i];
380*4882a593Smuzhiyun config.regmap = mt6397->regmap;
381*4882a593Smuzhiyun rdev = devm_regulator_register(&pdev->dev,
382*4882a593Smuzhiyun &mt6397_regulators[i].desc, &config);
383*4882a593Smuzhiyun if (IS_ERR(rdev)) {
384*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register %s\n",
385*4882a593Smuzhiyun mt6397_regulators[i].desc.name);
386*4882a593Smuzhiyun return PTR_ERR(rdev);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun return 0;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun static const struct platform_device_id mt6397_platform_ids[] = {
394*4882a593Smuzhiyun {"mt6397-regulator", 0},
395*4882a593Smuzhiyun { /* sentinel */ },
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, mt6397_platform_ids);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun static const struct of_device_id mt6397_of_match[] = {
400*4882a593Smuzhiyun { .compatible = "mediatek,mt6397-regulator", },
401*4882a593Smuzhiyun { /* sentinel */ },
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mt6397_of_match);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun static struct platform_driver mt6397_regulator_driver = {
406*4882a593Smuzhiyun .driver = {
407*4882a593Smuzhiyun .name = "mt6397-regulator",
408*4882a593Smuzhiyun .of_match_table = of_match_ptr(mt6397_of_match),
409*4882a593Smuzhiyun },
410*4882a593Smuzhiyun .probe = mt6397_regulator_probe,
411*4882a593Smuzhiyun .id_table = mt6397_platform_ids,
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun module_platform_driver(mt6397_regulator_driver);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun MODULE_AUTHOR("Flora Fu <flora.fu@mediatek.com>");
417*4882a593Smuzhiyun MODULE_DESCRIPTION("Regulator Driver for MediaTek MT6397 PMIC");
418*4882a593Smuzhiyun MODULE_LICENSE("GPL");
419