xref: /OK3568_Linux_fs/kernel/drivers/regulator/mt6380-regulator.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2017 MediaTek Inc.
4*4882a593Smuzhiyun // Author: Chenglin Xu <chenglin.xu@mediatek.com>
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/of.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/regmap.h>
10*4882a593Smuzhiyun #include <linux/regulator/driver.h>
11*4882a593Smuzhiyun #include <linux/regulator/machine.h>
12*4882a593Smuzhiyun #include <linux/regulator/mt6380-regulator.h>
13*4882a593Smuzhiyun #include <linux/regulator/of_regulator.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /* PMIC Registers */
16*4882a593Smuzhiyun #define MT6380_ALDO_CON_0                         0x0000
17*4882a593Smuzhiyun #define MT6380_BTLDO_CON_0                        0x0004
18*4882a593Smuzhiyun #define MT6380_COMP_CON_0                         0x0008
19*4882a593Smuzhiyun #define MT6380_CPUBUCK_CON_0                      0x000C
20*4882a593Smuzhiyun #define MT6380_CPUBUCK_CON_1                      0x0010
21*4882a593Smuzhiyun #define MT6380_CPUBUCK_CON_2                      0x0014
22*4882a593Smuzhiyun #define MT6380_DDRLDO_CON_0                       0x0018
23*4882a593Smuzhiyun #define MT6380_MLDO_CON_0                         0x001C
24*4882a593Smuzhiyun #define MT6380_PALDO_CON_0                        0x0020
25*4882a593Smuzhiyun #define MT6380_PHYLDO_CON_0                       0x0024
26*4882a593Smuzhiyun #define MT6380_SIDO_CON_0                         0x0028
27*4882a593Smuzhiyun #define MT6380_SIDO_CON_1                         0x002C
28*4882a593Smuzhiyun #define MT6380_SIDO_CON_2                         0x0030
29*4882a593Smuzhiyun #define MT6380_SLDO_CON_0                         0x0034
30*4882a593Smuzhiyun #define MT6380_TLDO_CON_0                         0x0038
31*4882a593Smuzhiyun #define MT6380_STARTUP_CON_0                      0x003C
32*4882a593Smuzhiyun #define MT6380_STARTUP_CON_1                      0x0040
33*4882a593Smuzhiyun #define MT6380_SMPS_TOP_CON_0                     0x0044
34*4882a593Smuzhiyun #define MT6380_SMPS_TOP_CON_1                     0x0048
35*4882a593Smuzhiyun #define MT6380_ANA_CTRL_0                         0x0050
36*4882a593Smuzhiyun #define MT6380_ANA_CTRL_1                         0x0054
37*4882a593Smuzhiyun #define MT6380_ANA_CTRL_2                         0x0058
38*4882a593Smuzhiyun #define MT6380_ANA_CTRL_3                         0x005C
39*4882a593Smuzhiyun #define MT6380_ANA_CTRL_4                         0x0060
40*4882a593Smuzhiyun #define MT6380_SPK_CON9                           0x0064
41*4882a593Smuzhiyun #define MT6380_SPK_CON11                          0x0068
42*4882a593Smuzhiyun #define MT6380_SPK_CON12                          0x006A
43*4882a593Smuzhiyun #define MT6380_CLK_CTRL                           0x0070
44*4882a593Smuzhiyun #define MT6380_PINMUX_CTRL                        0x0074
45*4882a593Smuzhiyun #define MT6380_IO_CTRL                            0x0078
46*4882a593Smuzhiyun #define MT6380_SLP_MODE_CTRL_0                    0x007C
47*4882a593Smuzhiyun #define MT6380_SLP_MODE_CTRL_1                    0x0080
48*4882a593Smuzhiyun #define MT6380_SLP_MODE_CTRL_2                    0x0084
49*4882a593Smuzhiyun #define MT6380_SLP_MODE_CTRL_3                    0x0088
50*4882a593Smuzhiyun #define MT6380_SLP_MODE_CTRL_4                    0x008C
51*4882a593Smuzhiyun #define MT6380_SLP_MODE_CTRL_5                    0x0090
52*4882a593Smuzhiyun #define MT6380_SLP_MODE_CTRL_6                    0x0094
53*4882a593Smuzhiyun #define MT6380_SLP_MODE_CTRL_7                    0x0098
54*4882a593Smuzhiyun #define MT6380_SLP_MODE_CTRL_8                    0x009C
55*4882a593Smuzhiyun #define MT6380_FCAL_CTRL_0                        0x00A0
56*4882a593Smuzhiyun #define MT6380_FCAL_CTRL_1                        0x00A4
57*4882a593Smuzhiyun #define MT6380_LDO_CTRL_0                         0x00A8
58*4882a593Smuzhiyun #define MT6380_LDO_CTRL_1                         0x00AC
59*4882a593Smuzhiyun #define MT6380_LDO_CTRL_2                         0x00B0
60*4882a593Smuzhiyun #define MT6380_LDO_CTRL_3                         0x00B4
61*4882a593Smuzhiyun #define MT6380_LDO_CTRL_4                         0x00B8
62*4882a593Smuzhiyun #define MT6380_DEBUG_CTRL_0                       0x00BC
63*4882a593Smuzhiyun #define MT6380_EFU_CTRL_0                         0x0200
64*4882a593Smuzhiyun #define MT6380_EFU_CTRL_1                         0x0201
65*4882a593Smuzhiyun #define MT6380_EFU_CTRL_2                         0x0202
66*4882a593Smuzhiyun #define MT6380_EFU_CTRL_3                         0x0203
67*4882a593Smuzhiyun #define MT6380_EFU_CTRL_4                         0x0204
68*4882a593Smuzhiyun #define MT6380_EFU_CTRL_5                         0x0205
69*4882a593Smuzhiyun #define MT6380_EFU_CTRL_6                         0x0206
70*4882a593Smuzhiyun #define MT6380_EFU_CTRL_7                         0x0207
71*4882a593Smuzhiyun #define MT6380_EFU_CTRL_8                         0x0208
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define MT6380_REGULATOR_MODE_AUTO	0
74*4882a593Smuzhiyun #define MT6380_REGULATOR_MODE_FORCE_PWM	1
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun  * mt6380 regulators' information
78*4882a593Smuzhiyun  *
79*4882a593Smuzhiyun  * @desc: standard fields of regulator description
80*4882a593Smuzhiyun  * @vselon_reg: Register sections for hardware control mode of bucks
81*4882a593Smuzhiyun  * @modeset_reg: Register for controlling the buck/LDO control mode
82*4882a593Smuzhiyun  * @modeset_mask: Mask for controlling the buck/LDO control mode
83*4882a593Smuzhiyun  */
84*4882a593Smuzhiyun struct mt6380_regulator_info {
85*4882a593Smuzhiyun 	struct regulator_desc desc;
86*4882a593Smuzhiyun 	u32 vselon_reg;
87*4882a593Smuzhiyun 	u32 modeset_reg;
88*4882a593Smuzhiyun 	u32 modeset_mask;
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define MT6380_BUCK(match, vreg, min, max, step, volt_ranges, enreg,	\
92*4882a593Smuzhiyun 		    vosel, vosel_mask, enbit, voselon, _modeset_reg,	\
93*4882a593Smuzhiyun 		    _modeset_mask)					\
94*4882a593Smuzhiyun [MT6380_ID_##vreg] = {							\
95*4882a593Smuzhiyun 	.desc = {							\
96*4882a593Smuzhiyun 		.name = #vreg,						\
97*4882a593Smuzhiyun 		.of_match = of_match_ptr(match),			\
98*4882a593Smuzhiyun 		.ops = &mt6380_volt_range_ops,				\
99*4882a593Smuzhiyun 		.type = REGULATOR_VOLTAGE,				\
100*4882a593Smuzhiyun 		.id = MT6380_ID_##vreg,					\
101*4882a593Smuzhiyun 		.owner = THIS_MODULE,					\
102*4882a593Smuzhiyun 		.n_voltages = ((max) - (min)) / (step) + 1,		\
103*4882a593Smuzhiyun 		.linear_ranges = volt_ranges,				\
104*4882a593Smuzhiyun 		.n_linear_ranges = ARRAY_SIZE(volt_ranges),		\
105*4882a593Smuzhiyun 		.vsel_reg = vosel,					\
106*4882a593Smuzhiyun 		.vsel_mask = vosel_mask,				\
107*4882a593Smuzhiyun 		.enable_reg = enreg,					\
108*4882a593Smuzhiyun 		.enable_mask = BIT(enbit),				\
109*4882a593Smuzhiyun 	},								\
110*4882a593Smuzhiyun 	.vselon_reg = voselon,						\
111*4882a593Smuzhiyun 	.modeset_reg = _modeset_reg,					\
112*4882a593Smuzhiyun 	.modeset_mask = _modeset_mask,					\
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define MT6380_LDO(match, vreg, ldo_volt_table, enreg, enbit, vosel,	\
116*4882a593Smuzhiyun 		   vosel_mask, _modeset_reg, _modeset_mask)		\
117*4882a593Smuzhiyun [MT6380_ID_##vreg] = {							\
118*4882a593Smuzhiyun 	.desc = {							\
119*4882a593Smuzhiyun 		.name = #vreg,						\
120*4882a593Smuzhiyun 		.of_match = of_match_ptr(match),			\
121*4882a593Smuzhiyun 		.ops = &mt6380_volt_table_ops,				\
122*4882a593Smuzhiyun 		.type = REGULATOR_VOLTAGE,				\
123*4882a593Smuzhiyun 		.id = MT6380_ID_##vreg,					\
124*4882a593Smuzhiyun 		.owner = THIS_MODULE,					\
125*4882a593Smuzhiyun 		.n_voltages = ARRAY_SIZE(ldo_volt_table),		\
126*4882a593Smuzhiyun 		.volt_table = ldo_volt_table,				\
127*4882a593Smuzhiyun 		.vsel_reg = vosel,					\
128*4882a593Smuzhiyun 		.vsel_mask = vosel_mask,				\
129*4882a593Smuzhiyun 		.enable_reg = enreg,					\
130*4882a593Smuzhiyun 		.enable_mask = BIT(enbit),				\
131*4882a593Smuzhiyun 	},								\
132*4882a593Smuzhiyun 	.modeset_reg = _modeset_reg,					\
133*4882a593Smuzhiyun 	.modeset_mask = _modeset_mask,					\
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define MT6380_REG_FIXED(match, vreg, enreg, enbit, volt,		\
137*4882a593Smuzhiyun 			 _modeset_reg, _modeset_mask)			\
138*4882a593Smuzhiyun [MT6380_ID_##vreg] = {							\
139*4882a593Smuzhiyun 	.desc = {							\
140*4882a593Smuzhiyun 		.name = #vreg,						\
141*4882a593Smuzhiyun 		.of_match = of_match_ptr(match),			\
142*4882a593Smuzhiyun 		.ops = &mt6380_volt_fixed_ops,				\
143*4882a593Smuzhiyun 		.type = REGULATOR_VOLTAGE,				\
144*4882a593Smuzhiyun 		.id = MT6380_ID_##vreg,					\
145*4882a593Smuzhiyun 		.owner = THIS_MODULE,					\
146*4882a593Smuzhiyun 		.n_voltages = 1,					\
147*4882a593Smuzhiyun 		.enable_reg = enreg,					\
148*4882a593Smuzhiyun 		.enable_mask = BIT(enbit),				\
149*4882a593Smuzhiyun 		.min_uV = volt,						\
150*4882a593Smuzhiyun 	},								\
151*4882a593Smuzhiyun 	.modeset_reg = _modeset_reg,					\
152*4882a593Smuzhiyun 	.modeset_mask = _modeset_mask,					\
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun static const struct linear_range buck_volt_range1[] = {
156*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(600000, 0, 0xfe, 6250),
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun static const struct linear_range buck_volt_range2[] = {
160*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(600000, 0, 0xfe, 6250),
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static const struct linear_range buck_volt_range3[] = {
164*4882a593Smuzhiyun 	REGULATOR_LINEAR_RANGE(1200000, 0, 0x3c, 25000),
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static const unsigned int ldo_volt_table1[] = {
168*4882a593Smuzhiyun 	1400000, 1350000, 1300000, 1250000, 1200000, 1150000, 1100000, 1050000,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun static const unsigned int ldo_volt_table2[] = {
172*4882a593Smuzhiyun 	2200000, 3300000,
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun static const unsigned int ldo_volt_table3[] = {
176*4882a593Smuzhiyun 	1240000, 1390000, 1540000, 1840000,
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun static const unsigned int ldo_volt_table4[] = {
180*4882a593Smuzhiyun 	2200000, 3300000,
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
mt6380_regulator_set_mode(struct regulator_dev * rdev,unsigned int mode)183*4882a593Smuzhiyun static int mt6380_regulator_set_mode(struct regulator_dev *rdev,
184*4882a593Smuzhiyun 				     unsigned int mode)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	int ret, val = 0;
187*4882a593Smuzhiyun 	struct mt6380_regulator_info *info = rdev_get_drvdata(rdev);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	switch (mode) {
190*4882a593Smuzhiyun 	case REGULATOR_MODE_NORMAL:
191*4882a593Smuzhiyun 		val = MT6380_REGULATOR_MODE_AUTO;
192*4882a593Smuzhiyun 		break;
193*4882a593Smuzhiyun 	case REGULATOR_MODE_FAST:
194*4882a593Smuzhiyun 		val = MT6380_REGULATOR_MODE_FORCE_PWM;
195*4882a593Smuzhiyun 		break;
196*4882a593Smuzhiyun 	default:
197*4882a593Smuzhiyun 		return -EINVAL;
198*4882a593Smuzhiyun 	}
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	val <<= ffs(info->modeset_mask) - 1;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	ret = regmap_update_bits(rdev->regmap, info->modeset_reg,
203*4882a593Smuzhiyun 				 info->modeset_mask, val);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	return ret;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
mt6380_regulator_get_mode(struct regulator_dev * rdev)208*4882a593Smuzhiyun static unsigned int mt6380_regulator_get_mode(struct regulator_dev *rdev)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	unsigned int val;
211*4882a593Smuzhiyun 	unsigned int mode;
212*4882a593Smuzhiyun 	int ret;
213*4882a593Smuzhiyun 	struct mt6380_regulator_info *info = rdev_get_drvdata(rdev);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	ret = regmap_read(rdev->regmap, info->modeset_reg, &val);
216*4882a593Smuzhiyun 	if (ret < 0)
217*4882a593Smuzhiyun 		return ret;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	val &= info->modeset_mask;
220*4882a593Smuzhiyun 	val >>= ffs(info->modeset_mask) - 1;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	switch (val) {
223*4882a593Smuzhiyun 	case MT6380_REGULATOR_MODE_AUTO:
224*4882a593Smuzhiyun 		mode = REGULATOR_MODE_NORMAL;
225*4882a593Smuzhiyun 		break;
226*4882a593Smuzhiyun 	case MT6380_REGULATOR_MODE_FORCE_PWM:
227*4882a593Smuzhiyun 		mode = REGULATOR_MODE_FAST;
228*4882a593Smuzhiyun 		break;
229*4882a593Smuzhiyun 	default:
230*4882a593Smuzhiyun 		return -EINVAL;
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	return mode;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun static const struct regulator_ops mt6380_volt_range_ops = {
237*4882a593Smuzhiyun 	.list_voltage = regulator_list_voltage_linear_range,
238*4882a593Smuzhiyun 	.map_voltage = regulator_map_voltage_linear_range,
239*4882a593Smuzhiyun 	.set_voltage_sel = regulator_set_voltage_sel_regmap,
240*4882a593Smuzhiyun 	.get_voltage_sel = regulator_get_voltage_sel_regmap,
241*4882a593Smuzhiyun 	.set_voltage_time_sel = regulator_set_voltage_time_sel,
242*4882a593Smuzhiyun 	.enable = regulator_enable_regmap,
243*4882a593Smuzhiyun 	.disable = regulator_disable_regmap,
244*4882a593Smuzhiyun 	.is_enabled = regulator_is_enabled_regmap,
245*4882a593Smuzhiyun 	.set_mode = mt6380_regulator_set_mode,
246*4882a593Smuzhiyun 	.get_mode = mt6380_regulator_get_mode,
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun static const struct regulator_ops mt6380_volt_table_ops = {
250*4882a593Smuzhiyun 	.list_voltage = regulator_list_voltage_table,
251*4882a593Smuzhiyun 	.map_voltage = regulator_map_voltage_iterate,
252*4882a593Smuzhiyun 	.set_voltage_sel = regulator_set_voltage_sel_regmap,
253*4882a593Smuzhiyun 	.get_voltage_sel = regulator_get_voltage_sel_regmap,
254*4882a593Smuzhiyun 	.set_voltage_time_sel = regulator_set_voltage_time_sel,
255*4882a593Smuzhiyun 	.enable = regulator_enable_regmap,
256*4882a593Smuzhiyun 	.disable = regulator_disable_regmap,
257*4882a593Smuzhiyun 	.is_enabled = regulator_is_enabled_regmap,
258*4882a593Smuzhiyun 	.set_mode = mt6380_regulator_set_mode,
259*4882a593Smuzhiyun 	.get_mode = mt6380_regulator_get_mode,
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun static const struct regulator_ops mt6380_volt_fixed_ops = {
263*4882a593Smuzhiyun 	.list_voltage = regulator_list_voltage_linear,
264*4882a593Smuzhiyun 	.enable = regulator_enable_regmap,
265*4882a593Smuzhiyun 	.disable = regulator_disable_regmap,
266*4882a593Smuzhiyun 	.is_enabled = regulator_is_enabled_regmap,
267*4882a593Smuzhiyun 	.set_mode = mt6380_regulator_set_mode,
268*4882a593Smuzhiyun 	.get_mode = mt6380_regulator_get_mode,
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun /* The array is indexed by id(MT6380_ID_XXX) */
272*4882a593Smuzhiyun static struct mt6380_regulator_info mt6380_regulators[] = {
273*4882a593Smuzhiyun 	MT6380_BUCK("buck-vcore1", VCPU, 600000, 1393750, 6250,
274*4882a593Smuzhiyun 		    buck_volt_range1, MT6380_ANA_CTRL_3, MT6380_ANA_CTRL_1,
275*4882a593Smuzhiyun 		    0xfe, 3, MT6380_ANA_CTRL_1,
276*4882a593Smuzhiyun 		    MT6380_CPUBUCK_CON_0, 0x8000000),
277*4882a593Smuzhiyun 	MT6380_BUCK("buck-vcore", VCORE, 600000, 1393750, 6250,
278*4882a593Smuzhiyun 		    buck_volt_range2, MT6380_ANA_CTRL_3, MT6380_ANA_CTRL_2,
279*4882a593Smuzhiyun 		    0xfe, 2, MT6380_ANA_CTRL_2, MT6380_SIDO_CON_0, 0x1000000),
280*4882a593Smuzhiyun 	MT6380_BUCK("buck-vrf", VRF, 1200000, 1575000, 25000,
281*4882a593Smuzhiyun 		    buck_volt_range3, MT6380_ANA_CTRL_3, MT6380_SIDO_CON_0,
282*4882a593Smuzhiyun 		    0x78, 1, MT6380_SIDO_CON_0, MT6380_SIDO_CON_0, 0x8000),
283*4882a593Smuzhiyun 	MT6380_LDO("ldo-vm", VMLDO, ldo_volt_table1, MT6380_LDO_CTRL_0,
284*4882a593Smuzhiyun 		   1, MT6380_MLDO_CON_0, 0xE000, MT6380_ANA_CTRL_1, 0x4000000),
285*4882a593Smuzhiyun 	MT6380_LDO("ldo-va", VALDO, ldo_volt_table2, MT6380_LDO_CTRL_0,
286*4882a593Smuzhiyun 		   2, MT6380_ALDO_CON_0, 0x400, MT6380_ALDO_CON_0, 0x20),
287*4882a593Smuzhiyun 	MT6380_REG_FIXED("ldo-vphy", VPHYLDO, MT6380_LDO_CTRL_0, 7, 1800000,
288*4882a593Smuzhiyun 			 MT6380_PHYLDO_CON_0, 0x80),
289*4882a593Smuzhiyun 	MT6380_LDO("ldo-vddr", VDDRLDO, ldo_volt_table3, MT6380_LDO_CTRL_0,
290*4882a593Smuzhiyun 		   8, MT6380_DDRLDO_CON_0, 0x3000, MT6380_DDRLDO_CON_0, 0x80),
291*4882a593Smuzhiyun 	MT6380_LDO("ldo-vt", VTLDO, ldo_volt_table4, MT6380_LDO_CTRL_0, 3,
292*4882a593Smuzhiyun 		   MT6380_TLDO_CON_0, 0x400, MT6380_TLDO_CON_0, 0x20),
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun 
mt6380_regulator_probe(struct platform_device * pdev)295*4882a593Smuzhiyun static int mt6380_regulator_probe(struct platform_device *pdev)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	struct regmap *regmap = dev_get_regmap(pdev->dev.parent, NULL);
298*4882a593Smuzhiyun 	struct regulator_config config = {};
299*4882a593Smuzhiyun 	struct regulator_dev *rdev;
300*4882a593Smuzhiyun 	int i;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	for (i = 0; i < MT6380_MAX_REGULATOR; i++) {
303*4882a593Smuzhiyun 		config.dev = &pdev->dev;
304*4882a593Smuzhiyun 		config.driver_data = &mt6380_regulators[i];
305*4882a593Smuzhiyun 		config.regmap = regmap;
306*4882a593Smuzhiyun 		rdev = devm_regulator_register(&pdev->dev,
307*4882a593Smuzhiyun 					       &mt6380_regulators[i].desc,
308*4882a593Smuzhiyun 				&config);
309*4882a593Smuzhiyun 		if (IS_ERR(rdev)) {
310*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to register %s\n",
311*4882a593Smuzhiyun 				mt6380_regulators[i].desc.name);
312*4882a593Smuzhiyun 			return PTR_ERR(rdev);
313*4882a593Smuzhiyun 		}
314*4882a593Smuzhiyun 	}
315*4882a593Smuzhiyun 	return 0;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun static const struct platform_device_id mt6380_platform_ids[] = {
319*4882a593Smuzhiyun 	{"mt6380-regulator", 0},
320*4882a593Smuzhiyun 	{ /* sentinel */ },
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, mt6380_platform_ids);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun static const struct of_device_id mt6380_of_match[] = {
325*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt6380-regulator", },
326*4882a593Smuzhiyun 	{ /* sentinel */ },
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mt6380_of_match);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun static struct platform_driver mt6380_regulator_driver = {
331*4882a593Smuzhiyun 	.driver = {
332*4882a593Smuzhiyun 		.name = "mt6380-regulator",
333*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(mt6380_of_match),
334*4882a593Smuzhiyun 	},
335*4882a593Smuzhiyun 	.probe = mt6380_regulator_probe,
336*4882a593Smuzhiyun 	.id_table = mt6380_platform_ids,
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun module_platform_driver(mt6380_regulator_driver);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun MODULE_AUTHOR("Chenglin Xu <chenglin.xu@mediatek.com>");
342*4882a593Smuzhiyun MODULE_DESCRIPTION("Regulator Driver for MediaTek MT6380 PMIC");
343*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
344