xref: /OK3568_Linux_fs/kernel/drivers/regulator/mc13783-regulator.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Regulator Driver for Freescale MC13783 PMIC
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright 2010 Yong Shen <yong.shen@linaro.org>
6*4882a593Smuzhiyun // Copyright (C) 2008 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
7*4882a593Smuzhiyun // Copyright 2009 Alberto Panizzo <maramaopercheseimorto@gmail.com>
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/mfd/mc13783.h>
10*4882a593Smuzhiyun #include <linux/regulator/machine.h>
11*4882a593Smuzhiyun #include <linux/regulator/driver.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include "mc13xxx.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define MC13783_REG_SWITCHERS0			24
21*4882a593Smuzhiyun /* Enable does not exist for SW1A */
22*4882a593Smuzhiyun #define MC13783_REG_SWITCHERS0_SW1AEN			0
23*4882a593Smuzhiyun #define MC13783_REG_SWITCHERS0_SW1AVSEL			0
24*4882a593Smuzhiyun #define MC13783_REG_SWITCHERS0_SW1AVSEL_M		(63 << 0)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define MC13783_REG_SWITCHERS1			25
27*4882a593Smuzhiyun /* Enable does not exist for SW1B */
28*4882a593Smuzhiyun #define MC13783_REG_SWITCHERS1_SW1BEN			0
29*4882a593Smuzhiyun #define MC13783_REG_SWITCHERS1_SW1BVSEL			0
30*4882a593Smuzhiyun #define MC13783_REG_SWITCHERS1_SW1BVSEL_M		(63 << 0)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define MC13783_REG_SWITCHERS2			26
33*4882a593Smuzhiyun /* Enable does not exist for SW2A */
34*4882a593Smuzhiyun #define MC13783_REG_SWITCHERS2_SW2AEN			0
35*4882a593Smuzhiyun #define MC13783_REG_SWITCHERS2_SW2AVSEL			0
36*4882a593Smuzhiyun #define MC13783_REG_SWITCHERS2_SW2AVSEL_M		(63 << 0)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define MC13783_REG_SWITCHERS3			27
39*4882a593Smuzhiyun /* Enable does not exist for SW2B */
40*4882a593Smuzhiyun #define MC13783_REG_SWITCHERS3_SW2BEN			0
41*4882a593Smuzhiyun #define MC13783_REG_SWITCHERS3_SW2BVSEL			0
42*4882a593Smuzhiyun #define MC13783_REG_SWITCHERS3_SW2BVSEL_M		(63 << 0)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define MC13783_REG_SWITCHERS5			29
45*4882a593Smuzhiyun #define MC13783_REG_SWITCHERS5_SW3EN			(1 << 20)
46*4882a593Smuzhiyun #define MC13783_REG_SWITCHERS5_SW3VSEL			18
47*4882a593Smuzhiyun #define MC13783_REG_SWITCHERS5_SW3VSEL_M		(3 << 18)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING0		30
50*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING0_VIOLOVSEL		2
51*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING0_VDIGVSEL		4
52*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING0_VGENVSEL		6
53*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING0_VRFDIGVSEL	9
54*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING0_VRFREFVSEL	11
55*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING0_VRFCPVSEL		13
56*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING0_VSIMVSEL		14
57*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING0_VESIMVSEL		15
58*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING0_VCAMVSEL		16
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING0_VIOLOVSEL_M	(3 << 2)
61*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING0_VDIGVSEL_M	(3 << 4)
62*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING0_VGENVSEL_M	(7 << 6)
63*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING0_VRFDIGVSEL_M	(3 << 9)
64*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING0_VRFREFVSEL_M	(3 << 11)
65*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING0_VRFCPVSEL_M	(1 << 13)
66*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING0_VSIMVSEL_M	(1 << 14)
67*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING0_VESIMVSEL_M	(1 << 15)
68*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING0_VCAMVSEL_M	(7 << 16)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING1		31
71*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING1_VVIBVSEL		0
72*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING1_VRF1VSEL		2
73*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING1_VRF2VSEL		4
74*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING1_VMMC1VSEL		6
75*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING1_VMMC2VSEL		9
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING1_VVIBVSEL_M	(3 << 0)
78*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING1_VRF1VSEL_M	(3 << 2)
79*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING1_VRF2VSEL_M	(3 << 4)
80*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING1_VMMC1VSEL_M	(7 << 6)
81*4882a593Smuzhiyun #define MC13783_REG_REGULATORSETTING1_VMMC2VSEL_M	(7 << 9)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define MC13783_REG_REGULATORMODE0		32
84*4882a593Smuzhiyun #define MC13783_REG_REGULATORMODE0_VAUDIOEN		(1 << 0)
85*4882a593Smuzhiyun #define MC13783_REG_REGULATORMODE0_VIOHIEN		(1 << 3)
86*4882a593Smuzhiyun #define MC13783_REG_REGULATORMODE0_VIOLOEN		(1 << 6)
87*4882a593Smuzhiyun #define MC13783_REG_REGULATORMODE0_VDIGEN		(1 << 9)
88*4882a593Smuzhiyun #define MC13783_REG_REGULATORMODE0_VGENEN		(1 << 12)
89*4882a593Smuzhiyun #define MC13783_REG_REGULATORMODE0_VRFDIGEN		(1 << 15)
90*4882a593Smuzhiyun #define MC13783_REG_REGULATORMODE0_VRFREFEN		(1 << 18)
91*4882a593Smuzhiyun #define MC13783_REG_REGULATORMODE0_VRFCPEN		(1 << 21)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define MC13783_REG_REGULATORMODE1		33
94*4882a593Smuzhiyun #define MC13783_REG_REGULATORMODE1_VSIMEN		(1 << 0)
95*4882a593Smuzhiyun #define MC13783_REG_REGULATORMODE1_VESIMEN		(1 << 3)
96*4882a593Smuzhiyun #define MC13783_REG_REGULATORMODE1_VCAMEN		(1 << 6)
97*4882a593Smuzhiyun #define MC13783_REG_REGULATORMODE1_VRFBGEN		(1 << 9)
98*4882a593Smuzhiyun #define MC13783_REG_REGULATORMODE1_VVIBEN		(1 << 11)
99*4882a593Smuzhiyun #define MC13783_REG_REGULATORMODE1_VRF1EN		(1 << 12)
100*4882a593Smuzhiyun #define MC13783_REG_REGULATORMODE1_VRF2EN		(1 << 15)
101*4882a593Smuzhiyun #define MC13783_REG_REGULATORMODE1_VMMC1EN		(1 << 18)
102*4882a593Smuzhiyun #define MC13783_REG_REGULATORMODE1_VMMC2EN		(1 << 21)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define MC13783_REG_POWERMISC			34
105*4882a593Smuzhiyun #define MC13783_REG_POWERMISC_GPO1EN			(1 << 6)
106*4882a593Smuzhiyun #define MC13783_REG_POWERMISC_GPO2EN			(1 << 8)
107*4882a593Smuzhiyun #define MC13783_REG_POWERMISC_GPO3EN			(1 << 10)
108*4882a593Smuzhiyun #define MC13783_REG_POWERMISC_GPO4EN			(1 << 12)
109*4882a593Smuzhiyun #define MC13783_REG_POWERMISC_PWGT1SPIEN		(1 << 15)
110*4882a593Smuzhiyun #define MC13783_REG_POWERMISC_PWGT2SPIEN		(1 << 16)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define MC13783_REG_POWERMISC_PWGTSPI_M			(3 << 15)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* Voltage Values */
116*4882a593Smuzhiyun static const int mc13783_sw1x_val[] = {
117*4882a593Smuzhiyun 	900000, 925000, 950000, 975000,
118*4882a593Smuzhiyun 	1000000, 1025000, 1050000, 1075000,
119*4882a593Smuzhiyun 	1100000, 1125000, 1150000, 1175000,
120*4882a593Smuzhiyun 	1200000, 1225000, 1250000, 1275000,
121*4882a593Smuzhiyun 	1300000, 1325000, 1350000, 1375000,
122*4882a593Smuzhiyun 	1400000, 1425000, 1450000, 1475000,
123*4882a593Smuzhiyun 	1500000, 1525000, 1550000, 1575000,
124*4882a593Smuzhiyun 	1600000, 1625000, 1650000, 1675000,
125*4882a593Smuzhiyun 	1700000, 1700000, 1700000, 1700000,
126*4882a593Smuzhiyun 	1800000, 1800000, 1800000, 1800000,
127*4882a593Smuzhiyun 	1850000, 1850000, 1850000, 1850000,
128*4882a593Smuzhiyun 	2000000, 2000000, 2000000, 2000000,
129*4882a593Smuzhiyun 	2100000, 2100000, 2100000, 2100000,
130*4882a593Smuzhiyun 	2200000, 2200000, 2200000, 2200000,
131*4882a593Smuzhiyun 	2200000, 2200000, 2200000, 2200000,
132*4882a593Smuzhiyun 	2200000, 2200000, 2200000, 2200000,
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun static const int mc13783_sw2x_val[] = {
136*4882a593Smuzhiyun 	900000, 925000, 950000, 975000,
137*4882a593Smuzhiyun 	1000000, 1025000, 1050000, 1075000,
138*4882a593Smuzhiyun 	1100000, 1125000, 1150000, 1175000,
139*4882a593Smuzhiyun 	1200000, 1225000, 1250000, 1275000,
140*4882a593Smuzhiyun 	1300000, 1325000, 1350000, 1375000,
141*4882a593Smuzhiyun 	1400000, 1425000, 1450000, 1475000,
142*4882a593Smuzhiyun 	1500000, 1525000, 1550000, 1575000,
143*4882a593Smuzhiyun 	1600000, 1625000, 1650000, 1675000,
144*4882a593Smuzhiyun 	1700000, 1700000, 1700000, 1700000,
145*4882a593Smuzhiyun 	1800000, 1800000, 1800000, 1800000,
146*4882a593Smuzhiyun 	1900000, 1900000, 1900000, 1900000,
147*4882a593Smuzhiyun 	2000000, 2000000, 2000000, 2000000,
148*4882a593Smuzhiyun 	2100000, 2100000, 2100000, 2100000,
149*4882a593Smuzhiyun 	2200000, 2200000, 2200000, 2200000,
150*4882a593Smuzhiyun 	2200000, 2200000, 2200000, 2200000,
151*4882a593Smuzhiyun 	2200000, 2200000, 2200000, 2200000,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static const unsigned int mc13783_sw3_val[] = {
155*4882a593Smuzhiyun 	5000000, 5000000, 5000000, 5500000,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static const unsigned int mc13783_vaudio_val[] = {
159*4882a593Smuzhiyun 	2775000,
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun static const unsigned int mc13783_viohi_val[] = {
163*4882a593Smuzhiyun 	2775000,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun static const unsigned int mc13783_violo_val[] = {
167*4882a593Smuzhiyun 	1200000, 1300000, 1500000, 1800000,
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun static const unsigned int mc13783_vdig_val[] = {
171*4882a593Smuzhiyun 	1200000, 1300000, 1500000, 1800000,
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun static const unsigned int mc13783_vgen_val[] = {
175*4882a593Smuzhiyun 	1200000, 1300000, 1500000, 1800000,
176*4882a593Smuzhiyun 	1100000, 2000000, 2775000, 2400000,
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun static const unsigned int mc13783_vrfdig_val[] = {
180*4882a593Smuzhiyun 	1200000, 1500000, 1800000, 1875000,
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun static const unsigned int mc13783_vrfref_val[] = {
184*4882a593Smuzhiyun 	2475000, 2600000, 2700000, 2775000,
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun static const unsigned int mc13783_vrfcp_val[] = {
188*4882a593Smuzhiyun 	2700000, 2775000,
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun static const unsigned int mc13783_vsim_val[] = {
192*4882a593Smuzhiyun 	1800000, 2900000, 3000000,
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun static const unsigned int mc13783_vesim_val[] = {
196*4882a593Smuzhiyun 	1800000, 2900000,
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun static const unsigned int mc13783_vcam_val[] = {
200*4882a593Smuzhiyun 	1500000, 1800000, 2500000, 2550000,
201*4882a593Smuzhiyun 	2600000, 2750000, 2800000, 3000000,
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun static const unsigned int mc13783_vrfbg_val[] = {
205*4882a593Smuzhiyun 	1250000,
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun static const unsigned int mc13783_vvib_val[] = {
209*4882a593Smuzhiyun 	1300000, 1800000, 2000000, 3000000,
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static const unsigned int mc13783_vmmc_val[] = {
213*4882a593Smuzhiyun 	1600000, 1800000, 2000000, 2600000,
214*4882a593Smuzhiyun 	2700000, 2800000, 2900000, 3000000,
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun static const unsigned int mc13783_vrf_val[] = {
218*4882a593Smuzhiyun 	1500000, 1875000, 2700000, 2775000,
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun static const unsigned int mc13783_gpo_val[] = {
222*4882a593Smuzhiyun 	3100000,
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun static const unsigned int mc13783_pwgtdrv_val[] = {
226*4882a593Smuzhiyun 	5500000,
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun static const struct regulator_ops mc13783_gpo_regulator_ops;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define MC13783_DEFINE(prefix, name, node, reg, vsel_reg, voltages)	\
232*4882a593Smuzhiyun 	MC13xxx_DEFINE(MC13783_REG_, name, node, reg, vsel_reg, voltages, \
233*4882a593Smuzhiyun 			mc13xxx_regulator_ops)
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #define MC13783_FIXED_DEFINE(prefix, name, node, reg, voltages)		\
236*4882a593Smuzhiyun 	MC13xxx_FIXED_DEFINE(MC13783_REG_, name, node, reg, voltages,	\
237*4882a593Smuzhiyun 			mc13xxx_fixed_regulator_ops)
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun #define MC13783_GPO_DEFINE(prefix, name, node, reg, voltages)		\
240*4882a593Smuzhiyun 	MC13xxx_GPO_DEFINE(MC13783_REG_, name, node, reg, voltages,	\
241*4882a593Smuzhiyun 			mc13783_gpo_regulator_ops)
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #define MC13783_DEFINE_SW(_name, _node, _reg, _vsel_reg, _voltages)	\
244*4882a593Smuzhiyun 	MC13783_DEFINE(REG, _name, _node, _reg, _vsel_reg, _voltages)
245*4882a593Smuzhiyun #define MC13783_DEFINE_REGU(_name, _node, _reg, _vsel_reg, _voltages)	\
246*4882a593Smuzhiyun 	MC13783_DEFINE(REG, _name, _node, _reg, _vsel_reg, _voltages)
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun static struct mc13xxx_regulator mc13783_regulators[] = {
249*4882a593Smuzhiyun 	MC13783_DEFINE_SW(SW1A, sw1a, SWITCHERS0, SWITCHERS0, mc13783_sw1x_val),
250*4882a593Smuzhiyun 	MC13783_DEFINE_SW(SW1B, sw1b, SWITCHERS1, SWITCHERS1, mc13783_sw1x_val),
251*4882a593Smuzhiyun 	MC13783_DEFINE_SW(SW2A, sw2a, SWITCHERS2, SWITCHERS2, mc13783_sw2x_val),
252*4882a593Smuzhiyun 	MC13783_DEFINE_SW(SW2B, sw2b, SWITCHERS3, SWITCHERS3, mc13783_sw2x_val),
253*4882a593Smuzhiyun 	MC13783_DEFINE_SW(SW3, sw3, SWITCHERS5, SWITCHERS5, mc13783_sw3_val),
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	MC13783_FIXED_DEFINE(REG, VAUDIO, vaudio, REGULATORMODE0, mc13783_vaudio_val),
256*4882a593Smuzhiyun 	MC13783_FIXED_DEFINE(REG, VIOHI, viohi, REGULATORMODE0, mc13783_viohi_val),
257*4882a593Smuzhiyun 	MC13783_DEFINE_REGU(VIOLO, violo, REGULATORMODE0, REGULATORSETTING0,
258*4882a593Smuzhiyun 			    mc13783_violo_val),
259*4882a593Smuzhiyun 	MC13783_DEFINE_REGU(VDIG, vdig, REGULATORMODE0, REGULATORSETTING0,
260*4882a593Smuzhiyun 			    mc13783_vdig_val),
261*4882a593Smuzhiyun 	MC13783_DEFINE_REGU(VGEN, vgen, REGULATORMODE0, REGULATORSETTING0,
262*4882a593Smuzhiyun 			    mc13783_vgen_val),
263*4882a593Smuzhiyun 	MC13783_DEFINE_REGU(VRFDIG, vrfdig, REGULATORMODE0, REGULATORSETTING0,
264*4882a593Smuzhiyun 			    mc13783_vrfdig_val),
265*4882a593Smuzhiyun 	MC13783_DEFINE_REGU(VRFREF, vrfref, REGULATORMODE0, REGULATORSETTING0,
266*4882a593Smuzhiyun 			    mc13783_vrfref_val),
267*4882a593Smuzhiyun 	MC13783_DEFINE_REGU(VRFCP, vrfcp, REGULATORMODE0, REGULATORSETTING0,
268*4882a593Smuzhiyun 			    mc13783_vrfcp_val),
269*4882a593Smuzhiyun 	MC13783_DEFINE_REGU(VSIM, vsim, REGULATORMODE1, REGULATORSETTING0,
270*4882a593Smuzhiyun 			    mc13783_vsim_val),
271*4882a593Smuzhiyun 	MC13783_DEFINE_REGU(VESIM, vesim, REGULATORMODE1, REGULATORSETTING0,
272*4882a593Smuzhiyun 			    mc13783_vesim_val),
273*4882a593Smuzhiyun 	MC13783_DEFINE_REGU(VCAM, vcam, REGULATORMODE1, REGULATORSETTING0,
274*4882a593Smuzhiyun 			    mc13783_vcam_val),
275*4882a593Smuzhiyun 	MC13783_FIXED_DEFINE(REG, VRFBG, vrfbg, REGULATORMODE1, mc13783_vrfbg_val),
276*4882a593Smuzhiyun 	MC13783_DEFINE_REGU(VVIB, vvib, REGULATORMODE1, REGULATORSETTING1,
277*4882a593Smuzhiyun 			    mc13783_vvib_val),
278*4882a593Smuzhiyun 	MC13783_DEFINE_REGU(VRF1, vrf1, REGULATORMODE1, REGULATORSETTING1,
279*4882a593Smuzhiyun 			    mc13783_vrf_val),
280*4882a593Smuzhiyun 	MC13783_DEFINE_REGU(VRF2, vrf2, REGULATORMODE1, REGULATORSETTING1,
281*4882a593Smuzhiyun 			    mc13783_vrf_val),
282*4882a593Smuzhiyun 	MC13783_DEFINE_REGU(VMMC1, vmmc1, REGULATORMODE1, REGULATORSETTING1,
283*4882a593Smuzhiyun 			    mc13783_vmmc_val),
284*4882a593Smuzhiyun 	MC13783_DEFINE_REGU(VMMC2, vmmc2, REGULATORMODE1, REGULATORSETTING1,
285*4882a593Smuzhiyun 			    mc13783_vmmc_val),
286*4882a593Smuzhiyun 	MC13783_GPO_DEFINE(REG, GPO1, gpo1, POWERMISC, mc13783_gpo_val),
287*4882a593Smuzhiyun 	MC13783_GPO_DEFINE(REG, GPO2, gpo1, POWERMISC, mc13783_gpo_val),
288*4882a593Smuzhiyun 	MC13783_GPO_DEFINE(REG, GPO3, gpo1, POWERMISC, mc13783_gpo_val),
289*4882a593Smuzhiyun 	MC13783_GPO_DEFINE(REG, GPO4, gpo1, POWERMISC, mc13783_gpo_val),
290*4882a593Smuzhiyun 	MC13783_GPO_DEFINE(REG, PWGT1SPI, pwgt1spi, POWERMISC, mc13783_pwgtdrv_val),
291*4882a593Smuzhiyun 	MC13783_GPO_DEFINE(REG, PWGT2SPI, pwgt2spi, POWERMISC, mc13783_pwgtdrv_val),
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
mc13783_powermisc_rmw(struct mc13xxx_regulator_priv * priv,u32 mask,u32 val)294*4882a593Smuzhiyun static int mc13783_powermisc_rmw(struct mc13xxx_regulator_priv *priv, u32 mask,
295*4882a593Smuzhiyun 		u32 val)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	struct mc13xxx *mc13783 = priv->mc13xxx;
298*4882a593Smuzhiyun 	int ret;
299*4882a593Smuzhiyun 	u32 valread;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	BUG_ON(val & ~mask);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	mc13xxx_lock(priv->mc13xxx);
304*4882a593Smuzhiyun 	ret = mc13xxx_reg_read(mc13783, MC13783_REG_POWERMISC, &valread);
305*4882a593Smuzhiyun 	if (ret)
306*4882a593Smuzhiyun 		goto out;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	/* Update the stored state for Power Gates. */
309*4882a593Smuzhiyun 	priv->powermisc_pwgt_state =
310*4882a593Smuzhiyun 				(priv->powermisc_pwgt_state & ~mask) | val;
311*4882a593Smuzhiyun 	priv->powermisc_pwgt_state &= MC13783_REG_POWERMISC_PWGTSPI_M;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/* Construct the new register value */
314*4882a593Smuzhiyun 	valread = (valread & ~mask) | val;
315*4882a593Smuzhiyun 	/* Overwrite the PWGTxEN with the stored version */
316*4882a593Smuzhiyun 	valread = (valread & ~MC13783_REG_POWERMISC_PWGTSPI_M) |
317*4882a593Smuzhiyun 						priv->powermisc_pwgt_state;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	ret = mc13xxx_reg_write(mc13783, MC13783_REG_POWERMISC, valread);
320*4882a593Smuzhiyun out:
321*4882a593Smuzhiyun 	mc13xxx_unlock(priv->mc13xxx);
322*4882a593Smuzhiyun 	return ret;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
mc13783_gpo_regulator_enable(struct regulator_dev * rdev)325*4882a593Smuzhiyun static int mc13783_gpo_regulator_enable(struct regulator_dev *rdev)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	struct mc13xxx_regulator_priv *priv = rdev_get_drvdata(rdev);
328*4882a593Smuzhiyun 	struct mc13xxx_regulator *mc13xxx_regulators = priv->mc13xxx_regulators;
329*4882a593Smuzhiyun 	int id = rdev_get_id(rdev);
330*4882a593Smuzhiyun 	u32 en_val = mc13xxx_regulators[id].enable_bit;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	dev_dbg(rdev_get_dev(rdev), "%s id: %d\n", __func__, id);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	/* Power Gate enable value is 0 */
335*4882a593Smuzhiyun 	if (id == MC13783_REG_PWGT1SPI ||
336*4882a593Smuzhiyun 	    id == MC13783_REG_PWGT2SPI)
337*4882a593Smuzhiyun 		en_val = 0;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	return mc13783_powermisc_rmw(priv, mc13xxx_regulators[id].enable_bit,
340*4882a593Smuzhiyun 					en_val);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
mc13783_gpo_regulator_disable(struct regulator_dev * rdev)343*4882a593Smuzhiyun static int mc13783_gpo_regulator_disable(struct regulator_dev *rdev)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	struct mc13xxx_regulator_priv *priv = rdev_get_drvdata(rdev);
346*4882a593Smuzhiyun 	struct mc13xxx_regulator *mc13xxx_regulators = priv->mc13xxx_regulators;
347*4882a593Smuzhiyun 	int id = rdev_get_id(rdev);
348*4882a593Smuzhiyun 	u32 dis_val = 0;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	dev_dbg(rdev_get_dev(rdev), "%s id: %d\n", __func__, id);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	/* Power Gate disable value is 1 */
353*4882a593Smuzhiyun 	if (id == MC13783_REG_PWGT1SPI ||
354*4882a593Smuzhiyun 	    id == MC13783_REG_PWGT2SPI)
355*4882a593Smuzhiyun 		dis_val = mc13xxx_regulators[id].enable_bit;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	return mc13783_powermisc_rmw(priv, mc13xxx_regulators[id].enable_bit,
358*4882a593Smuzhiyun 					dis_val);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
mc13783_gpo_regulator_is_enabled(struct regulator_dev * rdev)361*4882a593Smuzhiyun static int mc13783_gpo_regulator_is_enabled(struct regulator_dev *rdev)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	struct mc13xxx_regulator_priv *priv = rdev_get_drvdata(rdev);
364*4882a593Smuzhiyun 	struct mc13xxx_regulator *mc13xxx_regulators = priv->mc13xxx_regulators;
365*4882a593Smuzhiyun 	int ret, id = rdev_get_id(rdev);
366*4882a593Smuzhiyun 	unsigned int val;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	mc13xxx_lock(priv->mc13xxx);
369*4882a593Smuzhiyun 	ret = mc13xxx_reg_read(priv->mc13xxx, mc13xxx_regulators[id].reg, &val);
370*4882a593Smuzhiyun 	mc13xxx_unlock(priv->mc13xxx);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	if (ret)
373*4882a593Smuzhiyun 		return ret;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	/* Power Gates state is stored in powermisc_pwgt_state
376*4882a593Smuzhiyun 	 * where the meaning of bits is negated */
377*4882a593Smuzhiyun 	val = (val & ~MC13783_REG_POWERMISC_PWGTSPI_M) |
378*4882a593Smuzhiyun 	      (priv->powermisc_pwgt_state ^ MC13783_REG_POWERMISC_PWGTSPI_M);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	return (val & mc13xxx_regulators[id].enable_bit) != 0;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun static const struct regulator_ops mc13783_gpo_regulator_ops = {
384*4882a593Smuzhiyun 	.enable = mc13783_gpo_regulator_enable,
385*4882a593Smuzhiyun 	.disable = mc13783_gpo_regulator_disable,
386*4882a593Smuzhiyun 	.is_enabled = mc13783_gpo_regulator_is_enabled,
387*4882a593Smuzhiyun 	.list_voltage = regulator_list_voltage_table,
388*4882a593Smuzhiyun 	.set_voltage = mc13xxx_fixed_regulator_set_voltage,
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun 
mc13783_regulator_probe(struct platform_device * pdev)391*4882a593Smuzhiyun static int mc13783_regulator_probe(struct platform_device *pdev)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	struct mc13xxx_regulator_priv *priv;
394*4882a593Smuzhiyun 	struct mc13xxx *mc13783 = dev_get_drvdata(pdev->dev.parent);
395*4882a593Smuzhiyun 	struct mc13xxx_regulator_platform_data *pdata =
396*4882a593Smuzhiyun 		dev_get_platdata(&pdev->dev);
397*4882a593Smuzhiyun 	struct mc13xxx_regulator_init_data *mc13xxx_data;
398*4882a593Smuzhiyun 	struct regulator_config config = { };
399*4882a593Smuzhiyun 	int i, num_regulators;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	num_regulators = mc13xxx_get_num_regulators_dt(pdev);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	if (num_regulators <= 0 && pdata)
404*4882a593Smuzhiyun 		num_regulators = pdata->num_regulators;
405*4882a593Smuzhiyun 	if (num_regulators <= 0)
406*4882a593Smuzhiyun 		return -EINVAL;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	priv = devm_kzalloc(&pdev->dev,
409*4882a593Smuzhiyun 			    struct_size(priv, regulators, num_regulators),
410*4882a593Smuzhiyun 			    GFP_KERNEL);
411*4882a593Smuzhiyun 	if (!priv)
412*4882a593Smuzhiyun 		return -ENOMEM;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	priv->num_regulators = num_regulators;
415*4882a593Smuzhiyun 	priv->mc13xxx_regulators = mc13783_regulators;
416*4882a593Smuzhiyun 	priv->mc13xxx = mc13783;
417*4882a593Smuzhiyun 	platform_set_drvdata(pdev, priv);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	mc13xxx_data = mc13xxx_parse_regulators_dt(pdev, mc13783_regulators,
420*4882a593Smuzhiyun 					ARRAY_SIZE(mc13783_regulators));
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	for (i = 0; i < priv->num_regulators; i++) {
423*4882a593Smuzhiyun 		struct regulator_init_data *init_data;
424*4882a593Smuzhiyun 		struct regulator_desc *desc;
425*4882a593Smuzhiyun 		struct device_node *node = NULL;
426*4882a593Smuzhiyun 		int id;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 		if (mc13xxx_data) {
429*4882a593Smuzhiyun 			id = mc13xxx_data[i].id;
430*4882a593Smuzhiyun 			init_data = mc13xxx_data[i].init_data;
431*4882a593Smuzhiyun 			node = mc13xxx_data[i].node;
432*4882a593Smuzhiyun 		} else {
433*4882a593Smuzhiyun 			id = pdata->regulators[i].id;
434*4882a593Smuzhiyun 			init_data = pdata->regulators[i].init_data;
435*4882a593Smuzhiyun 		}
436*4882a593Smuzhiyun 		desc = &mc13783_regulators[id].desc;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 		config.dev = &pdev->dev;
439*4882a593Smuzhiyun 		config.init_data = init_data;
440*4882a593Smuzhiyun 		config.driver_data = priv;
441*4882a593Smuzhiyun 		config.of_node = node;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 		priv->regulators[i] = devm_regulator_register(&pdev->dev, desc,
444*4882a593Smuzhiyun 							      &config);
445*4882a593Smuzhiyun 		if (IS_ERR(priv->regulators[i])) {
446*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to register regulator %s\n",
447*4882a593Smuzhiyun 				mc13783_regulators[i].desc.name);
448*4882a593Smuzhiyun 			return PTR_ERR(priv->regulators[i]);
449*4882a593Smuzhiyun 		}
450*4882a593Smuzhiyun 	}
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	return 0;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun static struct platform_driver mc13783_regulator_driver = {
456*4882a593Smuzhiyun 	.driver	= {
457*4882a593Smuzhiyun 		.name	= "mc13783-regulator",
458*4882a593Smuzhiyun 	},
459*4882a593Smuzhiyun 	.probe		= mc13783_regulator_probe,
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun 
mc13783_regulator_init(void)462*4882a593Smuzhiyun static int __init mc13783_regulator_init(void)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	return platform_driver_register(&mc13783_regulator_driver);
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun subsys_initcall(mc13783_regulator_init);
467*4882a593Smuzhiyun 
mc13783_regulator_exit(void)468*4882a593Smuzhiyun static void __exit mc13783_regulator_exit(void)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	platform_driver_unregister(&mc13783_regulator_driver);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun module_exit(mc13783_regulator_exit);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
475*4882a593Smuzhiyun MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
476*4882a593Smuzhiyun MODULE_DESCRIPTION("Regulator Driver for Freescale MC13783 PMIC");
477*4882a593Smuzhiyun MODULE_ALIAS("platform:mc13783-regulator");
478