1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Maxim MAX77620 Regulator driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2016-2018, NVIDIA CORPORATION. All rights reserved.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Mallikarjun Kasoju <mkasoju@nvidia.com>
8*4882a593Smuzhiyun * Laxman Dewangan <ldewangan@nvidia.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/mfd/max77620.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/regulator/driver.h>
18*4882a593Smuzhiyun #include <linux/regulator/machine.h>
19*4882a593Smuzhiyun #include <linux/regulator/of_regulator.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define max77620_rails(_name) "max77620-"#_name
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* Power Mode */
24*4882a593Smuzhiyun #define MAX77620_POWER_MODE_NORMAL 3
25*4882a593Smuzhiyun #define MAX77620_POWER_MODE_LPM 2
26*4882a593Smuzhiyun #define MAX77620_POWER_MODE_GLPM 1
27*4882a593Smuzhiyun #define MAX77620_POWER_MODE_DISABLE 0
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* SD Slew Rate */
30*4882a593Smuzhiyun #define MAX77620_SD_SR_13_75 0
31*4882a593Smuzhiyun #define MAX77620_SD_SR_27_5 1
32*4882a593Smuzhiyun #define MAX77620_SD_SR_55 2
33*4882a593Smuzhiyun #define MAX77620_SD_SR_100 3
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun enum max77620_regulators {
36*4882a593Smuzhiyun MAX77620_REGULATOR_ID_SD0,
37*4882a593Smuzhiyun MAX77620_REGULATOR_ID_SD1,
38*4882a593Smuzhiyun MAX77620_REGULATOR_ID_SD2,
39*4882a593Smuzhiyun MAX77620_REGULATOR_ID_SD3,
40*4882a593Smuzhiyun MAX77620_REGULATOR_ID_SD4,
41*4882a593Smuzhiyun MAX77620_REGULATOR_ID_LDO0,
42*4882a593Smuzhiyun MAX77620_REGULATOR_ID_LDO1,
43*4882a593Smuzhiyun MAX77620_REGULATOR_ID_LDO2,
44*4882a593Smuzhiyun MAX77620_REGULATOR_ID_LDO3,
45*4882a593Smuzhiyun MAX77620_REGULATOR_ID_LDO4,
46*4882a593Smuzhiyun MAX77620_REGULATOR_ID_LDO5,
47*4882a593Smuzhiyun MAX77620_REGULATOR_ID_LDO6,
48*4882a593Smuzhiyun MAX77620_REGULATOR_ID_LDO7,
49*4882a593Smuzhiyun MAX77620_REGULATOR_ID_LDO8,
50*4882a593Smuzhiyun MAX77620_NUM_REGS,
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* Regulator types */
54*4882a593Smuzhiyun enum max77620_regulator_type {
55*4882a593Smuzhiyun MAX77620_REGULATOR_TYPE_SD,
56*4882a593Smuzhiyun MAX77620_REGULATOR_TYPE_LDO_N,
57*4882a593Smuzhiyun MAX77620_REGULATOR_TYPE_LDO_P,
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun struct max77620_regulator_info {
61*4882a593Smuzhiyun u8 type;
62*4882a593Smuzhiyun u8 fps_addr;
63*4882a593Smuzhiyun u8 volt_addr;
64*4882a593Smuzhiyun u8 cfg_addr;
65*4882a593Smuzhiyun u8 power_mode_mask;
66*4882a593Smuzhiyun u8 power_mode_shift;
67*4882a593Smuzhiyun u8 remote_sense_addr;
68*4882a593Smuzhiyun u8 remote_sense_mask;
69*4882a593Smuzhiyun struct regulator_desc desc;
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun struct max77620_regulator_pdata {
73*4882a593Smuzhiyun int active_fps_src;
74*4882a593Smuzhiyun int active_fps_pd_slot;
75*4882a593Smuzhiyun int active_fps_pu_slot;
76*4882a593Smuzhiyun int suspend_fps_src;
77*4882a593Smuzhiyun int suspend_fps_pd_slot;
78*4882a593Smuzhiyun int suspend_fps_pu_slot;
79*4882a593Smuzhiyun int current_mode;
80*4882a593Smuzhiyun int power_ok;
81*4882a593Smuzhiyun int ramp_rate_setting;
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun struct max77620_regulator {
85*4882a593Smuzhiyun struct device *dev;
86*4882a593Smuzhiyun struct regmap *rmap;
87*4882a593Smuzhiyun struct max77620_regulator_info *rinfo[MAX77620_NUM_REGS];
88*4882a593Smuzhiyun struct max77620_regulator_pdata reg_pdata[MAX77620_NUM_REGS];
89*4882a593Smuzhiyun int enable_power_mode[MAX77620_NUM_REGS];
90*4882a593Smuzhiyun int current_power_mode[MAX77620_NUM_REGS];
91*4882a593Smuzhiyun int active_fps_src[MAX77620_NUM_REGS];
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define fps_src_name(fps_src) \
95*4882a593Smuzhiyun (fps_src == MAX77620_FPS_SRC_0 ? "FPS_SRC_0" : \
96*4882a593Smuzhiyun fps_src == MAX77620_FPS_SRC_1 ? "FPS_SRC_1" : \
97*4882a593Smuzhiyun fps_src == MAX77620_FPS_SRC_2 ? "FPS_SRC_2" : "FPS_SRC_NONE")
98*4882a593Smuzhiyun
max77620_regulator_get_fps_src(struct max77620_regulator * pmic,int id)99*4882a593Smuzhiyun static int max77620_regulator_get_fps_src(struct max77620_regulator *pmic,
100*4882a593Smuzhiyun int id)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun struct max77620_regulator_info *rinfo = pmic->rinfo[id];
103*4882a593Smuzhiyun unsigned int val;
104*4882a593Smuzhiyun int ret;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun ret = regmap_read(pmic->rmap, rinfo->fps_addr, &val);
107*4882a593Smuzhiyun if (ret < 0) {
108*4882a593Smuzhiyun dev_err(pmic->dev, "Reg 0x%02x read failed %d\n",
109*4882a593Smuzhiyun rinfo->fps_addr, ret);
110*4882a593Smuzhiyun return ret;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun return (val & MAX77620_FPS_SRC_MASK) >> MAX77620_FPS_SRC_SHIFT;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
max77620_regulator_set_fps_src(struct max77620_regulator * pmic,int fps_src,int id)116*4882a593Smuzhiyun static int max77620_regulator_set_fps_src(struct max77620_regulator *pmic,
117*4882a593Smuzhiyun int fps_src, int id)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun struct max77620_regulator_info *rinfo = pmic->rinfo[id];
120*4882a593Smuzhiyun unsigned int val;
121*4882a593Smuzhiyun int ret;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun if (!rinfo)
124*4882a593Smuzhiyun return 0;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun switch (fps_src) {
127*4882a593Smuzhiyun case MAX77620_FPS_SRC_0:
128*4882a593Smuzhiyun case MAX77620_FPS_SRC_1:
129*4882a593Smuzhiyun case MAX77620_FPS_SRC_2:
130*4882a593Smuzhiyun case MAX77620_FPS_SRC_NONE:
131*4882a593Smuzhiyun break;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun case MAX77620_FPS_SRC_DEF:
134*4882a593Smuzhiyun ret = regmap_read(pmic->rmap, rinfo->fps_addr, &val);
135*4882a593Smuzhiyun if (ret < 0) {
136*4882a593Smuzhiyun dev_err(pmic->dev, "Reg 0x%02x read failed %d\n",
137*4882a593Smuzhiyun rinfo->fps_addr, ret);
138*4882a593Smuzhiyun return ret;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun ret = (val & MAX77620_FPS_SRC_MASK) >> MAX77620_FPS_SRC_SHIFT;
141*4882a593Smuzhiyun pmic->active_fps_src[id] = ret;
142*4882a593Smuzhiyun return 0;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun default:
145*4882a593Smuzhiyun dev_err(pmic->dev, "Invalid FPS %d for regulator %d\n",
146*4882a593Smuzhiyun fps_src, id);
147*4882a593Smuzhiyun return -EINVAL;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun ret = regmap_update_bits(pmic->rmap, rinfo->fps_addr,
151*4882a593Smuzhiyun MAX77620_FPS_SRC_MASK,
152*4882a593Smuzhiyun fps_src << MAX77620_FPS_SRC_SHIFT);
153*4882a593Smuzhiyun if (ret < 0) {
154*4882a593Smuzhiyun dev_err(pmic->dev, "Reg 0x%02x update failed %d\n",
155*4882a593Smuzhiyun rinfo->fps_addr, ret);
156*4882a593Smuzhiyun return ret;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun pmic->active_fps_src[id] = fps_src;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun return 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
max77620_regulator_set_fps_slots(struct max77620_regulator * pmic,int id,bool is_suspend)163*4882a593Smuzhiyun static int max77620_regulator_set_fps_slots(struct max77620_regulator *pmic,
164*4882a593Smuzhiyun int id, bool is_suspend)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun struct max77620_regulator_pdata *rpdata = &pmic->reg_pdata[id];
167*4882a593Smuzhiyun struct max77620_regulator_info *rinfo = pmic->rinfo[id];
168*4882a593Smuzhiyun unsigned int val = 0;
169*4882a593Smuzhiyun unsigned int mask = 0;
170*4882a593Smuzhiyun int pu = rpdata->active_fps_pu_slot;
171*4882a593Smuzhiyun int pd = rpdata->active_fps_pd_slot;
172*4882a593Smuzhiyun int ret = 0;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun if (!rinfo)
175*4882a593Smuzhiyun return 0;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun if (is_suspend) {
178*4882a593Smuzhiyun pu = rpdata->suspend_fps_pu_slot;
179*4882a593Smuzhiyun pd = rpdata->suspend_fps_pd_slot;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* FPS power up period setting */
183*4882a593Smuzhiyun if (pu >= 0) {
184*4882a593Smuzhiyun val |= (pu << MAX77620_FPS_PU_PERIOD_SHIFT);
185*4882a593Smuzhiyun mask |= MAX77620_FPS_PU_PERIOD_MASK;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* FPS power down period setting */
189*4882a593Smuzhiyun if (pd >= 0) {
190*4882a593Smuzhiyun val |= (pd << MAX77620_FPS_PD_PERIOD_SHIFT);
191*4882a593Smuzhiyun mask |= MAX77620_FPS_PD_PERIOD_MASK;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (mask) {
195*4882a593Smuzhiyun ret = regmap_update_bits(pmic->rmap, rinfo->fps_addr,
196*4882a593Smuzhiyun mask, val);
197*4882a593Smuzhiyun if (ret < 0) {
198*4882a593Smuzhiyun dev_err(pmic->dev, "Reg 0x%02x update failed: %d\n",
199*4882a593Smuzhiyun rinfo->fps_addr, ret);
200*4882a593Smuzhiyun return ret;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return ret;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
max77620_regulator_set_power_mode(struct max77620_regulator * pmic,int power_mode,int id)207*4882a593Smuzhiyun static int max77620_regulator_set_power_mode(struct max77620_regulator *pmic,
208*4882a593Smuzhiyun int power_mode, int id)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun struct max77620_regulator_info *rinfo = pmic->rinfo[id];
211*4882a593Smuzhiyun u8 mask = rinfo->power_mode_mask;
212*4882a593Smuzhiyun u8 shift = rinfo->power_mode_shift;
213*4882a593Smuzhiyun u8 addr;
214*4882a593Smuzhiyun int ret;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun switch (rinfo->type) {
217*4882a593Smuzhiyun case MAX77620_REGULATOR_TYPE_SD:
218*4882a593Smuzhiyun addr = rinfo->cfg_addr;
219*4882a593Smuzhiyun break;
220*4882a593Smuzhiyun default:
221*4882a593Smuzhiyun addr = rinfo->volt_addr;
222*4882a593Smuzhiyun break;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun ret = regmap_update_bits(pmic->rmap, addr, mask, power_mode << shift);
226*4882a593Smuzhiyun if (ret < 0) {
227*4882a593Smuzhiyun dev_err(pmic->dev, "Regulator %d mode set failed: %d\n",
228*4882a593Smuzhiyun id, ret);
229*4882a593Smuzhiyun return ret;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun pmic->current_power_mode[id] = power_mode;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun return ret;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
max77620_regulator_get_power_mode(struct max77620_regulator * pmic,int id)236*4882a593Smuzhiyun static int max77620_regulator_get_power_mode(struct max77620_regulator *pmic,
237*4882a593Smuzhiyun int id)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun struct max77620_regulator_info *rinfo = pmic->rinfo[id];
240*4882a593Smuzhiyun unsigned int val, addr;
241*4882a593Smuzhiyun u8 mask = rinfo->power_mode_mask;
242*4882a593Smuzhiyun u8 shift = rinfo->power_mode_shift;
243*4882a593Smuzhiyun int ret;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun switch (rinfo->type) {
246*4882a593Smuzhiyun case MAX77620_REGULATOR_TYPE_SD:
247*4882a593Smuzhiyun addr = rinfo->cfg_addr;
248*4882a593Smuzhiyun break;
249*4882a593Smuzhiyun default:
250*4882a593Smuzhiyun addr = rinfo->volt_addr;
251*4882a593Smuzhiyun break;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun ret = regmap_read(pmic->rmap, addr, &val);
255*4882a593Smuzhiyun if (ret < 0) {
256*4882a593Smuzhiyun dev_err(pmic->dev, "Regulator %d: Reg 0x%02x read failed: %d\n",
257*4882a593Smuzhiyun id, addr, ret);
258*4882a593Smuzhiyun return ret;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun return (val & mask) >> shift;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
max77620_read_slew_rate(struct max77620_regulator * pmic,int id)264*4882a593Smuzhiyun static int max77620_read_slew_rate(struct max77620_regulator *pmic, int id)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun struct max77620_regulator_info *rinfo = pmic->rinfo[id];
267*4882a593Smuzhiyun unsigned int rval;
268*4882a593Smuzhiyun int slew_rate;
269*4882a593Smuzhiyun int ret;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun ret = regmap_read(pmic->rmap, rinfo->cfg_addr, &rval);
272*4882a593Smuzhiyun if (ret < 0) {
273*4882a593Smuzhiyun dev_err(pmic->dev, "Register 0x%02x read failed: %d\n",
274*4882a593Smuzhiyun rinfo->cfg_addr, ret);
275*4882a593Smuzhiyun return ret;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun switch (rinfo->type) {
279*4882a593Smuzhiyun case MAX77620_REGULATOR_TYPE_SD:
280*4882a593Smuzhiyun slew_rate = (rval >> MAX77620_SD_SR_SHIFT) & 0x3;
281*4882a593Smuzhiyun switch (slew_rate) {
282*4882a593Smuzhiyun case 0:
283*4882a593Smuzhiyun slew_rate = 13750;
284*4882a593Smuzhiyun break;
285*4882a593Smuzhiyun case 1:
286*4882a593Smuzhiyun slew_rate = 27500;
287*4882a593Smuzhiyun break;
288*4882a593Smuzhiyun case 2:
289*4882a593Smuzhiyun slew_rate = 55000;
290*4882a593Smuzhiyun break;
291*4882a593Smuzhiyun case 3:
292*4882a593Smuzhiyun slew_rate = 100000;
293*4882a593Smuzhiyun break;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun rinfo->desc.ramp_delay = slew_rate;
296*4882a593Smuzhiyun break;
297*4882a593Smuzhiyun default:
298*4882a593Smuzhiyun slew_rate = rval & 0x1;
299*4882a593Smuzhiyun switch (slew_rate) {
300*4882a593Smuzhiyun case 0:
301*4882a593Smuzhiyun slew_rate = 100000;
302*4882a593Smuzhiyun break;
303*4882a593Smuzhiyun case 1:
304*4882a593Smuzhiyun slew_rate = 5000;
305*4882a593Smuzhiyun break;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun rinfo->desc.ramp_delay = slew_rate;
308*4882a593Smuzhiyun break;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun return 0;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
max77620_set_slew_rate(struct max77620_regulator * pmic,int id,int slew_rate)314*4882a593Smuzhiyun static int max77620_set_slew_rate(struct max77620_regulator *pmic, int id,
315*4882a593Smuzhiyun int slew_rate)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun struct max77620_regulator_info *rinfo = pmic->rinfo[id];
318*4882a593Smuzhiyun unsigned int val;
319*4882a593Smuzhiyun int ret;
320*4882a593Smuzhiyun u8 mask;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun if (rinfo->type == MAX77620_REGULATOR_TYPE_SD) {
323*4882a593Smuzhiyun if (slew_rate <= 13750)
324*4882a593Smuzhiyun val = 0;
325*4882a593Smuzhiyun else if (slew_rate <= 27500)
326*4882a593Smuzhiyun val = 1;
327*4882a593Smuzhiyun else if (slew_rate <= 55000)
328*4882a593Smuzhiyun val = 2;
329*4882a593Smuzhiyun else
330*4882a593Smuzhiyun val = 3;
331*4882a593Smuzhiyun val <<= MAX77620_SD_SR_SHIFT;
332*4882a593Smuzhiyun mask = MAX77620_SD_SR_MASK;
333*4882a593Smuzhiyun } else {
334*4882a593Smuzhiyun if (slew_rate <= 5000)
335*4882a593Smuzhiyun val = 1;
336*4882a593Smuzhiyun else
337*4882a593Smuzhiyun val = 0;
338*4882a593Smuzhiyun mask = MAX77620_LDO_SLEW_RATE_MASK;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun ret = regmap_update_bits(pmic->rmap, rinfo->cfg_addr, mask, val);
342*4882a593Smuzhiyun if (ret < 0) {
343*4882a593Smuzhiyun dev_err(pmic->dev, "Regulator %d slew rate set failed: %d\n",
344*4882a593Smuzhiyun id, ret);
345*4882a593Smuzhiyun return ret;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun return 0;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
max77620_config_power_ok(struct max77620_regulator * pmic,int id)351*4882a593Smuzhiyun static int max77620_config_power_ok(struct max77620_regulator *pmic, int id)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun struct max77620_regulator_pdata *rpdata = &pmic->reg_pdata[id];
354*4882a593Smuzhiyun struct max77620_regulator_info *rinfo = pmic->rinfo[id];
355*4882a593Smuzhiyun struct max77620_chip *chip = dev_get_drvdata(pmic->dev->parent);
356*4882a593Smuzhiyun u8 val, mask;
357*4882a593Smuzhiyun int ret;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun switch (chip->chip_id) {
360*4882a593Smuzhiyun case MAX20024:
361*4882a593Smuzhiyun if (rpdata->power_ok >= 0) {
362*4882a593Smuzhiyun if (rinfo->type == MAX77620_REGULATOR_TYPE_SD)
363*4882a593Smuzhiyun mask = MAX20024_SD_CFG1_MPOK_MASK;
364*4882a593Smuzhiyun else
365*4882a593Smuzhiyun mask = MAX20024_LDO_CFG2_MPOK_MASK;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun val = rpdata->power_ok ? mask : 0;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun ret = regmap_update_bits(pmic->rmap, rinfo->cfg_addr,
370*4882a593Smuzhiyun mask, val);
371*4882a593Smuzhiyun if (ret < 0) {
372*4882a593Smuzhiyun dev_err(pmic->dev, "Reg 0x%02x update failed %d\n",
373*4882a593Smuzhiyun rinfo->cfg_addr, ret);
374*4882a593Smuzhiyun return ret;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun break;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun default:
380*4882a593Smuzhiyun break;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun return 0;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
max77620_init_pmic(struct max77620_regulator * pmic,int id)386*4882a593Smuzhiyun static int max77620_init_pmic(struct max77620_regulator *pmic, int id)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun struct max77620_regulator_pdata *rpdata = &pmic->reg_pdata[id];
389*4882a593Smuzhiyun int ret;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun max77620_config_power_ok(pmic, id);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* Update power mode */
394*4882a593Smuzhiyun ret = max77620_regulator_get_power_mode(pmic, id);
395*4882a593Smuzhiyun if (ret < 0)
396*4882a593Smuzhiyun return ret;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun pmic->current_power_mode[id] = ret;
399*4882a593Smuzhiyun pmic->enable_power_mode[id] = MAX77620_POWER_MODE_NORMAL;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun if (rpdata->active_fps_src == MAX77620_FPS_SRC_DEF) {
402*4882a593Smuzhiyun ret = max77620_regulator_get_fps_src(pmic, id);
403*4882a593Smuzhiyun if (ret < 0)
404*4882a593Smuzhiyun return ret;
405*4882a593Smuzhiyun rpdata->active_fps_src = ret;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* If rails are externally control of FPS then enable it always. */
409*4882a593Smuzhiyun if (rpdata->active_fps_src == MAX77620_FPS_SRC_NONE) {
410*4882a593Smuzhiyun ret = max77620_regulator_set_power_mode(pmic,
411*4882a593Smuzhiyun pmic->enable_power_mode[id], id);
412*4882a593Smuzhiyun if (ret < 0)
413*4882a593Smuzhiyun return ret;
414*4882a593Smuzhiyun } else {
415*4882a593Smuzhiyun if (pmic->current_power_mode[id] !=
416*4882a593Smuzhiyun pmic->enable_power_mode[id]) {
417*4882a593Smuzhiyun ret = max77620_regulator_set_power_mode(pmic,
418*4882a593Smuzhiyun pmic->enable_power_mode[id], id);
419*4882a593Smuzhiyun if (ret < 0)
420*4882a593Smuzhiyun return ret;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun ret = max77620_regulator_set_fps_src(pmic, rpdata->active_fps_src, id);
425*4882a593Smuzhiyun if (ret < 0)
426*4882a593Smuzhiyun return ret;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun ret = max77620_regulator_set_fps_slots(pmic, id, false);
429*4882a593Smuzhiyun if (ret < 0)
430*4882a593Smuzhiyun return ret;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun if (rpdata->ramp_rate_setting) {
433*4882a593Smuzhiyun ret = max77620_set_slew_rate(pmic, id,
434*4882a593Smuzhiyun rpdata->ramp_rate_setting);
435*4882a593Smuzhiyun if (ret < 0)
436*4882a593Smuzhiyun return ret;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun return 0;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
max77620_regulator_enable(struct regulator_dev * rdev)442*4882a593Smuzhiyun static int max77620_regulator_enable(struct regulator_dev *rdev)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun struct max77620_regulator *pmic = rdev_get_drvdata(rdev);
445*4882a593Smuzhiyun int id = rdev_get_id(rdev);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun if (pmic->active_fps_src[id] != MAX77620_FPS_SRC_NONE)
448*4882a593Smuzhiyun return 0;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun return max77620_regulator_set_power_mode(pmic,
451*4882a593Smuzhiyun pmic->enable_power_mode[id], id);
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
max77620_regulator_disable(struct regulator_dev * rdev)454*4882a593Smuzhiyun static int max77620_regulator_disable(struct regulator_dev *rdev)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun struct max77620_regulator *pmic = rdev_get_drvdata(rdev);
457*4882a593Smuzhiyun int id = rdev_get_id(rdev);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun if (pmic->active_fps_src[id] != MAX77620_FPS_SRC_NONE)
460*4882a593Smuzhiyun return 0;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun return max77620_regulator_set_power_mode(pmic,
463*4882a593Smuzhiyun MAX77620_POWER_MODE_DISABLE, id);
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
max77620_regulator_is_enabled(struct regulator_dev * rdev)466*4882a593Smuzhiyun static int max77620_regulator_is_enabled(struct regulator_dev *rdev)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun struct max77620_regulator *pmic = rdev_get_drvdata(rdev);
469*4882a593Smuzhiyun int id = rdev_get_id(rdev);
470*4882a593Smuzhiyun int ret;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun if (pmic->active_fps_src[id] != MAX77620_FPS_SRC_NONE)
473*4882a593Smuzhiyun return 1;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun ret = max77620_regulator_get_power_mode(pmic, id);
476*4882a593Smuzhiyun if (ret < 0)
477*4882a593Smuzhiyun return ret;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun if (ret != MAX77620_POWER_MODE_DISABLE)
480*4882a593Smuzhiyun return 1;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun return 0;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
max77620_regulator_set_mode(struct regulator_dev * rdev,unsigned int mode)485*4882a593Smuzhiyun static int max77620_regulator_set_mode(struct regulator_dev *rdev,
486*4882a593Smuzhiyun unsigned int mode)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun struct max77620_regulator *pmic = rdev_get_drvdata(rdev);
489*4882a593Smuzhiyun int id = rdev_get_id(rdev);
490*4882a593Smuzhiyun struct max77620_regulator_info *rinfo = pmic->rinfo[id];
491*4882a593Smuzhiyun struct max77620_regulator_pdata *rpdata = &pmic->reg_pdata[id];
492*4882a593Smuzhiyun bool fpwm = false;
493*4882a593Smuzhiyun int power_mode;
494*4882a593Smuzhiyun int ret;
495*4882a593Smuzhiyun u8 val;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun switch (mode) {
498*4882a593Smuzhiyun case REGULATOR_MODE_FAST:
499*4882a593Smuzhiyun fpwm = true;
500*4882a593Smuzhiyun power_mode = MAX77620_POWER_MODE_NORMAL;
501*4882a593Smuzhiyun break;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun case REGULATOR_MODE_NORMAL:
504*4882a593Smuzhiyun power_mode = MAX77620_POWER_MODE_NORMAL;
505*4882a593Smuzhiyun break;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun case REGULATOR_MODE_IDLE:
508*4882a593Smuzhiyun power_mode = MAX77620_POWER_MODE_LPM;
509*4882a593Smuzhiyun break;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun default:
512*4882a593Smuzhiyun dev_err(pmic->dev, "Regulator %d mode %d is invalid\n",
513*4882a593Smuzhiyun id, mode);
514*4882a593Smuzhiyun return -EINVAL;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun if (rinfo->type != MAX77620_REGULATOR_TYPE_SD)
518*4882a593Smuzhiyun goto skip_fpwm;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun val = (fpwm) ? MAX77620_SD_FPWM_MASK : 0;
521*4882a593Smuzhiyun ret = regmap_update_bits(pmic->rmap, rinfo->cfg_addr,
522*4882a593Smuzhiyun MAX77620_SD_FPWM_MASK, val);
523*4882a593Smuzhiyun if (ret < 0) {
524*4882a593Smuzhiyun dev_err(pmic->dev, "Reg 0x%02x update failed: %d\n",
525*4882a593Smuzhiyun rinfo->cfg_addr, ret);
526*4882a593Smuzhiyun return ret;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun rpdata->current_mode = mode;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun skip_fpwm:
531*4882a593Smuzhiyun ret = max77620_regulator_set_power_mode(pmic, power_mode, id);
532*4882a593Smuzhiyun if (ret < 0)
533*4882a593Smuzhiyun return ret;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun pmic->enable_power_mode[id] = power_mode;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun return 0;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
max77620_regulator_get_mode(struct regulator_dev * rdev)540*4882a593Smuzhiyun static unsigned int max77620_regulator_get_mode(struct regulator_dev *rdev)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun struct max77620_regulator *pmic = rdev_get_drvdata(rdev);
543*4882a593Smuzhiyun int id = rdev_get_id(rdev);
544*4882a593Smuzhiyun struct max77620_regulator_info *rinfo = pmic->rinfo[id];
545*4882a593Smuzhiyun int fpwm = 0;
546*4882a593Smuzhiyun int ret;
547*4882a593Smuzhiyun int pm_mode, reg_mode;
548*4882a593Smuzhiyun unsigned int val;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun ret = max77620_regulator_get_power_mode(pmic, id);
551*4882a593Smuzhiyun if (ret < 0)
552*4882a593Smuzhiyun return 0;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun pm_mode = ret;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun if (rinfo->type == MAX77620_REGULATOR_TYPE_SD) {
557*4882a593Smuzhiyun ret = regmap_read(pmic->rmap, rinfo->cfg_addr, &val);
558*4882a593Smuzhiyun if (ret < 0) {
559*4882a593Smuzhiyun dev_err(pmic->dev, "Reg 0x%02x read failed: %d\n",
560*4882a593Smuzhiyun rinfo->cfg_addr, ret);
561*4882a593Smuzhiyun return ret;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun fpwm = !!(val & MAX77620_SD_FPWM_MASK);
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun switch (pm_mode) {
567*4882a593Smuzhiyun case MAX77620_POWER_MODE_NORMAL:
568*4882a593Smuzhiyun case MAX77620_POWER_MODE_DISABLE:
569*4882a593Smuzhiyun if (fpwm)
570*4882a593Smuzhiyun reg_mode = REGULATOR_MODE_FAST;
571*4882a593Smuzhiyun else
572*4882a593Smuzhiyun reg_mode = REGULATOR_MODE_NORMAL;
573*4882a593Smuzhiyun break;
574*4882a593Smuzhiyun case MAX77620_POWER_MODE_LPM:
575*4882a593Smuzhiyun case MAX77620_POWER_MODE_GLPM:
576*4882a593Smuzhiyun reg_mode = REGULATOR_MODE_IDLE;
577*4882a593Smuzhiyun break;
578*4882a593Smuzhiyun default:
579*4882a593Smuzhiyun return 0;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun return reg_mode;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
max77620_regulator_set_ramp_delay(struct regulator_dev * rdev,int ramp_delay)585*4882a593Smuzhiyun static int max77620_regulator_set_ramp_delay(struct regulator_dev *rdev,
586*4882a593Smuzhiyun int ramp_delay)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun struct max77620_regulator *pmic = rdev_get_drvdata(rdev);
589*4882a593Smuzhiyun int id = rdev_get_id(rdev);
590*4882a593Smuzhiyun struct max77620_regulator_pdata *rpdata = &pmic->reg_pdata[id];
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* Device specific ramp rate setting tells that platform has
593*4882a593Smuzhiyun * different ramp rate from advertised value. In this case,
594*4882a593Smuzhiyun * do not configure anything and just return success.
595*4882a593Smuzhiyun */
596*4882a593Smuzhiyun if (rpdata->ramp_rate_setting)
597*4882a593Smuzhiyun return 0;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun return max77620_set_slew_rate(pmic, id, ramp_delay);
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
max77620_of_parse_cb(struct device_node * np,const struct regulator_desc * desc,struct regulator_config * config)602*4882a593Smuzhiyun static int max77620_of_parse_cb(struct device_node *np,
603*4882a593Smuzhiyun const struct regulator_desc *desc,
604*4882a593Smuzhiyun struct regulator_config *config)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun struct max77620_regulator *pmic = config->driver_data;
607*4882a593Smuzhiyun struct max77620_regulator_pdata *rpdata = &pmic->reg_pdata[desc->id];
608*4882a593Smuzhiyun u32 pval;
609*4882a593Smuzhiyun int ret;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun ret = of_property_read_u32(np, "maxim,active-fps-source", &pval);
612*4882a593Smuzhiyun rpdata->active_fps_src = (!ret) ? pval : MAX77620_FPS_SRC_DEF;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun ret = of_property_read_u32(np, "maxim,active-fps-power-up-slot", &pval);
615*4882a593Smuzhiyun rpdata->active_fps_pu_slot = (!ret) ? pval : -1;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun ret = of_property_read_u32(
618*4882a593Smuzhiyun np, "maxim,active-fps-power-down-slot", &pval);
619*4882a593Smuzhiyun rpdata->active_fps_pd_slot = (!ret) ? pval : -1;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun ret = of_property_read_u32(np, "maxim,suspend-fps-source", &pval);
622*4882a593Smuzhiyun rpdata->suspend_fps_src = (!ret) ? pval : -1;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun ret = of_property_read_u32(
625*4882a593Smuzhiyun np, "maxim,suspend-fps-power-up-slot", &pval);
626*4882a593Smuzhiyun rpdata->suspend_fps_pu_slot = (!ret) ? pval : -1;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun ret = of_property_read_u32(
629*4882a593Smuzhiyun np, "maxim,suspend-fps-power-down-slot", &pval);
630*4882a593Smuzhiyun rpdata->suspend_fps_pd_slot = (!ret) ? pval : -1;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun ret = of_property_read_u32(np, "maxim,power-ok-control", &pval);
633*4882a593Smuzhiyun if (!ret)
634*4882a593Smuzhiyun rpdata->power_ok = pval;
635*4882a593Smuzhiyun else
636*4882a593Smuzhiyun rpdata->power_ok = -1;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun ret = of_property_read_u32(np, "maxim,ramp-rate-setting", &pval);
639*4882a593Smuzhiyun rpdata->ramp_rate_setting = (!ret) ? pval : 0;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun return max77620_init_pmic(pmic, desc->id);
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun static const struct regulator_ops max77620_regulator_ops = {
645*4882a593Smuzhiyun .is_enabled = max77620_regulator_is_enabled,
646*4882a593Smuzhiyun .enable = max77620_regulator_enable,
647*4882a593Smuzhiyun .disable = max77620_regulator_disable,
648*4882a593Smuzhiyun .list_voltage = regulator_list_voltage_linear,
649*4882a593Smuzhiyun .map_voltage = regulator_map_voltage_linear,
650*4882a593Smuzhiyun .get_voltage_sel = regulator_get_voltage_sel_regmap,
651*4882a593Smuzhiyun .set_voltage_sel = regulator_set_voltage_sel_regmap,
652*4882a593Smuzhiyun .set_mode = max77620_regulator_set_mode,
653*4882a593Smuzhiyun .get_mode = max77620_regulator_get_mode,
654*4882a593Smuzhiyun .set_ramp_delay = max77620_regulator_set_ramp_delay,
655*4882a593Smuzhiyun .set_voltage_time_sel = regulator_set_voltage_time_sel,
656*4882a593Smuzhiyun .set_active_discharge = regulator_set_active_discharge_regmap,
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun #define MAX77620_SD_CNF2_ROVS_EN_NONE 0
660*4882a593Smuzhiyun #define RAIL_SD(_id, _name, _sname, _volt_mask, _min_uV, _max_uV, \
661*4882a593Smuzhiyun _step_uV, _rs_add, _rs_mask) \
662*4882a593Smuzhiyun [MAX77620_REGULATOR_ID_##_id] = { \
663*4882a593Smuzhiyun .type = MAX77620_REGULATOR_TYPE_SD, \
664*4882a593Smuzhiyun .volt_addr = MAX77620_REG_##_id, \
665*4882a593Smuzhiyun .cfg_addr = MAX77620_REG_##_id##_CFG, \
666*4882a593Smuzhiyun .fps_addr = MAX77620_REG_FPS_##_id, \
667*4882a593Smuzhiyun .remote_sense_addr = _rs_add, \
668*4882a593Smuzhiyun .remote_sense_mask = MAX77620_SD_CNF2_ROVS_EN_##_rs_mask, \
669*4882a593Smuzhiyun .power_mode_mask = MAX77620_SD_POWER_MODE_MASK, \
670*4882a593Smuzhiyun .power_mode_shift = MAX77620_SD_POWER_MODE_SHIFT, \
671*4882a593Smuzhiyun .desc = { \
672*4882a593Smuzhiyun .name = max77620_rails(_name), \
673*4882a593Smuzhiyun .of_match = of_match_ptr(#_name), \
674*4882a593Smuzhiyun .regulators_node = of_match_ptr("regulators"), \
675*4882a593Smuzhiyun .of_parse_cb = max77620_of_parse_cb, \
676*4882a593Smuzhiyun .supply_name = _sname, \
677*4882a593Smuzhiyun .id = MAX77620_REGULATOR_ID_##_id, \
678*4882a593Smuzhiyun .ops = &max77620_regulator_ops, \
679*4882a593Smuzhiyun .n_voltages = ((_max_uV - _min_uV) / _step_uV) + 1, \
680*4882a593Smuzhiyun .min_uV = _min_uV, \
681*4882a593Smuzhiyun .uV_step = _step_uV, \
682*4882a593Smuzhiyun .enable_time = 500, \
683*4882a593Smuzhiyun .vsel_mask = MAX77620_##_volt_mask##_VOLT_MASK, \
684*4882a593Smuzhiyun .vsel_reg = MAX77620_REG_##_id, \
685*4882a593Smuzhiyun .active_discharge_off = 0, \
686*4882a593Smuzhiyun .active_discharge_on = MAX77620_SD_CFG1_ADE_ENABLE, \
687*4882a593Smuzhiyun .active_discharge_mask = MAX77620_SD_CFG1_ADE_MASK, \
688*4882a593Smuzhiyun .active_discharge_reg = MAX77620_REG_##_id##_CFG, \
689*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE, \
690*4882a593Smuzhiyun .owner = THIS_MODULE, \
691*4882a593Smuzhiyun }, \
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun #define RAIL_LDO(_id, _name, _sname, _type, _min_uV, _max_uV, _step_uV) \
695*4882a593Smuzhiyun [MAX77620_REGULATOR_ID_##_id] = { \
696*4882a593Smuzhiyun .type = MAX77620_REGULATOR_TYPE_LDO_##_type, \
697*4882a593Smuzhiyun .volt_addr = MAX77620_REG_##_id##_CFG, \
698*4882a593Smuzhiyun .cfg_addr = MAX77620_REG_##_id##_CFG2, \
699*4882a593Smuzhiyun .fps_addr = MAX77620_REG_FPS_##_id, \
700*4882a593Smuzhiyun .remote_sense_addr = 0xFF, \
701*4882a593Smuzhiyun .power_mode_mask = MAX77620_LDO_POWER_MODE_MASK, \
702*4882a593Smuzhiyun .power_mode_shift = MAX77620_LDO_POWER_MODE_SHIFT, \
703*4882a593Smuzhiyun .desc = { \
704*4882a593Smuzhiyun .name = max77620_rails(_name), \
705*4882a593Smuzhiyun .of_match = of_match_ptr(#_name), \
706*4882a593Smuzhiyun .regulators_node = of_match_ptr("regulators"), \
707*4882a593Smuzhiyun .of_parse_cb = max77620_of_parse_cb, \
708*4882a593Smuzhiyun .supply_name = _sname, \
709*4882a593Smuzhiyun .id = MAX77620_REGULATOR_ID_##_id, \
710*4882a593Smuzhiyun .ops = &max77620_regulator_ops, \
711*4882a593Smuzhiyun .n_voltages = ((_max_uV - _min_uV) / _step_uV) + 1, \
712*4882a593Smuzhiyun .min_uV = _min_uV, \
713*4882a593Smuzhiyun .uV_step = _step_uV, \
714*4882a593Smuzhiyun .enable_time = 500, \
715*4882a593Smuzhiyun .vsel_mask = MAX77620_LDO_VOLT_MASK, \
716*4882a593Smuzhiyun .vsel_reg = MAX77620_REG_##_id##_CFG, \
717*4882a593Smuzhiyun .active_discharge_off = 0, \
718*4882a593Smuzhiyun .active_discharge_on = MAX77620_LDO_CFG2_ADE_ENABLE, \
719*4882a593Smuzhiyun .active_discharge_mask = MAX77620_LDO_CFG2_ADE_MASK, \
720*4882a593Smuzhiyun .active_discharge_reg = MAX77620_REG_##_id##_CFG2, \
721*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE, \
722*4882a593Smuzhiyun .owner = THIS_MODULE, \
723*4882a593Smuzhiyun }, \
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun static struct max77620_regulator_info max77620_regs_info[MAX77620_NUM_REGS] = {
727*4882a593Smuzhiyun RAIL_SD(SD0, sd0, "in-sd0", SD0, 600000, 1400000, 12500, 0x22, SD0),
728*4882a593Smuzhiyun RAIL_SD(SD1, sd1, "in-sd1", SD1, 600000, 1550000, 12500, 0x22, SD1),
729*4882a593Smuzhiyun RAIL_SD(SD2, sd2, "in-sd2", SDX, 600000, 3787500, 12500, 0xFF, NONE),
730*4882a593Smuzhiyun RAIL_SD(SD3, sd3, "in-sd3", SDX, 600000, 3787500, 12500, 0xFF, NONE),
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun RAIL_LDO(LDO0, ldo0, "in-ldo0-1", N, 800000, 2375000, 25000),
733*4882a593Smuzhiyun RAIL_LDO(LDO1, ldo1, "in-ldo0-1", N, 800000, 2375000, 25000),
734*4882a593Smuzhiyun RAIL_LDO(LDO2, ldo2, "in-ldo2", P, 800000, 3950000, 50000),
735*4882a593Smuzhiyun RAIL_LDO(LDO3, ldo3, "in-ldo3-5", P, 800000, 3950000, 50000),
736*4882a593Smuzhiyun RAIL_LDO(LDO4, ldo4, "in-ldo4-6", P, 800000, 1587500, 12500),
737*4882a593Smuzhiyun RAIL_LDO(LDO5, ldo5, "in-ldo3-5", P, 800000, 3950000, 50000),
738*4882a593Smuzhiyun RAIL_LDO(LDO6, ldo6, "in-ldo4-6", P, 800000, 3950000, 50000),
739*4882a593Smuzhiyun RAIL_LDO(LDO7, ldo7, "in-ldo7-8", N, 800000, 3950000, 50000),
740*4882a593Smuzhiyun RAIL_LDO(LDO8, ldo8, "in-ldo7-8", N, 800000, 3950000, 50000),
741*4882a593Smuzhiyun };
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun static struct max77620_regulator_info max20024_regs_info[MAX77620_NUM_REGS] = {
744*4882a593Smuzhiyun RAIL_SD(SD0, sd0, "in-sd0", SD0, 800000, 1587500, 12500, 0x22, SD0),
745*4882a593Smuzhiyun RAIL_SD(SD1, sd1, "in-sd1", SD1, 600000, 3387500, 12500, 0x22, SD1),
746*4882a593Smuzhiyun RAIL_SD(SD2, sd2, "in-sd2", SDX, 600000, 3787500, 12500, 0xFF, NONE),
747*4882a593Smuzhiyun RAIL_SD(SD3, sd3, "in-sd3", SDX, 600000, 3787500, 12500, 0xFF, NONE),
748*4882a593Smuzhiyun RAIL_SD(SD4, sd4, "in-sd4", SDX, 600000, 3787500, 12500, 0xFF, NONE),
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun RAIL_LDO(LDO0, ldo0, "in-ldo0-1", N, 800000, 2375000, 25000),
751*4882a593Smuzhiyun RAIL_LDO(LDO1, ldo1, "in-ldo0-1", N, 800000, 2375000, 25000),
752*4882a593Smuzhiyun RAIL_LDO(LDO2, ldo2, "in-ldo2", P, 800000, 3950000, 50000),
753*4882a593Smuzhiyun RAIL_LDO(LDO3, ldo3, "in-ldo3-5", P, 800000, 3950000, 50000),
754*4882a593Smuzhiyun RAIL_LDO(LDO4, ldo4, "in-ldo4-6", P, 800000, 1587500, 12500),
755*4882a593Smuzhiyun RAIL_LDO(LDO5, ldo5, "in-ldo3-5", P, 800000, 3950000, 50000),
756*4882a593Smuzhiyun RAIL_LDO(LDO6, ldo6, "in-ldo4-6", P, 800000, 3950000, 50000),
757*4882a593Smuzhiyun RAIL_LDO(LDO7, ldo7, "in-ldo7-8", N, 800000, 3950000, 50000),
758*4882a593Smuzhiyun RAIL_LDO(LDO8, ldo8, "in-ldo7-8", N, 800000, 3950000, 50000),
759*4882a593Smuzhiyun };
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun static struct max77620_regulator_info max77663_regs_info[MAX77620_NUM_REGS] = {
762*4882a593Smuzhiyun RAIL_SD(SD0, sd0, "in-sd0", SD0, 600000, 3387500, 12500, 0xFF, NONE),
763*4882a593Smuzhiyun RAIL_SD(SD1, sd1, "in-sd1", SD1, 800000, 1587500, 12500, 0xFF, NONE),
764*4882a593Smuzhiyun RAIL_SD(SD2, sd2, "in-sd2", SDX, 600000, 3787500, 12500, 0xFF, NONE),
765*4882a593Smuzhiyun RAIL_SD(SD3, sd3, "in-sd3", SDX, 600000, 3787500, 12500, 0xFF, NONE),
766*4882a593Smuzhiyun RAIL_SD(SD4, sd4, "in-sd4", SDX, 600000, 3787500, 12500, 0xFF, NONE),
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun RAIL_LDO(LDO0, ldo0, "in-ldo0-1", N, 800000, 2375000, 25000),
769*4882a593Smuzhiyun RAIL_LDO(LDO1, ldo1, "in-ldo0-1", N, 800000, 2375000, 25000),
770*4882a593Smuzhiyun RAIL_LDO(LDO2, ldo2, "in-ldo2", P, 800000, 3950000, 50000),
771*4882a593Smuzhiyun RAIL_LDO(LDO3, ldo3, "in-ldo3-5", P, 800000, 3950000, 50000),
772*4882a593Smuzhiyun RAIL_LDO(LDO4, ldo4, "in-ldo4-6", P, 800000, 1587500, 12500),
773*4882a593Smuzhiyun RAIL_LDO(LDO5, ldo5, "in-ldo3-5", P, 800000, 3950000, 50000),
774*4882a593Smuzhiyun RAIL_LDO(LDO6, ldo6, "in-ldo4-6", P, 800000, 3950000, 50000),
775*4882a593Smuzhiyun RAIL_LDO(LDO7, ldo7, "in-ldo7-8", N, 800000, 3950000, 50000),
776*4882a593Smuzhiyun RAIL_LDO(LDO8, ldo8, "in-ldo7-8", N, 800000, 3950000, 50000),
777*4882a593Smuzhiyun };
778*4882a593Smuzhiyun
max77620_regulator_probe(struct platform_device * pdev)779*4882a593Smuzhiyun static int max77620_regulator_probe(struct platform_device *pdev)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun struct max77620_chip *max77620_chip = dev_get_drvdata(pdev->dev.parent);
782*4882a593Smuzhiyun struct max77620_regulator_info *rinfo;
783*4882a593Smuzhiyun struct device *dev = &pdev->dev;
784*4882a593Smuzhiyun struct regulator_config config = { };
785*4882a593Smuzhiyun struct max77620_regulator *pmic;
786*4882a593Smuzhiyun int ret = 0;
787*4882a593Smuzhiyun int id;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun pmic = devm_kzalloc(dev, sizeof(*pmic), GFP_KERNEL);
790*4882a593Smuzhiyun if (!pmic)
791*4882a593Smuzhiyun return -ENOMEM;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun platform_set_drvdata(pdev, pmic);
794*4882a593Smuzhiyun pmic->dev = dev;
795*4882a593Smuzhiyun pmic->rmap = max77620_chip->rmap;
796*4882a593Smuzhiyun if (!dev->of_node)
797*4882a593Smuzhiyun dev->of_node = pdev->dev.parent->of_node;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun switch (max77620_chip->chip_id) {
800*4882a593Smuzhiyun case MAX77620:
801*4882a593Smuzhiyun rinfo = max77620_regs_info;
802*4882a593Smuzhiyun break;
803*4882a593Smuzhiyun case MAX20024:
804*4882a593Smuzhiyun rinfo = max20024_regs_info;
805*4882a593Smuzhiyun break;
806*4882a593Smuzhiyun case MAX77663:
807*4882a593Smuzhiyun rinfo = max77663_regs_info;
808*4882a593Smuzhiyun break;
809*4882a593Smuzhiyun default:
810*4882a593Smuzhiyun return -EINVAL;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun config.regmap = pmic->rmap;
814*4882a593Smuzhiyun config.dev = dev;
815*4882a593Smuzhiyun config.driver_data = pmic;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun /*
818*4882a593Smuzhiyun * Set of_node_reuse flag to prevent driver core from attempting to
819*4882a593Smuzhiyun * claim any pinmux resources already claimed by the parent device.
820*4882a593Smuzhiyun * Otherwise PMIC driver will fail to re-probe.
821*4882a593Smuzhiyun */
822*4882a593Smuzhiyun device_set_of_node_from_dev(&pdev->dev, pdev->dev.parent);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun for (id = 0; id < MAX77620_NUM_REGS; id++) {
825*4882a593Smuzhiyun struct regulator_dev *rdev;
826*4882a593Smuzhiyun struct regulator_desc *rdesc;
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun if ((max77620_chip->chip_id == MAX77620) &&
829*4882a593Smuzhiyun (id == MAX77620_REGULATOR_ID_SD4))
830*4882a593Smuzhiyun continue;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun rdesc = &rinfo[id].desc;
833*4882a593Smuzhiyun pmic->rinfo[id] = &rinfo[id];
834*4882a593Smuzhiyun pmic->enable_power_mode[id] = MAX77620_POWER_MODE_NORMAL;
835*4882a593Smuzhiyun pmic->reg_pdata[id].active_fps_src = -1;
836*4882a593Smuzhiyun pmic->reg_pdata[id].active_fps_pd_slot = -1;
837*4882a593Smuzhiyun pmic->reg_pdata[id].active_fps_pu_slot = -1;
838*4882a593Smuzhiyun pmic->reg_pdata[id].suspend_fps_src = -1;
839*4882a593Smuzhiyun pmic->reg_pdata[id].suspend_fps_pd_slot = -1;
840*4882a593Smuzhiyun pmic->reg_pdata[id].suspend_fps_pu_slot = -1;
841*4882a593Smuzhiyun pmic->reg_pdata[id].power_ok = -1;
842*4882a593Smuzhiyun pmic->reg_pdata[id].ramp_rate_setting = -1;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun ret = max77620_read_slew_rate(pmic, id);
845*4882a593Smuzhiyun if (ret < 0)
846*4882a593Smuzhiyun return ret;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun rdev = devm_regulator_register(dev, rdesc, &config);
849*4882a593Smuzhiyun if (IS_ERR(rdev)) {
850*4882a593Smuzhiyun ret = PTR_ERR(rdev);
851*4882a593Smuzhiyun dev_err(dev, "Regulator registration %s failed: %d\n",
852*4882a593Smuzhiyun rdesc->name, ret);
853*4882a593Smuzhiyun return ret;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun return 0;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
max77620_regulator_suspend(struct device * dev)861*4882a593Smuzhiyun static int max77620_regulator_suspend(struct device *dev)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun struct max77620_regulator *pmic = dev_get_drvdata(dev);
864*4882a593Smuzhiyun struct max77620_regulator_pdata *reg_pdata;
865*4882a593Smuzhiyun int id;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun for (id = 0; id < MAX77620_NUM_REGS; id++) {
868*4882a593Smuzhiyun reg_pdata = &pmic->reg_pdata[id];
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun max77620_regulator_set_fps_slots(pmic, id, true);
871*4882a593Smuzhiyun if (reg_pdata->suspend_fps_src < 0)
872*4882a593Smuzhiyun continue;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun max77620_regulator_set_fps_src(pmic, reg_pdata->suspend_fps_src,
875*4882a593Smuzhiyun id);
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun return 0;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
max77620_regulator_resume(struct device * dev)881*4882a593Smuzhiyun static int max77620_regulator_resume(struct device *dev)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun struct max77620_regulator *pmic = dev_get_drvdata(dev);
884*4882a593Smuzhiyun struct max77620_regulator_pdata *reg_pdata;
885*4882a593Smuzhiyun int id;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun for (id = 0; id < MAX77620_NUM_REGS; id++) {
888*4882a593Smuzhiyun reg_pdata = &pmic->reg_pdata[id];
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun max77620_config_power_ok(pmic, id);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun max77620_regulator_set_fps_slots(pmic, id, false);
893*4882a593Smuzhiyun if (reg_pdata->active_fps_src < 0)
894*4882a593Smuzhiyun continue;
895*4882a593Smuzhiyun max77620_regulator_set_fps_src(pmic, reg_pdata->active_fps_src,
896*4882a593Smuzhiyun id);
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun return 0;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun #endif
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun static const struct dev_pm_ops max77620_regulator_pm_ops = {
904*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(max77620_regulator_suspend,
905*4882a593Smuzhiyun max77620_regulator_resume)
906*4882a593Smuzhiyun };
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun static const struct platform_device_id max77620_regulator_devtype[] = {
909*4882a593Smuzhiyun { .name = "max77620-pmic", },
910*4882a593Smuzhiyun { .name = "max20024-pmic", },
911*4882a593Smuzhiyun { .name = "max77663-pmic", },
912*4882a593Smuzhiyun {},
913*4882a593Smuzhiyun };
914*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, max77620_regulator_devtype);
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun static struct platform_driver max77620_regulator_driver = {
917*4882a593Smuzhiyun .probe = max77620_regulator_probe,
918*4882a593Smuzhiyun .id_table = max77620_regulator_devtype,
919*4882a593Smuzhiyun .driver = {
920*4882a593Smuzhiyun .name = "max77620-pmic",
921*4882a593Smuzhiyun .pm = &max77620_regulator_pm_ops,
922*4882a593Smuzhiyun },
923*4882a593Smuzhiyun };
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun module_platform_driver(max77620_regulator_driver);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun MODULE_DESCRIPTION("MAX77620/MAX20024 regulator driver");
928*4882a593Smuzhiyun MODULE_AUTHOR("Mallikarjun Kasoju <mkasoju@nvidia.com>");
929*4882a593Smuzhiyun MODULE_AUTHOR("Laxman Dewangan <ldewangan@nvidia.com>");
930*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
931