1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * AXP20x regulators driver.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2013 Carlo Caione <carlo@caione.org>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General
7*4882a593Smuzhiyun * Public License. See the file "COPYING" in the main directory of this
8*4882a593Smuzhiyun * archive for more details.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful,
11*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of
12*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13*4882a593Smuzhiyun * GNU General Public License for more details.
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/bitops.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/err.h>
19*4882a593Smuzhiyun #include <linux/init.h>
20*4882a593Smuzhiyun #include <linux/mfd/axp20x.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/of.h>
23*4882a593Smuzhiyun #include <linux/of_device.h>
24*4882a593Smuzhiyun #include <linux/platform_device.h>
25*4882a593Smuzhiyun #include <linux/regmap.h>
26*4882a593Smuzhiyun #include <linux/regulator/driver.h>
27*4882a593Smuzhiyun #include <linux/regulator/machine.h>
28*4882a593Smuzhiyun #include <linux/regulator/of_regulator.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define AXP20X_GPIO0_FUNC_MASK GENMASK(3, 0)
31*4882a593Smuzhiyun #define AXP20X_GPIO1_FUNC_MASK GENMASK(3, 0)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define AXP20X_IO_ENABLED 0x03
34*4882a593Smuzhiyun #define AXP20X_IO_DISABLED 0x07
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define AXP20X_WORKMODE_DCDC2_MASK BIT_MASK(2)
37*4882a593Smuzhiyun #define AXP20X_WORKMODE_DCDC3_MASK BIT_MASK(1)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define AXP20X_FREQ_DCDC_MASK GENMASK(3, 0)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define AXP20X_VBUS_IPSOUT_MGMT_MASK BIT_MASK(2)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define AXP20X_DCDC2_V_OUT_MASK GENMASK(5, 0)
44*4882a593Smuzhiyun #define AXP20X_DCDC3_V_OUT_MASK GENMASK(7, 0)
45*4882a593Smuzhiyun #define AXP20X_LDO2_V_OUT_MASK GENMASK(7, 4)
46*4882a593Smuzhiyun #define AXP20X_LDO3_V_OUT_MASK GENMASK(6, 0)
47*4882a593Smuzhiyun #define AXP20X_LDO4_V_OUT_MASK GENMASK(3, 0)
48*4882a593Smuzhiyun #define AXP20X_LDO5_V_OUT_MASK GENMASK(7, 4)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define AXP20X_PWR_OUT_EXTEN_MASK BIT_MASK(0)
51*4882a593Smuzhiyun #define AXP20X_PWR_OUT_DCDC3_MASK BIT_MASK(1)
52*4882a593Smuzhiyun #define AXP20X_PWR_OUT_LDO2_MASK BIT_MASK(2)
53*4882a593Smuzhiyun #define AXP20X_PWR_OUT_LDO4_MASK BIT_MASK(3)
54*4882a593Smuzhiyun #define AXP20X_PWR_OUT_DCDC2_MASK BIT_MASK(4)
55*4882a593Smuzhiyun #define AXP20X_PWR_OUT_LDO3_MASK BIT_MASK(6)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define AXP20X_DCDC2_LDO3_V_RAMP_DCDC2_RATE_MASK BIT_MASK(0)
58*4882a593Smuzhiyun #define AXP20X_DCDC2_LDO3_V_RAMP_DCDC2_RATE(x) \
59*4882a593Smuzhiyun ((x) << 0)
60*4882a593Smuzhiyun #define AXP20X_DCDC2_LDO3_V_RAMP_LDO3_RATE_MASK BIT_MASK(1)
61*4882a593Smuzhiyun #define AXP20X_DCDC2_LDO3_V_RAMP_LDO3_RATE(x) \
62*4882a593Smuzhiyun ((x) << 1)
63*4882a593Smuzhiyun #define AXP20X_DCDC2_LDO3_V_RAMP_DCDC2_EN_MASK BIT_MASK(2)
64*4882a593Smuzhiyun #define AXP20X_DCDC2_LDO3_V_RAMP_DCDC2_EN BIT(2)
65*4882a593Smuzhiyun #define AXP20X_DCDC2_LDO3_V_RAMP_LDO3_EN_MASK BIT_MASK(3)
66*4882a593Smuzhiyun #define AXP20X_DCDC2_LDO3_V_RAMP_LDO3_EN BIT(3)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define AXP20X_LDO4_V_OUT_1250mV_START 0x0
69*4882a593Smuzhiyun #define AXP20X_LDO4_V_OUT_1250mV_STEPS 0
70*4882a593Smuzhiyun #define AXP20X_LDO4_V_OUT_1250mV_END \
71*4882a593Smuzhiyun (AXP20X_LDO4_V_OUT_1250mV_START + AXP20X_LDO4_V_OUT_1250mV_STEPS)
72*4882a593Smuzhiyun #define AXP20X_LDO4_V_OUT_1300mV_START 0x1
73*4882a593Smuzhiyun #define AXP20X_LDO4_V_OUT_1300mV_STEPS 7
74*4882a593Smuzhiyun #define AXP20X_LDO4_V_OUT_1300mV_END \
75*4882a593Smuzhiyun (AXP20X_LDO4_V_OUT_1300mV_START + AXP20X_LDO4_V_OUT_1300mV_STEPS)
76*4882a593Smuzhiyun #define AXP20X_LDO4_V_OUT_2500mV_START 0x9
77*4882a593Smuzhiyun #define AXP20X_LDO4_V_OUT_2500mV_STEPS 0
78*4882a593Smuzhiyun #define AXP20X_LDO4_V_OUT_2500mV_END \
79*4882a593Smuzhiyun (AXP20X_LDO4_V_OUT_2500mV_START + AXP20X_LDO4_V_OUT_2500mV_STEPS)
80*4882a593Smuzhiyun #define AXP20X_LDO4_V_OUT_2700mV_START 0xa
81*4882a593Smuzhiyun #define AXP20X_LDO4_V_OUT_2700mV_STEPS 1
82*4882a593Smuzhiyun #define AXP20X_LDO4_V_OUT_2700mV_END \
83*4882a593Smuzhiyun (AXP20X_LDO4_V_OUT_2700mV_START + AXP20X_LDO4_V_OUT_2700mV_STEPS)
84*4882a593Smuzhiyun #define AXP20X_LDO4_V_OUT_3000mV_START 0xc
85*4882a593Smuzhiyun #define AXP20X_LDO4_V_OUT_3000mV_STEPS 3
86*4882a593Smuzhiyun #define AXP20X_LDO4_V_OUT_3000mV_END \
87*4882a593Smuzhiyun (AXP20X_LDO4_V_OUT_3000mV_START + AXP20X_LDO4_V_OUT_3000mV_STEPS)
88*4882a593Smuzhiyun #define AXP20X_LDO4_V_OUT_NUM_VOLTAGES 16
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #define AXP22X_IO_ENABLED 0x03
91*4882a593Smuzhiyun #define AXP22X_IO_DISABLED 0x04
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define AXP22X_WORKMODE_DCDCX_MASK(x) BIT_MASK(x)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define AXP22X_MISC_N_VBUSEN_FUNC BIT(4)
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define AXP22X_DCDC1_V_OUT_MASK GENMASK(4, 0)
98*4882a593Smuzhiyun #define AXP22X_DCDC2_V_OUT_MASK GENMASK(5, 0)
99*4882a593Smuzhiyun #define AXP22X_DCDC3_V_OUT_MASK GENMASK(5, 0)
100*4882a593Smuzhiyun #define AXP22X_DCDC4_V_OUT_MASK GENMASK(5, 0)
101*4882a593Smuzhiyun #define AXP22X_DCDC5_V_OUT_MASK GENMASK(4, 0)
102*4882a593Smuzhiyun #define AXP22X_DC5LDO_V_OUT_MASK GENMASK(2, 0)
103*4882a593Smuzhiyun #define AXP22X_ALDO1_V_OUT_MASK GENMASK(4, 0)
104*4882a593Smuzhiyun #define AXP22X_ALDO2_V_OUT_MASK GENMASK(4, 0)
105*4882a593Smuzhiyun #define AXP22X_ALDO3_V_OUT_MASK GENMASK(4, 0)
106*4882a593Smuzhiyun #define AXP22X_DLDO1_V_OUT_MASK GENMASK(4, 0)
107*4882a593Smuzhiyun #define AXP22X_DLDO2_V_OUT_MASK GENMASK(4, 0)
108*4882a593Smuzhiyun #define AXP22X_DLDO3_V_OUT_MASK GENMASK(4, 0)
109*4882a593Smuzhiyun #define AXP22X_DLDO4_V_OUT_MASK GENMASK(4, 0)
110*4882a593Smuzhiyun #define AXP22X_ELDO1_V_OUT_MASK GENMASK(4, 0)
111*4882a593Smuzhiyun #define AXP22X_ELDO2_V_OUT_MASK GENMASK(4, 0)
112*4882a593Smuzhiyun #define AXP22X_ELDO3_V_OUT_MASK GENMASK(4, 0)
113*4882a593Smuzhiyun #define AXP22X_LDO_IO0_V_OUT_MASK GENMASK(4, 0)
114*4882a593Smuzhiyun #define AXP22X_LDO_IO1_V_OUT_MASK GENMASK(4, 0)
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define AXP22X_PWR_OUT_DC5LDO_MASK BIT_MASK(0)
117*4882a593Smuzhiyun #define AXP22X_PWR_OUT_DCDC1_MASK BIT_MASK(1)
118*4882a593Smuzhiyun #define AXP22X_PWR_OUT_DCDC2_MASK BIT_MASK(2)
119*4882a593Smuzhiyun #define AXP22X_PWR_OUT_DCDC3_MASK BIT_MASK(3)
120*4882a593Smuzhiyun #define AXP22X_PWR_OUT_DCDC4_MASK BIT_MASK(4)
121*4882a593Smuzhiyun #define AXP22X_PWR_OUT_DCDC5_MASK BIT_MASK(5)
122*4882a593Smuzhiyun #define AXP22X_PWR_OUT_ALDO1_MASK BIT_MASK(6)
123*4882a593Smuzhiyun #define AXP22X_PWR_OUT_ALDO2_MASK BIT_MASK(7)
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define AXP22X_PWR_OUT_SW_MASK BIT_MASK(6)
126*4882a593Smuzhiyun #define AXP22X_PWR_OUT_DC1SW_MASK BIT_MASK(7)
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define AXP22X_PWR_OUT_ELDO1_MASK BIT_MASK(0)
129*4882a593Smuzhiyun #define AXP22X_PWR_OUT_ELDO2_MASK BIT_MASK(1)
130*4882a593Smuzhiyun #define AXP22X_PWR_OUT_ELDO3_MASK BIT_MASK(2)
131*4882a593Smuzhiyun #define AXP22X_PWR_OUT_DLDO1_MASK BIT_MASK(3)
132*4882a593Smuzhiyun #define AXP22X_PWR_OUT_DLDO2_MASK BIT_MASK(4)
133*4882a593Smuzhiyun #define AXP22X_PWR_OUT_DLDO3_MASK BIT_MASK(5)
134*4882a593Smuzhiyun #define AXP22X_PWR_OUT_DLDO4_MASK BIT_MASK(6)
135*4882a593Smuzhiyun #define AXP22X_PWR_OUT_ALDO3_MASK BIT_MASK(7)
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun #define AXP803_PWR_OUT_DCDC1_MASK BIT_MASK(0)
138*4882a593Smuzhiyun #define AXP803_PWR_OUT_DCDC2_MASK BIT_MASK(1)
139*4882a593Smuzhiyun #define AXP803_PWR_OUT_DCDC3_MASK BIT_MASK(2)
140*4882a593Smuzhiyun #define AXP803_PWR_OUT_DCDC4_MASK BIT_MASK(3)
141*4882a593Smuzhiyun #define AXP803_PWR_OUT_DCDC5_MASK BIT_MASK(4)
142*4882a593Smuzhiyun #define AXP803_PWR_OUT_DCDC6_MASK BIT_MASK(5)
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #define AXP803_PWR_OUT_FLDO1_MASK BIT_MASK(2)
145*4882a593Smuzhiyun #define AXP803_PWR_OUT_FLDO2_MASK BIT_MASK(3)
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun #define AXP803_DCDC1_V_OUT_MASK GENMASK(4, 0)
148*4882a593Smuzhiyun #define AXP803_DCDC2_V_OUT_MASK GENMASK(6, 0)
149*4882a593Smuzhiyun #define AXP803_DCDC3_V_OUT_MASK GENMASK(6, 0)
150*4882a593Smuzhiyun #define AXP803_DCDC4_V_OUT_MASK GENMASK(6, 0)
151*4882a593Smuzhiyun #define AXP803_DCDC5_V_OUT_MASK GENMASK(6, 0)
152*4882a593Smuzhiyun #define AXP803_DCDC6_V_OUT_MASK GENMASK(6, 0)
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #define AXP803_FLDO1_V_OUT_MASK GENMASK(3, 0)
155*4882a593Smuzhiyun #define AXP803_FLDO2_V_OUT_MASK GENMASK(3, 0)
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun #define AXP803_DCDC23_POLYPHASE_DUAL BIT(6)
158*4882a593Smuzhiyun #define AXP803_DCDC56_POLYPHASE_DUAL BIT(5)
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #define AXP803_DCDC234_500mV_START 0x00
161*4882a593Smuzhiyun #define AXP803_DCDC234_500mV_STEPS 70
162*4882a593Smuzhiyun #define AXP803_DCDC234_500mV_END \
163*4882a593Smuzhiyun (AXP803_DCDC234_500mV_START + AXP803_DCDC234_500mV_STEPS)
164*4882a593Smuzhiyun #define AXP803_DCDC234_1220mV_START 0x47
165*4882a593Smuzhiyun #define AXP803_DCDC234_1220mV_STEPS 4
166*4882a593Smuzhiyun #define AXP803_DCDC234_1220mV_END \
167*4882a593Smuzhiyun (AXP803_DCDC234_1220mV_START + AXP803_DCDC234_1220mV_STEPS)
168*4882a593Smuzhiyun #define AXP803_DCDC234_NUM_VOLTAGES 76
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun #define AXP803_DCDC5_800mV_START 0x00
171*4882a593Smuzhiyun #define AXP803_DCDC5_800mV_STEPS 32
172*4882a593Smuzhiyun #define AXP803_DCDC5_800mV_END \
173*4882a593Smuzhiyun (AXP803_DCDC5_800mV_START + AXP803_DCDC5_800mV_STEPS)
174*4882a593Smuzhiyun #define AXP803_DCDC5_1140mV_START 0x21
175*4882a593Smuzhiyun #define AXP803_DCDC5_1140mV_STEPS 35
176*4882a593Smuzhiyun #define AXP803_DCDC5_1140mV_END \
177*4882a593Smuzhiyun (AXP803_DCDC5_1140mV_START + AXP803_DCDC5_1140mV_STEPS)
178*4882a593Smuzhiyun #define AXP803_DCDC5_NUM_VOLTAGES 69
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun #define AXP803_DCDC6_600mV_START 0x00
181*4882a593Smuzhiyun #define AXP803_DCDC6_600mV_STEPS 50
182*4882a593Smuzhiyun #define AXP803_DCDC6_600mV_END \
183*4882a593Smuzhiyun (AXP803_DCDC6_600mV_START + AXP803_DCDC6_600mV_STEPS)
184*4882a593Smuzhiyun #define AXP803_DCDC6_1120mV_START 0x33
185*4882a593Smuzhiyun #define AXP803_DCDC6_1120mV_STEPS 20
186*4882a593Smuzhiyun #define AXP803_DCDC6_1120mV_END \
187*4882a593Smuzhiyun (AXP803_DCDC6_1120mV_START + AXP803_DCDC6_1120mV_STEPS)
188*4882a593Smuzhiyun #define AXP803_DCDC6_NUM_VOLTAGES 72
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #define AXP803_DLDO2_700mV_START 0x00
191*4882a593Smuzhiyun #define AXP803_DLDO2_700mV_STEPS 26
192*4882a593Smuzhiyun #define AXP803_DLDO2_700mV_END \
193*4882a593Smuzhiyun (AXP803_DLDO2_700mV_START + AXP803_DLDO2_700mV_STEPS)
194*4882a593Smuzhiyun #define AXP803_DLDO2_3400mV_START 0x1b
195*4882a593Smuzhiyun #define AXP803_DLDO2_3400mV_STEPS 4
196*4882a593Smuzhiyun #define AXP803_DLDO2_3400mV_END \
197*4882a593Smuzhiyun (AXP803_DLDO2_3400mV_START + AXP803_DLDO2_3400mV_STEPS)
198*4882a593Smuzhiyun #define AXP803_DLDO2_NUM_VOLTAGES 32
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun #define AXP806_DCDCA_V_CTRL_MASK GENMASK(6, 0)
201*4882a593Smuzhiyun #define AXP806_DCDCB_V_CTRL_MASK GENMASK(4, 0)
202*4882a593Smuzhiyun #define AXP806_DCDCC_V_CTRL_MASK GENMASK(6, 0)
203*4882a593Smuzhiyun #define AXP806_DCDCD_V_CTRL_MASK GENMASK(5, 0)
204*4882a593Smuzhiyun #define AXP806_DCDCE_V_CTRL_MASK GENMASK(4, 0)
205*4882a593Smuzhiyun #define AXP806_ALDO1_V_CTRL_MASK GENMASK(4, 0)
206*4882a593Smuzhiyun #define AXP806_ALDO2_V_CTRL_MASK GENMASK(4, 0)
207*4882a593Smuzhiyun #define AXP806_ALDO3_V_CTRL_MASK GENMASK(4, 0)
208*4882a593Smuzhiyun #define AXP806_BLDO1_V_CTRL_MASK GENMASK(3, 0)
209*4882a593Smuzhiyun #define AXP806_BLDO2_V_CTRL_MASK GENMASK(3, 0)
210*4882a593Smuzhiyun #define AXP806_BLDO3_V_CTRL_MASK GENMASK(3, 0)
211*4882a593Smuzhiyun #define AXP806_BLDO4_V_CTRL_MASK GENMASK(3, 0)
212*4882a593Smuzhiyun #define AXP806_CLDO1_V_CTRL_MASK GENMASK(4, 0)
213*4882a593Smuzhiyun #define AXP806_CLDO2_V_CTRL_MASK GENMASK(4, 0)
214*4882a593Smuzhiyun #define AXP806_CLDO3_V_CTRL_MASK GENMASK(4, 0)
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun #define AXP806_PWR_OUT_DCDCA_MASK BIT_MASK(0)
217*4882a593Smuzhiyun #define AXP806_PWR_OUT_DCDCB_MASK BIT_MASK(1)
218*4882a593Smuzhiyun #define AXP806_PWR_OUT_DCDCC_MASK BIT_MASK(2)
219*4882a593Smuzhiyun #define AXP806_PWR_OUT_DCDCD_MASK BIT_MASK(3)
220*4882a593Smuzhiyun #define AXP806_PWR_OUT_DCDCE_MASK BIT_MASK(4)
221*4882a593Smuzhiyun #define AXP806_PWR_OUT_ALDO1_MASK BIT_MASK(5)
222*4882a593Smuzhiyun #define AXP806_PWR_OUT_ALDO2_MASK BIT_MASK(6)
223*4882a593Smuzhiyun #define AXP806_PWR_OUT_ALDO3_MASK BIT_MASK(7)
224*4882a593Smuzhiyun #define AXP806_PWR_OUT_BLDO1_MASK BIT_MASK(0)
225*4882a593Smuzhiyun #define AXP806_PWR_OUT_BLDO2_MASK BIT_MASK(1)
226*4882a593Smuzhiyun #define AXP806_PWR_OUT_BLDO3_MASK BIT_MASK(2)
227*4882a593Smuzhiyun #define AXP806_PWR_OUT_BLDO4_MASK BIT_MASK(3)
228*4882a593Smuzhiyun #define AXP806_PWR_OUT_CLDO1_MASK BIT_MASK(4)
229*4882a593Smuzhiyun #define AXP806_PWR_OUT_CLDO2_MASK BIT_MASK(5)
230*4882a593Smuzhiyun #define AXP806_PWR_OUT_CLDO3_MASK BIT_MASK(6)
231*4882a593Smuzhiyun #define AXP806_PWR_OUT_SW_MASK BIT_MASK(7)
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun #define AXP806_DCDCAB_POLYPHASE_DUAL 0x40
234*4882a593Smuzhiyun #define AXP806_DCDCABC_POLYPHASE_TRI 0x80
235*4882a593Smuzhiyun #define AXP806_DCDCABC_POLYPHASE_MASK GENMASK(7, 6)
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun #define AXP806_DCDCDE_POLYPHASE_DUAL BIT(5)
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun #define AXP806_DCDCA_600mV_START 0x00
240*4882a593Smuzhiyun #define AXP806_DCDCA_600mV_STEPS 50
241*4882a593Smuzhiyun #define AXP806_DCDCA_600mV_END \
242*4882a593Smuzhiyun (AXP806_DCDCA_600mV_START + AXP806_DCDCA_600mV_STEPS)
243*4882a593Smuzhiyun #define AXP806_DCDCA_1120mV_START 0x33
244*4882a593Smuzhiyun #define AXP806_DCDCA_1120mV_STEPS 20
245*4882a593Smuzhiyun #define AXP806_DCDCA_1120mV_END \
246*4882a593Smuzhiyun (AXP806_DCDCA_1120mV_START + AXP806_DCDCA_1120mV_STEPS)
247*4882a593Smuzhiyun #define AXP806_DCDCA_NUM_VOLTAGES 72
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun #define AXP806_DCDCD_600mV_START 0x00
250*4882a593Smuzhiyun #define AXP806_DCDCD_600mV_STEPS 45
251*4882a593Smuzhiyun #define AXP806_DCDCD_600mV_END \
252*4882a593Smuzhiyun (AXP806_DCDCD_600mV_START + AXP806_DCDCD_600mV_STEPS)
253*4882a593Smuzhiyun #define AXP806_DCDCD_1600mV_START 0x2e
254*4882a593Smuzhiyun #define AXP806_DCDCD_1600mV_STEPS 17
255*4882a593Smuzhiyun #define AXP806_DCDCD_1600mV_END \
256*4882a593Smuzhiyun (AXP806_DCDCD_1600mV_START + AXP806_DCDCD_1600mV_STEPS)
257*4882a593Smuzhiyun #define AXP806_DCDCD_NUM_VOLTAGES 64
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun #define AXP809_DCDC4_600mV_START 0x00
260*4882a593Smuzhiyun #define AXP809_DCDC4_600mV_STEPS 47
261*4882a593Smuzhiyun #define AXP809_DCDC4_600mV_END \
262*4882a593Smuzhiyun (AXP809_DCDC4_600mV_START + AXP809_DCDC4_600mV_STEPS)
263*4882a593Smuzhiyun #define AXP809_DCDC4_1800mV_START 0x30
264*4882a593Smuzhiyun #define AXP809_DCDC4_1800mV_STEPS 8
265*4882a593Smuzhiyun #define AXP809_DCDC4_1800mV_END \
266*4882a593Smuzhiyun (AXP809_DCDC4_1800mV_START + AXP809_DCDC4_1800mV_STEPS)
267*4882a593Smuzhiyun #define AXP809_DCDC4_NUM_VOLTAGES 57
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun #define AXP813_DCDC7_V_OUT_MASK GENMASK(6, 0)
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun #define AXP813_PWR_OUT_DCDC7_MASK BIT_MASK(6)
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun #define AXP_DESC_IO(_family, _id, _match, _supply, _min, _max, _step, _vreg, \
274*4882a593Smuzhiyun _vmask, _ereg, _emask, _enable_val, _disable_val) \
275*4882a593Smuzhiyun [_family##_##_id] = { \
276*4882a593Smuzhiyun .name = (_match), \
277*4882a593Smuzhiyun .supply_name = (_supply), \
278*4882a593Smuzhiyun .of_match = of_match_ptr(_match), \
279*4882a593Smuzhiyun .regulators_node = of_match_ptr("regulators"), \
280*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE, \
281*4882a593Smuzhiyun .id = _family##_##_id, \
282*4882a593Smuzhiyun .n_voltages = (((_max) - (_min)) / (_step) + 1), \
283*4882a593Smuzhiyun .owner = THIS_MODULE, \
284*4882a593Smuzhiyun .min_uV = (_min) * 1000, \
285*4882a593Smuzhiyun .uV_step = (_step) * 1000, \
286*4882a593Smuzhiyun .vsel_reg = (_vreg), \
287*4882a593Smuzhiyun .vsel_mask = (_vmask), \
288*4882a593Smuzhiyun .enable_reg = (_ereg), \
289*4882a593Smuzhiyun .enable_mask = (_emask), \
290*4882a593Smuzhiyun .enable_val = (_enable_val), \
291*4882a593Smuzhiyun .disable_val = (_disable_val), \
292*4882a593Smuzhiyun .ops = &axp20x_ops, \
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun #define AXP_DESC(_family, _id, _match, _supply, _min, _max, _step, _vreg, \
296*4882a593Smuzhiyun _vmask, _ereg, _emask) \
297*4882a593Smuzhiyun [_family##_##_id] = { \
298*4882a593Smuzhiyun .name = (_match), \
299*4882a593Smuzhiyun .supply_name = (_supply), \
300*4882a593Smuzhiyun .of_match = of_match_ptr(_match), \
301*4882a593Smuzhiyun .regulators_node = of_match_ptr("regulators"), \
302*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE, \
303*4882a593Smuzhiyun .id = _family##_##_id, \
304*4882a593Smuzhiyun .n_voltages = (((_max) - (_min)) / (_step) + 1), \
305*4882a593Smuzhiyun .owner = THIS_MODULE, \
306*4882a593Smuzhiyun .min_uV = (_min) * 1000, \
307*4882a593Smuzhiyun .uV_step = (_step) * 1000, \
308*4882a593Smuzhiyun .vsel_reg = (_vreg), \
309*4882a593Smuzhiyun .vsel_mask = (_vmask), \
310*4882a593Smuzhiyun .enable_reg = (_ereg), \
311*4882a593Smuzhiyun .enable_mask = (_emask), \
312*4882a593Smuzhiyun .ops = &axp20x_ops, \
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun #define AXP_DESC_SW(_family, _id, _match, _supply, _ereg, _emask) \
316*4882a593Smuzhiyun [_family##_##_id] = { \
317*4882a593Smuzhiyun .name = (_match), \
318*4882a593Smuzhiyun .supply_name = (_supply), \
319*4882a593Smuzhiyun .of_match = of_match_ptr(_match), \
320*4882a593Smuzhiyun .regulators_node = of_match_ptr("regulators"), \
321*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE, \
322*4882a593Smuzhiyun .id = _family##_##_id, \
323*4882a593Smuzhiyun .owner = THIS_MODULE, \
324*4882a593Smuzhiyun .enable_reg = (_ereg), \
325*4882a593Smuzhiyun .enable_mask = (_emask), \
326*4882a593Smuzhiyun .ops = &axp20x_ops_sw, \
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun #define AXP_DESC_FIXED(_family, _id, _match, _supply, _volt) \
330*4882a593Smuzhiyun [_family##_##_id] = { \
331*4882a593Smuzhiyun .name = (_match), \
332*4882a593Smuzhiyun .supply_name = (_supply), \
333*4882a593Smuzhiyun .of_match = of_match_ptr(_match), \
334*4882a593Smuzhiyun .regulators_node = of_match_ptr("regulators"), \
335*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE, \
336*4882a593Smuzhiyun .id = _family##_##_id, \
337*4882a593Smuzhiyun .n_voltages = 1, \
338*4882a593Smuzhiyun .owner = THIS_MODULE, \
339*4882a593Smuzhiyun .min_uV = (_volt) * 1000, \
340*4882a593Smuzhiyun .ops = &axp20x_ops_fixed \
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun #define AXP_DESC_RANGES(_family, _id, _match, _supply, _ranges, _n_voltages, \
344*4882a593Smuzhiyun _vreg, _vmask, _ereg, _emask) \
345*4882a593Smuzhiyun [_family##_##_id] = { \
346*4882a593Smuzhiyun .name = (_match), \
347*4882a593Smuzhiyun .supply_name = (_supply), \
348*4882a593Smuzhiyun .of_match = of_match_ptr(_match), \
349*4882a593Smuzhiyun .regulators_node = of_match_ptr("regulators"), \
350*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE, \
351*4882a593Smuzhiyun .id = _family##_##_id, \
352*4882a593Smuzhiyun .n_voltages = (_n_voltages), \
353*4882a593Smuzhiyun .owner = THIS_MODULE, \
354*4882a593Smuzhiyun .vsel_reg = (_vreg), \
355*4882a593Smuzhiyun .vsel_mask = (_vmask), \
356*4882a593Smuzhiyun .enable_reg = (_ereg), \
357*4882a593Smuzhiyun .enable_mask = (_emask), \
358*4882a593Smuzhiyun .linear_ranges = (_ranges), \
359*4882a593Smuzhiyun .n_linear_ranges = ARRAY_SIZE(_ranges), \
360*4882a593Smuzhiyun .ops = &axp20x_ops_range, \
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun static const int axp209_dcdc2_ldo3_slew_rates[] = {
364*4882a593Smuzhiyun 1600,
365*4882a593Smuzhiyun 800,
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun
axp20x_set_ramp_delay(struct regulator_dev * rdev,int ramp)368*4882a593Smuzhiyun static int axp20x_set_ramp_delay(struct regulator_dev *rdev, int ramp)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun struct axp20x_dev *axp20x = rdev_get_drvdata(rdev);
371*4882a593Smuzhiyun int id = rdev_get_id(rdev);
372*4882a593Smuzhiyun u8 reg, mask, enable, cfg = 0xff;
373*4882a593Smuzhiyun const int *slew_rates;
374*4882a593Smuzhiyun int rate_count = 0;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun switch (axp20x->variant) {
377*4882a593Smuzhiyun case AXP209_ID:
378*4882a593Smuzhiyun if (id == AXP20X_DCDC2) {
379*4882a593Smuzhiyun slew_rates = axp209_dcdc2_ldo3_slew_rates;
380*4882a593Smuzhiyun rate_count = ARRAY_SIZE(axp209_dcdc2_ldo3_slew_rates);
381*4882a593Smuzhiyun reg = AXP20X_DCDC2_LDO3_V_RAMP;
382*4882a593Smuzhiyun mask = AXP20X_DCDC2_LDO3_V_RAMP_DCDC2_RATE_MASK |
383*4882a593Smuzhiyun AXP20X_DCDC2_LDO3_V_RAMP_DCDC2_EN_MASK;
384*4882a593Smuzhiyun enable = (ramp > 0) ?
385*4882a593Smuzhiyun AXP20X_DCDC2_LDO3_V_RAMP_DCDC2_EN : 0;
386*4882a593Smuzhiyun break;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun if (id == AXP20X_LDO3) {
390*4882a593Smuzhiyun slew_rates = axp209_dcdc2_ldo3_slew_rates;
391*4882a593Smuzhiyun rate_count = ARRAY_SIZE(axp209_dcdc2_ldo3_slew_rates);
392*4882a593Smuzhiyun reg = AXP20X_DCDC2_LDO3_V_RAMP;
393*4882a593Smuzhiyun mask = AXP20X_DCDC2_LDO3_V_RAMP_LDO3_RATE_MASK |
394*4882a593Smuzhiyun AXP20X_DCDC2_LDO3_V_RAMP_LDO3_EN_MASK;
395*4882a593Smuzhiyun enable = (ramp > 0) ?
396*4882a593Smuzhiyun AXP20X_DCDC2_LDO3_V_RAMP_LDO3_EN : 0;
397*4882a593Smuzhiyun break;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (rate_count > 0)
401*4882a593Smuzhiyun break;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun fallthrough;
404*4882a593Smuzhiyun default:
405*4882a593Smuzhiyun /* Not supported for this regulator */
406*4882a593Smuzhiyun return -ENOTSUPP;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun if (ramp == 0) {
410*4882a593Smuzhiyun cfg = enable;
411*4882a593Smuzhiyun } else {
412*4882a593Smuzhiyun int i;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun for (i = 0; i < rate_count; i++) {
415*4882a593Smuzhiyun if (ramp > slew_rates[i])
416*4882a593Smuzhiyun break;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (id == AXP20X_DCDC2)
419*4882a593Smuzhiyun cfg = AXP20X_DCDC2_LDO3_V_RAMP_DCDC2_RATE(i);
420*4882a593Smuzhiyun else
421*4882a593Smuzhiyun cfg = AXP20X_DCDC2_LDO3_V_RAMP_LDO3_RATE(i);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun if (cfg == 0xff) {
425*4882a593Smuzhiyun dev_err(axp20x->dev, "unsupported ramp value %d", ramp);
426*4882a593Smuzhiyun return -EINVAL;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun cfg |= enable;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return regmap_update_bits(axp20x->regmap, reg, mask, cfg);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
axp20x_regulator_enable_regmap(struct regulator_dev * rdev)435*4882a593Smuzhiyun static int axp20x_regulator_enable_regmap(struct regulator_dev *rdev)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct axp20x_dev *axp20x = rdev_get_drvdata(rdev);
438*4882a593Smuzhiyun int id = rdev_get_id(rdev);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun switch (axp20x->variant) {
441*4882a593Smuzhiyun case AXP209_ID:
442*4882a593Smuzhiyun if ((id == AXP20X_LDO3) &&
443*4882a593Smuzhiyun rdev->constraints && rdev->constraints->soft_start) {
444*4882a593Smuzhiyun int v_out;
445*4882a593Smuzhiyun int ret;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /*
448*4882a593Smuzhiyun * On some boards, the LDO3 can be overloaded when
449*4882a593Smuzhiyun * turning on, causing the entire PMIC to shutdown
450*4882a593Smuzhiyun * without warning. Turning it on at the minimal voltage
451*4882a593Smuzhiyun * and then setting the voltage to the requested value
452*4882a593Smuzhiyun * works reliably.
453*4882a593Smuzhiyun */
454*4882a593Smuzhiyun if (regulator_is_enabled_regmap(rdev))
455*4882a593Smuzhiyun break;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun v_out = regulator_get_voltage_sel_regmap(rdev);
458*4882a593Smuzhiyun if (v_out < 0)
459*4882a593Smuzhiyun return v_out;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun if (v_out == 0)
462*4882a593Smuzhiyun break;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun ret = regulator_set_voltage_sel_regmap(rdev, 0x00);
465*4882a593Smuzhiyun /*
466*4882a593Smuzhiyun * A small pause is needed between
467*4882a593Smuzhiyun * setting the voltage and enabling the LDO to give the
468*4882a593Smuzhiyun * internal state machine time to process the request.
469*4882a593Smuzhiyun */
470*4882a593Smuzhiyun usleep_range(1000, 5000);
471*4882a593Smuzhiyun ret |= regulator_enable_regmap(rdev);
472*4882a593Smuzhiyun ret |= regulator_set_voltage_sel_regmap(rdev, v_out);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun return ret;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun break;
477*4882a593Smuzhiyun default:
478*4882a593Smuzhiyun /* No quirks */
479*4882a593Smuzhiyun break;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun return regulator_enable_regmap(rdev);
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun static const struct regulator_ops axp20x_ops_fixed = {
486*4882a593Smuzhiyun .list_voltage = regulator_list_voltage_linear,
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun static const struct regulator_ops axp20x_ops_range = {
490*4882a593Smuzhiyun .set_voltage_sel = regulator_set_voltage_sel_regmap,
491*4882a593Smuzhiyun .get_voltage_sel = regulator_get_voltage_sel_regmap,
492*4882a593Smuzhiyun .list_voltage = regulator_list_voltage_linear_range,
493*4882a593Smuzhiyun .enable = regulator_enable_regmap,
494*4882a593Smuzhiyun .disable = regulator_disable_regmap,
495*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun static const struct regulator_ops axp20x_ops = {
499*4882a593Smuzhiyun .set_voltage_sel = regulator_set_voltage_sel_regmap,
500*4882a593Smuzhiyun .get_voltage_sel = regulator_get_voltage_sel_regmap,
501*4882a593Smuzhiyun .list_voltage = regulator_list_voltage_linear,
502*4882a593Smuzhiyun .enable = axp20x_regulator_enable_regmap,
503*4882a593Smuzhiyun .disable = regulator_disable_regmap,
504*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
505*4882a593Smuzhiyun .set_ramp_delay = axp20x_set_ramp_delay,
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun static const struct regulator_ops axp20x_ops_sw = {
509*4882a593Smuzhiyun .enable = regulator_enable_regmap,
510*4882a593Smuzhiyun .disable = regulator_disable_regmap,
511*4882a593Smuzhiyun .is_enabled = regulator_is_enabled_regmap,
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun static const struct linear_range axp20x_ldo4_ranges[] = {
515*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(1250000,
516*4882a593Smuzhiyun AXP20X_LDO4_V_OUT_1250mV_START,
517*4882a593Smuzhiyun AXP20X_LDO4_V_OUT_1250mV_END,
518*4882a593Smuzhiyun 0),
519*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(1300000,
520*4882a593Smuzhiyun AXP20X_LDO4_V_OUT_1300mV_START,
521*4882a593Smuzhiyun AXP20X_LDO4_V_OUT_1300mV_END,
522*4882a593Smuzhiyun 100000),
523*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(2500000,
524*4882a593Smuzhiyun AXP20X_LDO4_V_OUT_2500mV_START,
525*4882a593Smuzhiyun AXP20X_LDO4_V_OUT_2500mV_END,
526*4882a593Smuzhiyun 0),
527*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(2700000,
528*4882a593Smuzhiyun AXP20X_LDO4_V_OUT_2700mV_START,
529*4882a593Smuzhiyun AXP20X_LDO4_V_OUT_2700mV_END,
530*4882a593Smuzhiyun 100000),
531*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(3000000,
532*4882a593Smuzhiyun AXP20X_LDO4_V_OUT_3000mV_START,
533*4882a593Smuzhiyun AXP20X_LDO4_V_OUT_3000mV_END,
534*4882a593Smuzhiyun 100000),
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun static const struct regulator_desc axp20x_regulators[] = {
538*4882a593Smuzhiyun AXP_DESC(AXP20X, DCDC2, "dcdc2", "vin2", 700, 2275, 25,
539*4882a593Smuzhiyun AXP20X_DCDC2_V_OUT, AXP20X_DCDC2_V_OUT_MASK,
540*4882a593Smuzhiyun AXP20X_PWR_OUT_CTRL, AXP20X_PWR_OUT_DCDC2_MASK),
541*4882a593Smuzhiyun AXP_DESC(AXP20X, DCDC3, "dcdc3", "vin3", 700, 3500, 25,
542*4882a593Smuzhiyun AXP20X_DCDC3_V_OUT, AXP20X_DCDC3_V_OUT_MASK,
543*4882a593Smuzhiyun AXP20X_PWR_OUT_CTRL, AXP20X_PWR_OUT_DCDC3_MASK),
544*4882a593Smuzhiyun AXP_DESC_FIXED(AXP20X, LDO1, "ldo1", "acin", 1300),
545*4882a593Smuzhiyun AXP_DESC(AXP20X, LDO2, "ldo2", "ldo24in", 1800, 3300, 100,
546*4882a593Smuzhiyun AXP20X_LDO24_V_OUT, AXP20X_LDO2_V_OUT_MASK,
547*4882a593Smuzhiyun AXP20X_PWR_OUT_CTRL, AXP20X_PWR_OUT_LDO2_MASK),
548*4882a593Smuzhiyun AXP_DESC(AXP20X, LDO3, "ldo3", "ldo3in", 700, 3500, 25,
549*4882a593Smuzhiyun AXP20X_LDO3_V_OUT, AXP20X_LDO3_V_OUT_MASK,
550*4882a593Smuzhiyun AXP20X_PWR_OUT_CTRL, AXP20X_PWR_OUT_LDO3_MASK),
551*4882a593Smuzhiyun AXP_DESC_RANGES(AXP20X, LDO4, "ldo4", "ldo24in",
552*4882a593Smuzhiyun axp20x_ldo4_ranges, AXP20X_LDO4_V_OUT_NUM_VOLTAGES,
553*4882a593Smuzhiyun AXP20X_LDO24_V_OUT, AXP20X_LDO4_V_OUT_MASK,
554*4882a593Smuzhiyun AXP20X_PWR_OUT_CTRL, AXP20X_PWR_OUT_LDO4_MASK),
555*4882a593Smuzhiyun AXP_DESC_IO(AXP20X, LDO5, "ldo5", "ldo5in", 1800, 3300, 100,
556*4882a593Smuzhiyun AXP20X_LDO5_V_OUT, AXP20X_LDO5_V_OUT_MASK,
557*4882a593Smuzhiyun AXP20X_GPIO0_CTRL, AXP20X_GPIO0_FUNC_MASK,
558*4882a593Smuzhiyun AXP20X_IO_ENABLED, AXP20X_IO_DISABLED),
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun static const struct regulator_desc axp22x_regulators[] = {
562*4882a593Smuzhiyun AXP_DESC(AXP22X, DCDC1, "dcdc1", "vin1", 1600, 3400, 100,
563*4882a593Smuzhiyun AXP22X_DCDC1_V_OUT, AXP22X_DCDC1_V_OUT_MASK,
564*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP22X_PWR_OUT_DCDC1_MASK),
565*4882a593Smuzhiyun AXP_DESC(AXP22X, DCDC2, "dcdc2", "vin2", 600, 1540, 20,
566*4882a593Smuzhiyun AXP22X_DCDC2_V_OUT, AXP22X_DCDC2_V_OUT_MASK,
567*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP22X_PWR_OUT_DCDC2_MASK),
568*4882a593Smuzhiyun AXP_DESC(AXP22X, DCDC3, "dcdc3", "vin3", 600, 1860, 20,
569*4882a593Smuzhiyun AXP22X_DCDC3_V_OUT, AXP22X_DCDC3_V_OUT_MASK,
570*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP22X_PWR_OUT_DCDC3_MASK),
571*4882a593Smuzhiyun AXP_DESC(AXP22X, DCDC4, "dcdc4", "vin4", 600, 1540, 20,
572*4882a593Smuzhiyun AXP22X_DCDC4_V_OUT, AXP22X_DCDC4_V_OUT_MASK,
573*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP22X_PWR_OUT_DCDC4_MASK),
574*4882a593Smuzhiyun AXP_DESC(AXP22X, DCDC5, "dcdc5", "vin5", 1000, 2550, 50,
575*4882a593Smuzhiyun AXP22X_DCDC5_V_OUT, AXP22X_DCDC5_V_OUT_MASK,
576*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP22X_PWR_OUT_DCDC5_MASK),
577*4882a593Smuzhiyun /* secondary switchable output of DCDC1 */
578*4882a593Smuzhiyun AXP_DESC_SW(AXP22X, DC1SW, "dc1sw", NULL,
579*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_DC1SW_MASK),
580*4882a593Smuzhiyun /* LDO regulator internally chained to DCDC5 */
581*4882a593Smuzhiyun AXP_DESC(AXP22X, DC5LDO, "dc5ldo", NULL, 700, 1400, 100,
582*4882a593Smuzhiyun AXP22X_DC5LDO_V_OUT, AXP22X_DC5LDO_V_OUT_MASK,
583*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP22X_PWR_OUT_DC5LDO_MASK),
584*4882a593Smuzhiyun AXP_DESC(AXP22X, ALDO1, "aldo1", "aldoin", 700, 3300, 100,
585*4882a593Smuzhiyun AXP22X_ALDO1_V_OUT, AXP22X_ALDO1_V_OUT_MASK,
586*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP22X_PWR_OUT_ALDO1_MASK),
587*4882a593Smuzhiyun AXP_DESC(AXP22X, ALDO2, "aldo2", "aldoin", 700, 3300, 100,
588*4882a593Smuzhiyun AXP22X_ALDO2_V_OUT, AXP22X_ALDO2_V_OUT_MASK,
589*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP22X_PWR_OUT_ALDO2_MASK),
590*4882a593Smuzhiyun AXP_DESC(AXP22X, ALDO3, "aldo3", "aldoin", 700, 3300, 100,
591*4882a593Smuzhiyun AXP22X_ALDO3_V_OUT, AXP22X_ALDO3_V_OUT_MASK,
592*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL3, AXP22X_PWR_OUT_ALDO3_MASK),
593*4882a593Smuzhiyun AXP_DESC(AXP22X, DLDO1, "dldo1", "dldoin", 700, 3300, 100,
594*4882a593Smuzhiyun AXP22X_DLDO1_V_OUT, AXP22X_DLDO1_V_OUT_MASK,
595*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_DLDO1_MASK),
596*4882a593Smuzhiyun AXP_DESC(AXP22X, DLDO2, "dldo2", "dldoin", 700, 3300, 100,
597*4882a593Smuzhiyun AXP22X_DLDO2_V_OUT, AXP22X_DLDO2_V_OUT_MASK,
598*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_DLDO2_MASK),
599*4882a593Smuzhiyun AXP_DESC(AXP22X, DLDO3, "dldo3", "dldoin", 700, 3300, 100,
600*4882a593Smuzhiyun AXP22X_DLDO3_V_OUT, AXP22X_DLDO3_V_OUT_MASK,
601*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_DLDO3_MASK),
602*4882a593Smuzhiyun AXP_DESC(AXP22X, DLDO4, "dldo4", "dldoin", 700, 3300, 100,
603*4882a593Smuzhiyun AXP22X_DLDO4_V_OUT, AXP22X_DLDO4_V_OUT_MASK,
604*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_DLDO4_MASK),
605*4882a593Smuzhiyun AXP_DESC(AXP22X, ELDO1, "eldo1", "eldoin", 700, 3300, 100,
606*4882a593Smuzhiyun AXP22X_ELDO1_V_OUT, AXP22X_ELDO1_V_OUT_MASK,
607*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_ELDO1_MASK),
608*4882a593Smuzhiyun AXP_DESC(AXP22X, ELDO2, "eldo2", "eldoin", 700, 3300, 100,
609*4882a593Smuzhiyun AXP22X_ELDO2_V_OUT, AXP22X_ELDO2_V_OUT_MASK,
610*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_ELDO2_MASK),
611*4882a593Smuzhiyun AXP_DESC(AXP22X, ELDO3, "eldo3", "eldoin", 700, 3300, 100,
612*4882a593Smuzhiyun AXP22X_ELDO3_V_OUT, AXP22X_ELDO3_V_OUT_MASK,
613*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_ELDO3_MASK),
614*4882a593Smuzhiyun /* Note the datasheet only guarantees reliable operation up to
615*4882a593Smuzhiyun * 3.3V, this needs to be enforced via dts provided constraints */
616*4882a593Smuzhiyun AXP_DESC_IO(AXP22X, LDO_IO0, "ldo_io0", "ips", 700, 3800, 100,
617*4882a593Smuzhiyun AXP22X_LDO_IO0_V_OUT, AXP22X_LDO_IO0_V_OUT_MASK,
618*4882a593Smuzhiyun AXP20X_GPIO0_CTRL, AXP20X_GPIO0_FUNC_MASK,
619*4882a593Smuzhiyun AXP22X_IO_ENABLED, AXP22X_IO_DISABLED),
620*4882a593Smuzhiyun /* Note the datasheet only guarantees reliable operation up to
621*4882a593Smuzhiyun * 3.3V, this needs to be enforced via dts provided constraints */
622*4882a593Smuzhiyun AXP_DESC_IO(AXP22X, LDO_IO1, "ldo_io1", "ips", 700, 3800, 100,
623*4882a593Smuzhiyun AXP22X_LDO_IO1_V_OUT, AXP22X_LDO_IO1_V_OUT_MASK,
624*4882a593Smuzhiyun AXP20X_GPIO1_CTRL, AXP20X_GPIO1_FUNC_MASK,
625*4882a593Smuzhiyun AXP22X_IO_ENABLED, AXP22X_IO_DISABLED),
626*4882a593Smuzhiyun AXP_DESC_FIXED(AXP22X, RTC_LDO, "rtc_ldo", "ips", 3000),
627*4882a593Smuzhiyun };
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun static const struct regulator_desc axp22x_drivevbus_regulator = {
630*4882a593Smuzhiyun .name = "drivevbus",
631*4882a593Smuzhiyun .supply_name = "drivevbus",
632*4882a593Smuzhiyun .of_match = of_match_ptr("drivevbus"),
633*4882a593Smuzhiyun .regulators_node = of_match_ptr("regulators"),
634*4882a593Smuzhiyun .type = REGULATOR_VOLTAGE,
635*4882a593Smuzhiyun .owner = THIS_MODULE,
636*4882a593Smuzhiyun .enable_reg = AXP20X_VBUS_IPSOUT_MGMT,
637*4882a593Smuzhiyun .enable_mask = AXP20X_VBUS_IPSOUT_MGMT_MASK,
638*4882a593Smuzhiyun .ops = &axp20x_ops_sw,
639*4882a593Smuzhiyun };
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /* DCDC ranges shared with AXP813 */
642*4882a593Smuzhiyun static const struct linear_range axp803_dcdc234_ranges[] = {
643*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(500000,
644*4882a593Smuzhiyun AXP803_DCDC234_500mV_START,
645*4882a593Smuzhiyun AXP803_DCDC234_500mV_END,
646*4882a593Smuzhiyun 10000),
647*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(1220000,
648*4882a593Smuzhiyun AXP803_DCDC234_1220mV_START,
649*4882a593Smuzhiyun AXP803_DCDC234_1220mV_END,
650*4882a593Smuzhiyun 20000),
651*4882a593Smuzhiyun };
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun static const struct linear_range axp803_dcdc5_ranges[] = {
654*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(800000,
655*4882a593Smuzhiyun AXP803_DCDC5_800mV_START,
656*4882a593Smuzhiyun AXP803_DCDC5_800mV_END,
657*4882a593Smuzhiyun 10000),
658*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(1140000,
659*4882a593Smuzhiyun AXP803_DCDC5_1140mV_START,
660*4882a593Smuzhiyun AXP803_DCDC5_1140mV_END,
661*4882a593Smuzhiyun 20000),
662*4882a593Smuzhiyun };
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun static const struct linear_range axp803_dcdc6_ranges[] = {
665*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(600000,
666*4882a593Smuzhiyun AXP803_DCDC6_600mV_START,
667*4882a593Smuzhiyun AXP803_DCDC6_600mV_END,
668*4882a593Smuzhiyun 10000),
669*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(1120000,
670*4882a593Smuzhiyun AXP803_DCDC6_1120mV_START,
671*4882a593Smuzhiyun AXP803_DCDC6_1120mV_END,
672*4882a593Smuzhiyun 20000),
673*4882a593Smuzhiyun };
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun /* AXP806's CLDO2 and AXP809's DLDO1 share the same range */
676*4882a593Smuzhiyun static const struct linear_range axp803_dldo2_ranges[] = {
677*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(700000,
678*4882a593Smuzhiyun AXP803_DLDO2_700mV_START,
679*4882a593Smuzhiyun AXP803_DLDO2_700mV_END,
680*4882a593Smuzhiyun 100000),
681*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(3400000,
682*4882a593Smuzhiyun AXP803_DLDO2_3400mV_START,
683*4882a593Smuzhiyun AXP803_DLDO2_3400mV_END,
684*4882a593Smuzhiyun 200000),
685*4882a593Smuzhiyun };
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun static const struct regulator_desc axp803_regulators[] = {
688*4882a593Smuzhiyun AXP_DESC(AXP803, DCDC1, "dcdc1", "vin1", 1600, 3400, 100,
689*4882a593Smuzhiyun AXP803_DCDC1_V_OUT, AXP803_DCDC1_V_OUT_MASK,
690*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP803_PWR_OUT_DCDC1_MASK),
691*4882a593Smuzhiyun AXP_DESC_RANGES(AXP803, DCDC2, "dcdc2", "vin2",
692*4882a593Smuzhiyun axp803_dcdc234_ranges, AXP803_DCDC234_NUM_VOLTAGES,
693*4882a593Smuzhiyun AXP803_DCDC2_V_OUT, AXP803_DCDC2_V_OUT_MASK,
694*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP803_PWR_OUT_DCDC2_MASK),
695*4882a593Smuzhiyun AXP_DESC_RANGES(AXP803, DCDC3, "dcdc3", "vin3",
696*4882a593Smuzhiyun axp803_dcdc234_ranges, AXP803_DCDC234_NUM_VOLTAGES,
697*4882a593Smuzhiyun AXP803_DCDC3_V_OUT, AXP803_DCDC3_V_OUT_MASK,
698*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP803_PWR_OUT_DCDC3_MASK),
699*4882a593Smuzhiyun AXP_DESC_RANGES(AXP803, DCDC4, "dcdc4", "vin4",
700*4882a593Smuzhiyun axp803_dcdc234_ranges, AXP803_DCDC234_NUM_VOLTAGES,
701*4882a593Smuzhiyun AXP803_DCDC4_V_OUT, AXP803_DCDC4_V_OUT_MASK,
702*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP803_PWR_OUT_DCDC4_MASK),
703*4882a593Smuzhiyun AXP_DESC_RANGES(AXP803, DCDC5, "dcdc5", "vin5",
704*4882a593Smuzhiyun axp803_dcdc5_ranges, AXP803_DCDC5_NUM_VOLTAGES,
705*4882a593Smuzhiyun AXP803_DCDC5_V_OUT, AXP803_DCDC5_V_OUT_MASK,
706*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP803_PWR_OUT_DCDC5_MASK),
707*4882a593Smuzhiyun AXP_DESC_RANGES(AXP803, DCDC6, "dcdc6", "vin6",
708*4882a593Smuzhiyun axp803_dcdc6_ranges, AXP803_DCDC6_NUM_VOLTAGES,
709*4882a593Smuzhiyun AXP803_DCDC6_V_OUT, AXP803_DCDC6_V_OUT_MASK,
710*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP803_PWR_OUT_DCDC6_MASK),
711*4882a593Smuzhiyun /* secondary switchable output of DCDC1 */
712*4882a593Smuzhiyun AXP_DESC_SW(AXP803, DC1SW, "dc1sw", NULL,
713*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_DC1SW_MASK),
714*4882a593Smuzhiyun AXP_DESC(AXP803, ALDO1, "aldo1", "aldoin", 700, 3300, 100,
715*4882a593Smuzhiyun AXP22X_ALDO1_V_OUT, AXP22X_ALDO1_V_OUT_MASK,
716*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL3, AXP806_PWR_OUT_ALDO1_MASK),
717*4882a593Smuzhiyun AXP_DESC(AXP803, ALDO2, "aldo2", "aldoin", 700, 3300, 100,
718*4882a593Smuzhiyun AXP22X_ALDO2_V_OUT, AXP22X_ALDO2_V_OUT_MASK,
719*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL3, AXP806_PWR_OUT_ALDO2_MASK),
720*4882a593Smuzhiyun AXP_DESC(AXP803, ALDO3, "aldo3", "aldoin", 700, 3300, 100,
721*4882a593Smuzhiyun AXP22X_ALDO3_V_OUT, AXP22X_ALDO3_V_OUT_MASK,
722*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL3, AXP806_PWR_OUT_ALDO3_MASK),
723*4882a593Smuzhiyun AXP_DESC(AXP803, DLDO1, "dldo1", "dldoin", 700, 3300, 100,
724*4882a593Smuzhiyun AXP22X_DLDO1_V_OUT, AXP22X_DLDO1_V_OUT_MASK,
725*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_DLDO1_MASK),
726*4882a593Smuzhiyun AXP_DESC_RANGES(AXP803, DLDO2, "dldo2", "dldoin",
727*4882a593Smuzhiyun axp803_dldo2_ranges, AXP803_DLDO2_NUM_VOLTAGES,
728*4882a593Smuzhiyun AXP22X_DLDO2_V_OUT, AXP22X_DLDO2_V_OUT_MASK,
729*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_DLDO2_MASK),
730*4882a593Smuzhiyun AXP_DESC(AXP803, DLDO3, "dldo3", "dldoin", 700, 3300, 100,
731*4882a593Smuzhiyun AXP22X_DLDO3_V_OUT, AXP22X_DLDO3_V_OUT_MASK,
732*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_DLDO3_MASK),
733*4882a593Smuzhiyun AXP_DESC(AXP803, DLDO4, "dldo4", "dldoin", 700, 3300, 100,
734*4882a593Smuzhiyun AXP22X_DLDO4_V_OUT, AXP22X_DLDO4_V_OUT_MASK,
735*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_DLDO4_MASK),
736*4882a593Smuzhiyun AXP_DESC(AXP803, ELDO1, "eldo1", "eldoin", 700, 1900, 50,
737*4882a593Smuzhiyun AXP22X_ELDO1_V_OUT, AXP22X_ELDO1_V_OUT_MASK,
738*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_ELDO1_MASK),
739*4882a593Smuzhiyun AXP_DESC(AXP803, ELDO2, "eldo2", "eldoin", 700, 1900, 50,
740*4882a593Smuzhiyun AXP22X_ELDO2_V_OUT, AXP22X_ELDO2_V_OUT_MASK,
741*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_ELDO2_MASK),
742*4882a593Smuzhiyun AXP_DESC(AXP803, ELDO3, "eldo3", "eldoin", 700, 1900, 50,
743*4882a593Smuzhiyun AXP22X_ELDO3_V_OUT, AXP22X_ELDO3_V_OUT_MASK,
744*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_ELDO3_MASK),
745*4882a593Smuzhiyun AXP_DESC(AXP803, FLDO1, "fldo1", "fldoin", 700, 1450, 50,
746*4882a593Smuzhiyun AXP803_FLDO1_V_OUT, AXP803_FLDO1_V_OUT_MASK,
747*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL3, AXP803_PWR_OUT_FLDO1_MASK),
748*4882a593Smuzhiyun AXP_DESC(AXP803, FLDO2, "fldo2", "fldoin", 700, 1450, 50,
749*4882a593Smuzhiyun AXP803_FLDO2_V_OUT, AXP803_FLDO2_V_OUT_MASK,
750*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL3, AXP803_PWR_OUT_FLDO2_MASK),
751*4882a593Smuzhiyun AXP_DESC_IO(AXP803, LDO_IO0, "ldo-io0", "ips", 700, 3300, 100,
752*4882a593Smuzhiyun AXP22X_LDO_IO0_V_OUT, AXP22X_LDO_IO0_V_OUT_MASK,
753*4882a593Smuzhiyun AXP20X_GPIO0_CTRL, AXP20X_GPIO0_FUNC_MASK,
754*4882a593Smuzhiyun AXP22X_IO_ENABLED, AXP22X_IO_DISABLED),
755*4882a593Smuzhiyun AXP_DESC_IO(AXP803, LDO_IO1, "ldo-io1", "ips", 700, 3300, 100,
756*4882a593Smuzhiyun AXP22X_LDO_IO1_V_OUT, AXP22X_LDO_IO1_V_OUT_MASK,
757*4882a593Smuzhiyun AXP20X_GPIO1_CTRL, AXP20X_GPIO1_FUNC_MASK,
758*4882a593Smuzhiyun AXP22X_IO_ENABLED, AXP22X_IO_DISABLED),
759*4882a593Smuzhiyun AXP_DESC_FIXED(AXP803, RTC_LDO, "rtc-ldo", "ips", 3000),
760*4882a593Smuzhiyun };
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun static const struct linear_range axp806_dcdca_ranges[] = {
763*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(600000,
764*4882a593Smuzhiyun AXP806_DCDCA_600mV_START,
765*4882a593Smuzhiyun AXP806_DCDCA_600mV_END,
766*4882a593Smuzhiyun 10000),
767*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(1120000,
768*4882a593Smuzhiyun AXP806_DCDCA_1120mV_START,
769*4882a593Smuzhiyun AXP806_DCDCA_1120mV_END,
770*4882a593Smuzhiyun 20000),
771*4882a593Smuzhiyun };
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun static const struct linear_range axp806_dcdcd_ranges[] = {
774*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(600000,
775*4882a593Smuzhiyun AXP806_DCDCD_600mV_START,
776*4882a593Smuzhiyun AXP806_DCDCD_600mV_END,
777*4882a593Smuzhiyun 20000),
778*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(1600000,
779*4882a593Smuzhiyun AXP806_DCDCD_1600mV_START,
780*4882a593Smuzhiyun AXP806_DCDCD_1600mV_END,
781*4882a593Smuzhiyun 100000),
782*4882a593Smuzhiyun };
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun static const struct regulator_desc axp806_regulators[] = {
785*4882a593Smuzhiyun AXP_DESC_RANGES(AXP806, DCDCA, "dcdca", "vina",
786*4882a593Smuzhiyun axp806_dcdca_ranges, AXP806_DCDCA_NUM_VOLTAGES,
787*4882a593Smuzhiyun AXP806_DCDCA_V_CTRL, AXP806_DCDCA_V_CTRL_MASK,
788*4882a593Smuzhiyun AXP806_PWR_OUT_CTRL1, AXP806_PWR_OUT_DCDCA_MASK),
789*4882a593Smuzhiyun AXP_DESC(AXP806, DCDCB, "dcdcb", "vinb", 1000, 2550, 50,
790*4882a593Smuzhiyun AXP806_DCDCB_V_CTRL, AXP806_DCDCB_V_CTRL_MASK,
791*4882a593Smuzhiyun AXP806_PWR_OUT_CTRL1, AXP806_PWR_OUT_DCDCB_MASK),
792*4882a593Smuzhiyun AXP_DESC_RANGES(AXP806, DCDCC, "dcdcc", "vinc",
793*4882a593Smuzhiyun axp806_dcdca_ranges, AXP806_DCDCA_NUM_VOLTAGES,
794*4882a593Smuzhiyun AXP806_DCDCC_V_CTRL, AXP806_DCDCC_V_CTRL_MASK,
795*4882a593Smuzhiyun AXP806_PWR_OUT_CTRL1, AXP806_PWR_OUT_DCDCC_MASK),
796*4882a593Smuzhiyun AXP_DESC_RANGES(AXP806, DCDCD, "dcdcd", "vind",
797*4882a593Smuzhiyun axp806_dcdcd_ranges, AXP806_DCDCD_NUM_VOLTAGES,
798*4882a593Smuzhiyun AXP806_DCDCD_V_CTRL, AXP806_DCDCD_V_CTRL_MASK,
799*4882a593Smuzhiyun AXP806_PWR_OUT_CTRL1, AXP806_PWR_OUT_DCDCD_MASK),
800*4882a593Smuzhiyun AXP_DESC(AXP806, DCDCE, "dcdce", "vine", 1100, 3400, 100,
801*4882a593Smuzhiyun AXP806_DCDCE_V_CTRL, AXP806_DCDCE_V_CTRL_MASK,
802*4882a593Smuzhiyun AXP806_PWR_OUT_CTRL1, AXP806_PWR_OUT_DCDCE_MASK),
803*4882a593Smuzhiyun AXP_DESC(AXP806, ALDO1, "aldo1", "aldoin", 700, 3300, 100,
804*4882a593Smuzhiyun AXP806_ALDO1_V_CTRL, AXP806_ALDO1_V_CTRL_MASK,
805*4882a593Smuzhiyun AXP806_PWR_OUT_CTRL1, AXP806_PWR_OUT_ALDO1_MASK),
806*4882a593Smuzhiyun AXP_DESC(AXP806, ALDO2, "aldo2", "aldoin", 700, 3400, 100,
807*4882a593Smuzhiyun AXP806_ALDO2_V_CTRL, AXP806_ALDO2_V_CTRL_MASK,
808*4882a593Smuzhiyun AXP806_PWR_OUT_CTRL1, AXP806_PWR_OUT_ALDO2_MASK),
809*4882a593Smuzhiyun AXP_DESC(AXP806, ALDO3, "aldo3", "aldoin", 700, 3300, 100,
810*4882a593Smuzhiyun AXP806_ALDO3_V_CTRL, AXP806_ALDO3_V_CTRL_MASK,
811*4882a593Smuzhiyun AXP806_PWR_OUT_CTRL1, AXP806_PWR_OUT_ALDO3_MASK),
812*4882a593Smuzhiyun AXP_DESC(AXP806, BLDO1, "bldo1", "bldoin", 700, 1900, 100,
813*4882a593Smuzhiyun AXP806_BLDO1_V_CTRL, AXP806_BLDO1_V_CTRL_MASK,
814*4882a593Smuzhiyun AXP806_PWR_OUT_CTRL2, AXP806_PWR_OUT_BLDO1_MASK),
815*4882a593Smuzhiyun AXP_DESC(AXP806, BLDO2, "bldo2", "bldoin", 700, 1900, 100,
816*4882a593Smuzhiyun AXP806_BLDO2_V_CTRL, AXP806_BLDO2_V_CTRL_MASK,
817*4882a593Smuzhiyun AXP806_PWR_OUT_CTRL2, AXP806_PWR_OUT_BLDO2_MASK),
818*4882a593Smuzhiyun AXP_DESC(AXP806, BLDO3, "bldo3", "bldoin", 700, 1900, 100,
819*4882a593Smuzhiyun AXP806_BLDO3_V_CTRL, AXP806_BLDO3_V_CTRL_MASK,
820*4882a593Smuzhiyun AXP806_PWR_OUT_CTRL2, AXP806_PWR_OUT_BLDO3_MASK),
821*4882a593Smuzhiyun AXP_DESC(AXP806, BLDO4, "bldo4", "bldoin", 700, 1900, 100,
822*4882a593Smuzhiyun AXP806_BLDO4_V_CTRL, AXP806_BLDO4_V_CTRL_MASK,
823*4882a593Smuzhiyun AXP806_PWR_OUT_CTRL2, AXP806_PWR_OUT_BLDO4_MASK),
824*4882a593Smuzhiyun AXP_DESC(AXP806, CLDO1, "cldo1", "cldoin", 700, 3300, 100,
825*4882a593Smuzhiyun AXP806_CLDO1_V_CTRL, AXP806_CLDO1_V_CTRL_MASK,
826*4882a593Smuzhiyun AXP806_PWR_OUT_CTRL2, AXP806_PWR_OUT_CLDO1_MASK),
827*4882a593Smuzhiyun AXP_DESC_RANGES(AXP806, CLDO2, "cldo2", "cldoin",
828*4882a593Smuzhiyun axp803_dldo2_ranges, AXP803_DLDO2_NUM_VOLTAGES,
829*4882a593Smuzhiyun AXP806_CLDO2_V_CTRL, AXP806_CLDO2_V_CTRL_MASK,
830*4882a593Smuzhiyun AXP806_PWR_OUT_CTRL2, AXP806_PWR_OUT_CLDO2_MASK),
831*4882a593Smuzhiyun AXP_DESC(AXP806, CLDO3, "cldo3", "cldoin", 700, 3300, 100,
832*4882a593Smuzhiyun AXP806_CLDO3_V_CTRL, AXP806_CLDO3_V_CTRL_MASK,
833*4882a593Smuzhiyun AXP806_PWR_OUT_CTRL2, AXP806_PWR_OUT_CLDO3_MASK),
834*4882a593Smuzhiyun AXP_DESC_SW(AXP806, SW, "sw", "swin",
835*4882a593Smuzhiyun AXP806_PWR_OUT_CTRL2, AXP806_PWR_OUT_SW_MASK),
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun static const struct linear_range axp809_dcdc4_ranges[] = {
839*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(600000,
840*4882a593Smuzhiyun AXP809_DCDC4_600mV_START,
841*4882a593Smuzhiyun AXP809_DCDC4_600mV_END,
842*4882a593Smuzhiyun 20000),
843*4882a593Smuzhiyun REGULATOR_LINEAR_RANGE(1800000,
844*4882a593Smuzhiyun AXP809_DCDC4_1800mV_START,
845*4882a593Smuzhiyun AXP809_DCDC4_1800mV_END,
846*4882a593Smuzhiyun 100000),
847*4882a593Smuzhiyun };
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun static const struct regulator_desc axp809_regulators[] = {
850*4882a593Smuzhiyun AXP_DESC(AXP809, DCDC1, "dcdc1", "vin1", 1600, 3400, 100,
851*4882a593Smuzhiyun AXP22X_DCDC1_V_OUT, AXP22X_DCDC1_V_OUT_MASK,
852*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP22X_PWR_OUT_DCDC1_MASK),
853*4882a593Smuzhiyun AXP_DESC(AXP809, DCDC2, "dcdc2", "vin2", 600, 1540, 20,
854*4882a593Smuzhiyun AXP22X_DCDC2_V_OUT, AXP22X_DCDC2_V_OUT_MASK,
855*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP22X_PWR_OUT_DCDC2_MASK),
856*4882a593Smuzhiyun AXP_DESC(AXP809, DCDC3, "dcdc3", "vin3", 600, 1860, 20,
857*4882a593Smuzhiyun AXP22X_DCDC3_V_OUT, AXP22X_DCDC3_V_OUT_MASK,
858*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP22X_PWR_OUT_DCDC3_MASK),
859*4882a593Smuzhiyun AXP_DESC_RANGES(AXP809, DCDC4, "dcdc4", "vin4",
860*4882a593Smuzhiyun axp809_dcdc4_ranges, AXP809_DCDC4_NUM_VOLTAGES,
861*4882a593Smuzhiyun AXP22X_DCDC4_V_OUT, AXP22X_DCDC4_V_OUT_MASK,
862*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP22X_PWR_OUT_DCDC4_MASK),
863*4882a593Smuzhiyun AXP_DESC(AXP809, DCDC5, "dcdc5", "vin5", 1000, 2550, 50,
864*4882a593Smuzhiyun AXP22X_DCDC5_V_OUT, AXP22X_DCDC5_V_OUT_MASK,
865*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP22X_PWR_OUT_DCDC5_MASK),
866*4882a593Smuzhiyun /* secondary switchable output of DCDC1 */
867*4882a593Smuzhiyun AXP_DESC_SW(AXP809, DC1SW, "dc1sw", NULL,
868*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_DC1SW_MASK),
869*4882a593Smuzhiyun /* LDO regulator internally chained to DCDC5 */
870*4882a593Smuzhiyun AXP_DESC(AXP809, DC5LDO, "dc5ldo", NULL, 700, 1400, 100,
871*4882a593Smuzhiyun AXP22X_DC5LDO_V_OUT, AXP22X_DC5LDO_V_OUT_MASK,
872*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP22X_PWR_OUT_DC5LDO_MASK),
873*4882a593Smuzhiyun AXP_DESC(AXP809, ALDO1, "aldo1", "aldoin", 700, 3300, 100,
874*4882a593Smuzhiyun AXP22X_ALDO1_V_OUT, AXP22X_ALDO1_V_OUT_MASK,
875*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP22X_PWR_OUT_ALDO1_MASK),
876*4882a593Smuzhiyun AXP_DESC(AXP809, ALDO2, "aldo2", "aldoin", 700, 3300, 100,
877*4882a593Smuzhiyun AXP22X_ALDO2_V_OUT, AXP22X_ALDO2_V_OUT_MASK,
878*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP22X_PWR_OUT_ALDO2_MASK),
879*4882a593Smuzhiyun AXP_DESC(AXP809, ALDO3, "aldo3", "aldoin", 700, 3300, 100,
880*4882a593Smuzhiyun AXP22X_ALDO3_V_OUT, AXP22X_ALDO3_V_OUT_MASK,
881*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_ALDO3_MASK),
882*4882a593Smuzhiyun AXP_DESC_RANGES(AXP809, DLDO1, "dldo1", "dldoin",
883*4882a593Smuzhiyun axp803_dldo2_ranges, AXP803_DLDO2_NUM_VOLTAGES,
884*4882a593Smuzhiyun AXP22X_DLDO1_V_OUT, AXP22X_DLDO1_V_OUT_MASK,
885*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_DLDO1_MASK),
886*4882a593Smuzhiyun AXP_DESC(AXP809, DLDO2, "dldo2", "dldoin", 700, 3300, 100,
887*4882a593Smuzhiyun AXP22X_DLDO2_V_OUT, AXP22X_DLDO2_V_OUT_MASK,
888*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_DLDO2_MASK),
889*4882a593Smuzhiyun AXP_DESC(AXP809, ELDO1, "eldo1", "eldoin", 700, 3300, 100,
890*4882a593Smuzhiyun AXP22X_ELDO1_V_OUT, AXP22X_ELDO1_V_OUT_MASK,
891*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_ELDO1_MASK),
892*4882a593Smuzhiyun AXP_DESC(AXP809, ELDO2, "eldo2", "eldoin", 700, 3300, 100,
893*4882a593Smuzhiyun AXP22X_ELDO2_V_OUT, AXP22X_ELDO2_V_OUT_MASK,
894*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_ELDO2_MASK),
895*4882a593Smuzhiyun AXP_DESC(AXP809, ELDO3, "eldo3", "eldoin", 700, 3300, 100,
896*4882a593Smuzhiyun AXP22X_ELDO3_V_OUT, AXP22X_ELDO3_V_OUT_MASK,
897*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_ELDO3_MASK),
898*4882a593Smuzhiyun /*
899*4882a593Smuzhiyun * Note the datasheet only guarantees reliable operation up to
900*4882a593Smuzhiyun * 3.3V, this needs to be enforced via dts provided constraints
901*4882a593Smuzhiyun */
902*4882a593Smuzhiyun AXP_DESC_IO(AXP809, LDO_IO0, "ldo_io0", "ips", 700, 3800, 100,
903*4882a593Smuzhiyun AXP22X_LDO_IO0_V_OUT, AXP22X_LDO_IO0_V_OUT_MASK,
904*4882a593Smuzhiyun AXP20X_GPIO0_CTRL, AXP20X_GPIO0_FUNC_MASK,
905*4882a593Smuzhiyun AXP22X_IO_ENABLED, AXP22X_IO_DISABLED),
906*4882a593Smuzhiyun /*
907*4882a593Smuzhiyun * Note the datasheet only guarantees reliable operation up to
908*4882a593Smuzhiyun * 3.3V, this needs to be enforced via dts provided constraints
909*4882a593Smuzhiyun */
910*4882a593Smuzhiyun AXP_DESC_IO(AXP809, LDO_IO1, "ldo_io1", "ips", 700, 3800, 100,
911*4882a593Smuzhiyun AXP22X_LDO_IO1_V_OUT, AXP22X_LDO_IO1_V_OUT_MASK,
912*4882a593Smuzhiyun AXP20X_GPIO1_CTRL, AXP20X_GPIO1_FUNC_MASK,
913*4882a593Smuzhiyun AXP22X_IO_ENABLED, AXP22X_IO_DISABLED),
914*4882a593Smuzhiyun AXP_DESC_FIXED(AXP809, RTC_LDO, "rtc_ldo", "ips", 1800),
915*4882a593Smuzhiyun AXP_DESC_SW(AXP809, SW, "sw", "swin",
916*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_SW_MASK),
917*4882a593Smuzhiyun };
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun static const struct regulator_desc axp813_regulators[] = {
920*4882a593Smuzhiyun AXP_DESC(AXP813, DCDC1, "dcdc1", "vin1", 1600, 3400, 100,
921*4882a593Smuzhiyun AXP803_DCDC1_V_OUT, AXP803_DCDC1_V_OUT_MASK,
922*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP803_PWR_OUT_DCDC1_MASK),
923*4882a593Smuzhiyun AXP_DESC_RANGES(AXP813, DCDC2, "dcdc2", "vin2",
924*4882a593Smuzhiyun axp803_dcdc234_ranges, AXP803_DCDC234_NUM_VOLTAGES,
925*4882a593Smuzhiyun AXP803_DCDC2_V_OUT, AXP803_DCDC2_V_OUT_MASK,
926*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP803_PWR_OUT_DCDC2_MASK),
927*4882a593Smuzhiyun AXP_DESC_RANGES(AXP813, DCDC3, "dcdc3", "vin3",
928*4882a593Smuzhiyun axp803_dcdc234_ranges, AXP803_DCDC234_NUM_VOLTAGES,
929*4882a593Smuzhiyun AXP803_DCDC3_V_OUT, AXP803_DCDC3_V_OUT_MASK,
930*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP803_PWR_OUT_DCDC3_MASK),
931*4882a593Smuzhiyun AXP_DESC_RANGES(AXP813, DCDC4, "dcdc4", "vin4",
932*4882a593Smuzhiyun axp803_dcdc234_ranges, AXP803_DCDC234_NUM_VOLTAGES,
933*4882a593Smuzhiyun AXP803_DCDC4_V_OUT, AXP803_DCDC4_V_OUT_MASK,
934*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP803_PWR_OUT_DCDC4_MASK),
935*4882a593Smuzhiyun AXP_DESC_RANGES(AXP813, DCDC5, "dcdc5", "vin5",
936*4882a593Smuzhiyun axp803_dcdc5_ranges, AXP803_DCDC5_NUM_VOLTAGES,
937*4882a593Smuzhiyun AXP803_DCDC5_V_OUT, AXP803_DCDC5_V_OUT_MASK,
938*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP803_PWR_OUT_DCDC5_MASK),
939*4882a593Smuzhiyun AXP_DESC_RANGES(AXP813, DCDC6, "dcdc6", "vin6",
940*4882a593Smuzhiyun axp803_dcdc6_ranges, AXP803_DCDC6_NUM_VOLTAGES,
941*4882a593Smuzhiyun AXP803_DCDC6_V_OUT, AXP803_DCDC6_V_OUT_MASK,
942*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP803_PWR_OUT_DCDC6_MASK),
943*4882a593Smuzhiyun AXP_DESC_RANGES(AXP813, DCDC7, "dcdc7", "vin7",
944*4882a593Smuzhiyun axp803_dcdc6_ranges, AXP803_DCDC6_NUM_VOLTAGES,
945*4882a593Smuzhiyun AXP813_DCDC7_V_OUT, AXP813_DCDC7_V_OUT_MASK,
946*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL1, AXP813_PWR_OUT_DCDC7_MASK),
947*4882a593Smuzhiyun AXP_DESC(AXP813, ALDO1, "aldo1", "aldoin", 700, 3300, 100,
948*4882a593Smuzhiyun AXP22X_ALDO1_V_OUT, AXP22X_ALDO1_V_OUT_MASK,
949*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL3, AXP806_PWR_OUT_ALDO1_MASK),
950*4882a593Smuzhiyun AXP_DESC(AXP813, ALDO2, "aldo2", "aldoin", 700, 3300, 100,
951*4882a593Smuzhiyun AXP22X_ALDO2_V_OUT, AXP22X_ALDO2_V_OUT_MASK,
952*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL3, AXP806_PWR_OUT_ALDO2_MASK),
953*4882a593Smuzhiyun AXP_DESC(AXP813, ALDO3, "aldo3", "aldoin", 700, 3300, 100,
954*4882a593Smuzhiyun AXP22X_ALDO3_V_OUT, AXP22X_ALDO3_V_OUT_MASK,
955*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL3, AXP806_PWR_OUT_ALDO3_MASK),
956*4882a593Smuzhiyun AXP_DESC(AXP813, DLDO1, "dldo1", "dldoin", 700, 3300, 100,
957*4882a593Smuzhiyun AXP22X_DLDO1_V_OUT, AXP22X_DLDO1_V_OUT_MASK,
958*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_DLDO1_MASK),
959*4882a593Smuzhiyun AXP_DESC_RANGES(AXP813, DLDO2, "dldo2", "dldoin",
960*4882a593Smuzhiyun axp803_dldo2_ranges, AXP803_DLDO2_NUM_VOLTAGES,
961*4882a593Smuzhiyun AXP22X_DLDO2_V_OUT, AXP22X_DLDO2_V_OUT_MASK,
962*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_DLDO2_MASK),
963*4882a593Smuzhiyun AXP_DESC(AXP813, DLDO3, "dldo3", "dldoin", 700, 3300, 100,
964*4882a593Smuzhiyun AXP22X_DLDO3_V_OUT, AXP22X_DLDO3_V_OUT_MASK,
965*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_DLDO3_MASK),
966*4882a593Smuzhiyun AXP_DESC(AXP813, DLDO4, "dldo4", "dldoin", 700, 3300, 100,
967*4882a593Smuzhiyun AXP22X_DLDO4_V_OUT, AXP22X_DLDO4_V_OUT_MASK,
968*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_DLDO4_MASK),
969*4882a593Smuzhiyun AXP_DESC(AXP813, ELDO1, "eldo1", "eldoin", 700, 1900, 50,
970*4882a593Smuzhiyun AXP22X_ELDO1_V_OUT, AXP22X_ELDO1_V_OUT_MASK,
971*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_ELDO1_MASK),
972*4882a593Smuzhiyun AXP_DESC(AXP813, ELDO2, "eldo2", "eldoin", 700, 1900, 50,
973*4882a593Smuzhiyun AXP22X_ELDO2_V_OUT, AXP22X_ELDO2_V_OUT_MASK,
974*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_ELDO2_MASK),
975*4882a593Smuzhiyun AXP_DESC(AXP813, ELDO3, "eldo3", "eldoin", 700, 1900, 50,
976*4882a593Smuzhiyun AXP22X_ELDO3_V_OUT, AXP22X_ELDO3_V_OUT_MASK,
977*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_ELDO3_MASK),
978*4882a593Smuzhiyun /* to do / check ... */
979*4882a593Smuzhiyun AXP_DESC(AXP813, FLDO1, "fldo1", "fldoin", 700, 1450, 50,
980*4882a593Smuzhiyun AXP803_FLDO1_V_OUT, AXP803_FLDO1_V_OUT_MASK,
981*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL3, AXP803_PWR_OUT_FLDO1_MASK),
982*4882a593Smuzhiyun AXP_DESC(AXP813, FLDO2, "fldo2", "fldoin", 700, 1450, 50,
983*4882a593Smuzhiyun AXP803_FLDO2_V_OUT, AXP803_FLDO2_V_OUT_MASK,
984*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL3, AXP803_PWR_OUT_FLDO2_MASK),
985*4882a593Smuzhiyun /*
986*4882a593Smuzhiyun * TODO: FLDO3 = {DCDC5, FLDOIN} / 2
987*4882a593Smuzhiyun *
988*4882a593Smuzhiyun * This means FLDO3 effectively switches supplies at runtime,
989*4882a593Smuzhiyun * something the regulator subsystem does not support.
990*4882a593Smuzhiyun */
991*4882a593Smuzhiyun AXP_DESC_FIXED(AXP813, RTC_LDO, "rtc-ldo", "ips", 1800),
992*4882a593Smuzhiyun AXP_DESC_IO(AXP813, LDO_IO0, "ldo-io0", "ips", 700, 3300, 100,
993*4882a593Smuzhiyun AXP22X_LDO_IO0_V_OUT, AXP22X_LDO_IO0_V_OUT_MASK,
994*4882a593Smuzhiyun AXP20X_GPIO0_CTRL, AXP20X_GPIO0_FUNC_MASK,
995*4882a593Smuzhiyun AXP22X_IO_ENABLED, AXP22X_IO_DISABLED),
996*4882a593Smuzhiyun AXP_DESC_IO(AXP813, LDO_IO1, "ldo-io1", "ips", 700, 3300, 100,
997*4882a593Smuzhiyun AXP22X_LDO_IO1_V_OUT, AXP22X_LDO_IO1_V_OUT_MASK,
998*4882a593Smuzhiyun AXP20X_GPIO1_CTRL, AXP20X_GPIO1_FUNC_MASK,
999*4882a593Smuzhiyun AXP22X_IO_ENABLED, AXP22X_IO_DISABLED),
1000*4882a593Smuzhiyun AXP_DESC_SW(AXP813, SW, "sw", "swin",
1001*4882a593Smuzhiyun AXP22X_PWR_OUT_CTRL2, AXP22X_PWR_OUT_DC1SW_MASK),
1002*4882a593Smuzhiyun };
1003*4882a593Smuzhiyun
axp20x_set_dcdc_freq(struct platform_device * pdev,u32 dcdcfreq)1004*4882a593Smuzhiyun static int axp20x_set_dcdc_freq(struct platform_device *pdev, u32 dcdcfreq)
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun struct axp20x_dev *axp20x = dev_get_drvdata(pdev->dev.parent);
1007*4882a593Smuzhiyun unsigned int reg = AXP20X_DCDC_FREQ;
1008*4882a593Smuzhiyun u32 min, max, def, step;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun switch (axp20x->variant) {
1011*4882a593Smuzhiyun case AXP202_ID:
1012*4882a593Smuzhiyun case AXP209_ID:
1013*4882a593Smuzhiyun min = 750;
1014*4882a593Smuzhiyun max = 1875;
1015*4882a593Smuzhiyun def = 1500;
1016*4882a593Smuzhiyun step = 75;
1017*4882a593Smuzhiyun break;
1018*4882a593Smuzhiyun case AXP803_ID:
1019*4882a593Smuzhiyun case AXP813_ID:
1020*4882a593Smuzhiyun /*
1021*4882a593Smuzhiyun * AXP803/AXP813 DCDC work frequency setting has the same
1022*4882a593Smuzhiyun * range and step as AXP22X, but at a different register.
1023*4882a593Smuzhiyun * (See include/linux/mfd/axp20x.h)
1024*4882a593Smuzhiyun */
1025*4882a593Smuzhiyun reg = AXP803_DCDC_FREQ_CTRL;
1026*4882a593Smuzhiyun fallthrough; /* to the check below */
1027*4882a593Smuzhiyun case AXP806_ID:
1028*4882a593Smuzhiyun /*
1029*4882a593Smuzhiyun * AXP806 also have DCDC work frequency setting register at a
1030*4882a593Smuzhiyun * different position.
1031*4882a593Smuzhiyun */
1032*4882a593Smuzhiyun if (axp20x->variant == AXP806_ID)
1033*4882a593Smuzhiyun reg = AXP806_DCDC_FREQ_CTRL;
1034*4882a593Smuzhiyun fallthrough;
1035*4882a593Smuzhiyun case AXP221_ID:
1036*4882a593Smuzhiyun case AXP223_ID:
1037*4882a593Smuzhiyun case AXP809_ID:
1038*4882a593Smuzhiyun min = 1800;
1039*4882a593Smuzhiyun max = 4050;
1040*4882a593Smuzhiyun def = 3000;
1041*4882a593Smuzhiyun step = 150;
1042*4882a593Smuzhiyun break;
1043*4882a593Smuzhiyun default:
1044*4882a593Smuzhiyun dev_err(&pdev->dev,
1045*4882a593Smuzhiyun "Setting DCDC frequency for unsupported AXP variant\n");
1046*4882a593Smuzhiyun return -EINVAL;
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun if (dcdcfreq == 0)
1050*4882a593Smuzhiyun dcdcfreq = def;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun if (dcdcfreq < min) {
1053*4882a593Smuzhiyun dcdcfreq = min;
1054*4882a593Smuzhiyun dev_warn(&pdev->dev, "DCDC frequency too low. Set to %ukHz\n",
1055*4882a593Smuzhiyun min);
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun if (dcdcfreq > max) {
1059*4882a593Smuzhiyun dcdcfreq = max;
1060*4882a593Smuzhiyun dev_warn(&pdev->dev, "DCDC frequency too high. Set to %ukHz\n",
1061*4882a593Smuzhiyun max);
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun dcdcfreq = (dcdcfreq - min) / step;
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun return regmap_update_bits(axp20x->regmap, reg,
1067*4882a593Smuzhiyun AXP20X_FREQ_DCDC_MASK, dcdcfreq);
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
axp20x_regulator_parse_dt(struct platform_device * pdev)1070*4882a593Smuzhiyun static int axp20x_regulator_parse_dt(struct platform_device *pdev)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun struct device_node *np, *regulators;
1073*4882a593Smuzhiyun int ret = 0;
1074*4882a593Smuzhiyun u32 dcdcfreq = 0;
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun np = of_node_get(pdev->dev.parent->of_node);
1077*4882a593Smuzhiyun if (!np)
1078*4882a593Smuzhiyun return 0;
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun regulators = of_get_child_by_name(np, "regulators");
1081*4882a593Smuzhiyun if (!regulators) {
1082*4882a593Smuzhiyun dev_warn(&pdev->dev, "regulators node not found\n");
1083*4882a593Smuzhiyun } else {
1084*4882a593Smuzhiyun of_property_read_u32(regulators, "x-powers,dcdc-freq", &dcdcfreq);
1085*4882a593Smuzhiyun ret = axp20x_set_dcdc_freq(pdev, dcdcfreq);
1086*4882a593Smuzhiyun if (ret < 0) {
1087*4882a593Smuzhiyun dev_err(&pdev->dev, "Error setting dcdc frequency: %d\n", ret);
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun of_node_put(regulators);
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun of_node_put(np);
1093*4882a593Smuzhiyun return ret;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun
axp20x_set_dcdc_workmode(struct regulator_dev * rdev,int id,u32 workmode)1096*4882a593Smuzhiyun static int axp20x_set_dcdc_workmode(struct regulator_dev *rdev, int id, u32 workmode)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun struct axp20x_dev *axp20x = rdev_get_drvdata(rdev);
1099*4882a593Smuzhiyun unsigned int reg = AXP20X_DCDC_MODE;
1100*4882a593Smuzhiyun unsigned int mask;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun switch (axp20x->variant) {
1103*4882a593Smuzhiyun case AXP202_ID:
1104*4882a593Smuzhiyun case AXP209_ID:
1105*4882a593Smuzhiyun if ((id != AXP20X_DCDC2) && (id != AXP20X_DCDC3))
1106*4882a593Smuzhiyun return -EINVAL;
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun mask = AXP20X_WORKMODE_DCDC2_MASK;
1109*4882a593Smuzhiyun if (id == AXP20X_DCDC3)
1110*4882a593Smuzhiyun mask = AXP20X_WORKMODE_DCDC3_MASK;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun workmode <<= ffs(mask) - 1;
1113*4882a593Smuzhiyun break;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun case AXP806_ID:
1116*4882a593Smuzhiyun /*
1117*4882a593Smuzhiyun * AXP806 DCDC regulator IDs have the same range as AXP22X.
1118*4882a593Smuzhiyun * (See include/linux/mfd/axp20x.h)
1119*4882a593Smuzhiyun */
1120*4882a593Smuzhiyun reg = AXP806_DCDC_MODE_CTRL2;
1121*4882a593Smuzhiyun fallthrough; /* to the check below */
1122*4882a593Smuzhiyun case AXP221_ID:
1123*4882a593Smuzhiyun case AXP223_ID:
1124*4882a593Smuzhiyun case AXP809_ID:
1125*4882a593Smuzhiyun if (id < AXP22X_DCDC1 || id > AXP22X_DCDC5)
1126*4882a593Smuzhiyun return -EINVAL;
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun mask = AXP22X_WORKMODE_DCDCX_MASK(id - AXP22X_DCDC1);
1129*4882a593Smuzhiyun workmode <<= id - AXP22X_DCDC1;
1130*4882a593Smuzhiyun break;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun case AXP803_ID:
1133*4882a593Smuzhiyun if (id < AXP803_DCDC1 || id > AXP803_DCDC6)
1134*4882a593Smuzhiyun return -EINVAL;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun mask = AXP22X_WORKMODE_DCDCX_MASK(id - AXP803_DCDC1);
1137*4882a593Smuzhiyun workmode <<= id - AXP803_DCDC1;
1138*4882a593Smuzhiyun break;
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun case AXP813_ID:
1141*4882a593Smuzhiyun if (id < AXP813_DCDC1 || id > AXP813_DCDC7)
1142*4882a593Smuzhiyun return -EINVAL;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun mask = AXP22X_WORKMODE_DCDCX_MASK(id - AXP813_DCDC1);
1145*4882a593Smuzhiyun workmode <<= id - AXP813_DCDC1;
1146*4882a593Smuzhiyun break;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun default:
1149*4882a593Smuzhiyun /* should not happen */
1150*4882a593Smuzhiyun WARN_ON(1);
1151*4882a593Smuzhiyun return -EINVAL;
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun return regmap_update_bits(rdev->regmap, reg, mask, workmode);
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun /*
1158*4882a593Smuzhiyun * This function checks whether a regulator is part of a poly-phase
1159*4882a593Smuzhiyun * output setup based on the registers settings. Returns true if it is.
1160*4882a593Smuzhiyun */
axp20x_is_polyphase_slave(struct axp20x_dev * axp20x,int id)1161*4882a593Smuzhiyun static bool axp20x_is_polyphase_slave(struct axp20x_dev *axp20x, int id)
1162*4882a593Smuzhiyun {
1163*4882a593Smuzhiyun u32 reg = 0;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun /*
1166*4882a593Smuzhiyun * Currently in our supported AXP variants, only AXP803, AXP806,
1167*4882a593Smuzhiyun * and AXP813 have polyphase regulators.
1168*4882a593Smuzhiyun */
1169*4882a593Smuzhiyun switch (axp20x->variant) {
1170*4882a593Smuzhiyun case AXP803_ID:
1171*4882a593Smuzhiyun case AXP813_ID:
1172*4882a593Smuzhiyun regmap_read(axp20x->regmap, AXP803_POLYPHASE_CTRL, ®);
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun switch (id) {
1175*4882a593Smuzhiyun case AXP803_DCDC3:
1176*4882a593Smuzhiyun return !!(reg & AXP803_DCDC23_POLYPHASE_DUAL);
1177*4882a593Smuzhiyun case AXP803_DCDC6:
1178*4882a593Smuzhiyun return !!(reg & AXP803_DCDC56_POLYPHASE_DUAL);
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun break;
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun case AXP806_ID:
1183*4882a593Smuzhiyun regmap_read(axp20x->regmap, AXP806_DCDC_MODE_CTRL2, ®);
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun switch (id) {
1186*4882a593Smuzhiyun case AXP806_DCDCB:
1187*4882a593Smuzhiyun return (((reg & AXP806_DCDCABC_POLYPHASE_MASK) ==
1188*4882a593Smuzhiyun AXP806_DCDCAB_POLYPHASE_DUAL) ||
1189*4882a593Smuzhiyun ((reg & AXP806_DCDCABC_POLYPHASE_MASK) ==
1190*4882a593Smuzhiyun AXP806_DCDCABC_POLYPHASE_TRI));
1191*4882a593Smuzhiyun case AXP806_DCDCC:
1192*4882a593Smuzhiyun return ((reg & AXP806_DCDCABC_POLYPHASE_MASK) ==
1193*4882a593Smuzhiyun AXP806_DCDCABC_POLYPHASE_TRI);
1194*4882a593Smuzhiyun case AXP806_DCDCE:
1195*4882a593Smuzhiyun return !!(reg & AXP806_DCDCDE_POLYPHASE_DUAL);
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun break;
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun default:
1200*4882a593Smuzhiyun return false;
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun return false;
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun
axp20x_regulator_probe(struct platform_device * pdev)1206*4882a593Smuzhiyun static int axp20x_regulator_probe(struct platform_device *pdev)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun struct regulator_dev *rdev;
1209*4882a593Smuzhiyun struct axp20x_dev *axp20x = dev_get_drvdata(pdev->dev.parent);
1210*4882a593Smuzhiyun const struct regulator_desc *regulators;
1211*4882a593Smuzhiyun struct regulator_config config = {
1212*4882a593Smuzhiyun .dev = pdev->dev.parent,
1213*4882a593Smuzhiyun .regmap = axp20x->regmap,
1214*4882a593Smuzhiyun .driver_data = axp20x,
1215*4882a593Smuzhiyun };
1216*4882a593Smuzhiyun int ret, i, nregulators;
1217*4882a593Smuzhiyun u32 workmode;
1218*4882a593Smuzhiyun const char *dcdc1_name = axp22x_regulators[AXP22X_DCDC1].name;
1219*4882a593Smuzhiyun const char *dcdc5_name = axp22x_regulators[AXP22X_DCDC5].name;
1220*4882a593Smuzhiyun bool drivevbus = false;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun switch (axp20x->variant) {
1223*4882a593Smuzhiyun case AXP202_ID:
1224*4882a593Smuzhiyun case AXP209_ID:
1225*4882a593Smuzhiyun regulators = axp20x_regulators;
1226*4882a593Smuzhiyun nregulators = AXP20X_REG_ID_MAX;
1227*4882a593Smuzhiyun break;
1228*4882a593Smuzhiyun case AXP221_ID:
1229*4882a593Smuzhiyun case AXP223_ID:
1230*4882a593Smuzhiyun regulators = axp22x_regulators;
1231*4882a593Smuzhiyun nregulators = AXP22X_REG_ID_MAX;
1232*4882a593Smuzhiyun drivevbus = of_property_read_bool(pdev->dev.parent->of_node,
1233*4882a593Smuzhiyun "x-powers,drive-vbus-en");
1234*4882a593Smuzhiyun break;
1235*4882a593Smuzhiyun case AXP803_ID:
1236*4882a593Smuzhiyun regulators = axp803_regulators;
1237*4882a593Smuzhiyun nregulators = AXP803_REG_ID_MAX;
1238*4882a593Smuzhiyun drivevbus = of_property_read_bool(pdev->dev.parent->of_node,
1239*4882a593Smuzhiyun "x-powers,drive-vbus-en");
1240*4882a593Smuzhiyun break;
1241*4882a593Smuzhiyun case AXP806_ID:
1242*4882a593Smuzhiyun regulators = axp806_regulators;
1243*4882a593Smuzhiyun nregulators = AXP806_REG_ID_MAX;
1244*4882a593Smuzhiyun break;
1245*4882a593Smuzhiyun case AXP809_ID:
1246*4882a593Smuzhiyun regulators = axp809_regulators;
1247*4882a593Smuzhiyun nregulators = AXP809_REG_ID_MAX;
1248*4882a593Smuzhiyun break;
1249*4882a593Smuzhiyun case AXP813_ID:
1250*4882a593Smuzhiyun regulators = axp813_regulators;
1251*4882a593Smuzhiyun nregulators = AXP813_REG_ID_MAX;
1252*4882a593Smuzhiyun drivevbus = of_property_read_bool(pdev->dev.parent->of_node,
1253*4882a593Smuzhiyun "x-powers,drive-vbus-en");
1254*4882a593Smuzhiyun break;
1255*4882a593Smuzhiyun default:
1256*4882a593Smuzhiyun dev_err(&pdev->dev, "Unsupported AXP variant: %ld\n",
1257*4882a593Smuzhiyun axp20x->variant);
1258*4882a593Smuzhiyun return -EINVAL;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun /* This only sets the dcdc freq. Ignore any errors */
1262*4882a593Smuzhiyun axp20x_regulator_parse_dt(pdev);
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun for (i = 0; i < nregulators; i++) {
1265*4882a593Smuzhiyun const struct regulator_desc *desc = ®ulators[i];
1266*4882a593Smuzhiyun struct regulator_desc *new_desc;
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun /*
1269*4882a593Smuzhiyun * If this regulator is a slave in a poly-phase setup,
1270*4882a593Smuzhiyun * skip it, as its controls are bound to the master
1271*4882a593Smuzhiyun * regulator and won't work.
1272*4882a593Smuzhiyun */
1273*4882a593Smuzhiyun if (axp20x_is_polyphase_slave(axp20x, i))
1274*4882a593Smuzhiyun continue;
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun /* Support for AXP813's FLDO3 is not implemented */
1277*4882a593Smuzhiyun if (axp20x->variant == AXP813_ID && i == AXP813_FLDO3)
1278*4882a593Smuzhiyun continue;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun /*
1281*4882a593Smuzhiyun * Regulators DC1SW and DC5LDO are connected internally,
1282*4882a593Smuzhiyun * so we have to handle their supply names separately.
1283*4882a593Smuzhiyun *
1284*4882a593Smuzhiyun * We always register the regulators in proper sequence,
1285*4882a593Smuzhiyun * so the supply names are correctly read. See the last
1286*4882a593Smuzhiyun * part of this loop to see where we save the DT defined
1287*4882a593Smuzhiyun * name.
1288*4882a593Smuzhiyun */
1289*4882a593Smuzhiyun if ((regulators == axp22x_regulators && i == AXP22X_DC1SW) ||
1290*4882a593Smuzhiyun (regulators == axp803_regulators && i == AXP803_DC1SW) ||
1291*4882a593Smuzhiyun (regulators == axp809_regulators && i == AXP809_DC1SW)) {
1292*4882a593Smuzhiyun new_desc = devm_kzalloc(&pdev->dev, sizeof(*desc),
1293*4882a593Smuzhiyun GFP_KERNEL);
1294*4882a593Smuzhiyun if (!new_desc)
1295*4882a593Smuzhiyun return -ENOMEM;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun *new_desc = regulators[i];
1298*4882a593Smuzhiyun new_desc->supply_name = dcdc1_name;
1299*4882a593Smuzhiyun desc = new_desc;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun if ((regulators == axp22x_regulators && i == AXP22X_DC5LDO) ||
1303*4882a593Smuzhiyun (regulators == axp809_regulators && i == AXP809_DC5LDO)) {
1304*4882a593Smuzhiyun new_desc = devm_kzalloc(&pdev->dev, sizeof(*desc),
1305*4882a593Smuzhiyun GFP_KERNEL);
1306*4882a593Smuzhiyun if (!new_desc)
1307*4882a593Smuzhiyun return -ENOMEM;
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun *new_desc = regulators[i];
1310*4882a593Smuzhiyun new_desc->supply_name = dcdc5_name;
1311*4882a593Smuzhiyun desc = new_desc;
1312*4882a593Smuzhiyun }
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun rdev = devm_regulator_register(&pdev->dev, desc, &config);
1315*4882a593Smuzhiyun if (IS_ERR(rdev)) {
1316*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to register %s\n",
1317*4882a593Smuzhiyun regulators[i].name);
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun return PTR_ERR(rdev);
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun ret = of_property_read_u32(rdev->dev.of_node,
1323*4882a593Smuzhiyun "x-powers,dcdc-workmode",
1324*4882a593Smuzhiyun &workmode);
1325*4882a593Smuzhiyun if (!ret) {
1326*4882a593Smuzhiyun if (axp20x_set_dcdc_workmode(rdev, i, workmode))
1327*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to set workmode on %s\n",
1328*4882a593Smuzhiyun rdev->desc->name);
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun /*
1332*4882a593Smuzhiyun * Save AXP22X DCDC1 / DCDC5 regulator names for later.
1333*4882a593Smuzhiyun */
1334*4882a593Smuzhiyun if ((regulators == axp22x_regulators && i == AXP22X_DCDC1) ||
1335*4882a593Smuzhiyun (regulators == axp809_regulators && i == AXP809_DCDC1))
1336*4882a593Smuzhiyun of_property_read_string(rdev->dev.of_node,
1337*4882a593Smuzhiyun "regulator-name",
1338*4882a593Smuzhiyun &dcdc1_name);
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun if ((regulators == axp22x_regulators && i == AXP22X_DCDC5) ||
1341*4882a593Smuzhiyun (regulators == axp809_regulators && i == AXP809_DCDC5))
1342*4882a593Smuzhiyun of_property_read_string(rdev->dev.of_node,
1343*4882a593Smuzhiyun "regulator-name",
1344*4882a593Smuzhiyun &dcdc5_name);
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun if (drivevbus) {
1348*4882a593Smuzhiyun /* Change N_VBUSEN sense pin to DRIVEVBUS output pin */
1349*4882a593Smuzhiyun regmap_update_bits(axp20x->regmap, AXP20X_OVER_TMP,
1350*4882a593Smuzhiyun AXP22X_MISC_N_VBUSEN_FUNC, 0);
1351*4882a593Smuzhiyun rdev = devm_regulator_register(&pdev->dev,
1352*4882a593Smuzhiyun &axp22x_drivevbus_regulator,
1353*4882a593Smuzhiyun &config);
1354*4882a593Smuzhiyun if (IS_ERR(rdev)) {
1355*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to register drivevbus\n");
1356*4882a593Smuzhiyun return PTR_ERR(rdev);
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun return 0;
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun static struct platform_driver axp20x_regulator_driver = {
1364*4882a593Smuzhiyun .probe = axp20x_regulator_probe,
1365*4882a593Smuzhiyun .driver = {
1366*4882a593Smuzhiyun .name = "axp20x-regulator",
1367*4882a593Smuzhiyun },
1368*4882a593Smuzhiyun };
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun module_platform_driver(axp20x_regulator_driver);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1373*4882a593Smuzhiyun MODULE_AUTHOR("Carlo Caione <carlo@caione.org>");
1374*4882a593Smuzhiyun MODULE_DESCRIPTION("Regulator Driver for AXP20X PMIC");
1375*4882a593Smuzhiyun MODULE_ALIAS("platform:axp20x-regulator");
1376