1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * RapidIO Tsi57x switch family support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2009-2010 Integrated Device Technology, Inc.
6*4882a593Smuzhiyun * Alexandre Bounine <alexandre.bounine@idt.com>
7*4882a593Smuzhiyun * - Added EM support
8*4882a593Smuzhiyun * - Modified switch operations initialization.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Copyright 2005 MontaVista Software, Inc.
11*4882a593Smuzhiyun * Matt Porter <mporter@kernel.crashing.org>
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/rio.h>
15*4882a593Smuzhiyun #include <linux/rio_drv.h>
16*4882a593Smuzhiyun #include <linux/rio_ids.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include "../rio.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* Global (broadcast) route registers */
22*4882a593Smuzhiyun #define SPBC_ROUTE_CFG_DESTID 0x10070
23*4882a593Smuzhiyun #define SPBC_ROUTE_CFG_PORT 0x10074
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* Per port route registers */
26*4882a593Smuzhiyun #define SPP_ROUTE_CFG_DESTID(n) (0x11070 + 0x100*n)
27*4882a593Smuzhiyun #define SPP_ROUTE_CFG_PORT(n) (0x11074 + 0x100*n)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define TSI578_SP_MODE(n) (0x11004 + n*0x100)
30*4882a593Smuzhiyun #define TSI578_SP_MODE_GLBL 0x10004
31*4882a593Smuzhiyun #define TSI578_SP_MODE_PW_DIS 0x08000000
32*4882a593Smuzhiyun #define TSI578_SP_MODE_LUT_512 0x01000000
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define TSI578_SP_CTL_INDEP(n) (0x13004 + n*0x100)
35*4882a593Smuzhiyun #define TSI578_SP_LUT_PEINF(n) (0x13010 + n*0x100)
36*4882a593Smuzhiyun #define TSI578_SP_CS_TX(n) (0x13014 + n*0x100)
37*4882a593Smuzhiyun #define TSI578_SP_INT_STATUS(n) (0x13018 + n*0x100)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define TSI578_GLBL_ROUTE_BASE 0x10078
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static int
tsi57x_route_add_entry(struct rio_mport * mport,u16 destid,u8 hopcount,u16 table,u16 route_destid,u8 route_port)42*4882a593Smuzhiyun tsi57x_route_add_entry(struct rio_mport *mport, u16 destid, u8 hopcount,
43*4882a593Smuzhiyun u16 table, u16 route_destid, u8 route_port)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun if (table == RIO_GLOBAL_TABLE) {
46*4882a593Smuzhiyun rio_mport_write_config_32(mport, destid, hopcount,
47*4882a593Smuzhiyun SPBC_ROUTE_CFG_DESTID, route_destid);
48*4882a593Smuzhiyun rio_mport_write_config_32(mport, destid, hopcount,
49*4882a593Smuzhiyun SPBC_ROUTE_CFG_PORT, route_port);
50*4882a593Smuzhiyun } else {
51*4882a593Smuzhiyun rio_mport_write_config_32(mport, destid, hopcount,
52*4882a593Smuzhiyun SPP_ROUTE_CFG_DESTID(table), route_destid);
53*4882a593Smuzhiyun rio_mport_write_config_32(mport, destid, hopcount,
54*4882a593Smuzhiyun SPP_ROUTE_CFG_PORT(table), route_port);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun udelay(10);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun return 0;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static int
tsi57x_route_get_entry(struct rio_mport * mport,u16 destid,u8 hopcount,u16 table,u16 route_destid,u8 * route_port)63*4882a593Smuzhiyun tsi57x_route_get_entry(struct rio_mport *mport, u16 destid, u8 hopcount,
64*4882a593Smuzhiyun u16 table, u16 route_destid, u8 *route_port)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun int ret = 0;
67*4882a593Smuzhiyun u32 result;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun if (table == RIO_GLOBAL_TABLE) {
70*4882a593Smuzhiyun /* Use local RT of the ingress port to avoid possible
71*4882a593Smuzhiyun race condition */
72*4882a593Smuzhiyun rio_mport_read_config_32(mport, destid, hopcount,
73*4882a593Smuzhiyun RIO_SWP_INFO_CAR, &result);
74*4882a593Smuzhiyun table = (result & RIO_SWP_INFO_PORT_NUM_MASK);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun rio_mport_write_config_32(mport, destid, hopcount,
78*4882a593Smuzhiyun SPP_ROUTE_CFG_DESTID(table), route_destid);
79*4882a593Smuzhiyun rio_mport_read_config_32(mport, destid, hopcount,
80*4882a593Smuzhiyun SPP_ROUTE_CFG_PORT(table), &result);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun *route_port = (u8)result;
83*4882a593Smuzhiyun if (*route_port > 15)
84*4882a593Smuzhiyun ret = -1;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return ret;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static int
tsi57x_route_clr_table(struct rio_mport * mport,u16 destid,u8 hopcount,u16 table)90*4882a593Smuzhiyun tsi57x_route_clr_table(struct rio_mport *mport, u16 destid, u8 hopcount,
91*4882a593Smuzhiyun u16 table)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun u32 route_idx;
94*4882a593Smuzhiyun u32 lut_size;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun lut_size = (mport->sys_size) ? 0x1ff : 0xff;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun if (table == RIO_GLOBAL_TABLE) {
99*4882a593Smuzhiyun rio_mport_write_config_32(mport, destid, hopcount,
100*4882a593Smuzhiyun SPBC_ROUTE_CFG_DESTID, 0x80000000);
101*4882a593Smuzhiyun for (route_idx = 0; route_idx <= lut_size; route_idx++)
102*4882a593Smuzhiyun rio_mport_write_config_32(mport, destid, hopcount,
103*4882a593Smuzhiyun SPBC_ROUTE_CFG_PORT,
104*4882a593Smuzhiyun RIO_INVALID_ROUTE);
105*4882a593Smuzhiyun } else {
106*4882a593Smuzhiyun rio_mport_write_config_32(mport, destid, hopcount,
107*4882a593Smuzhiyun SPP_ROUTE_CFG_DESTID(table), 0x80000000);
108*4882a593Smuzhiyun for (route_idx = 0; route_idx <= lut_size; route_idx++)
109*4882a593Smuzhiyun rio_mport_write_config_32(mport, destid, hopcount,
110*4882a593Smuzhiyun SPP_ROUTE_CFG_PORT(table) , RIO_INVALID_ROUTE);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun return 0;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static int
tsi57x_set_domain(struct rio_mport * mport,u16 destid,u8 hopcount,u8 sw_domain)117*4882a593Smuzhiyun tsi57x_set_domain(struct rio_mport *mport, u16 destid, u8 hopcount,
118*4882a593Smuzhiyun u8 sw_domain)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun u32 regval;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /*
123*4882a593Smuzhiyun * Switch domain configuration operates only at global level
124*4882a593Smuzhiyun */
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* Turn off flat (LUT_512) mode */
127*4882a593Smuzhiyun rio_mport_read_config_32(mport, destid, hopcount,
128*4882a593Smuzhiyun TSI578_SP_MODE_GLBL, ®val);
129*4882a593Smuzhiyun rio_mport_write_config_32(mport, destid, hopcount, TSI578_SP_MODE_GLBL,
130*4882a593Smuzhiyun regval & ~TSI578_SP_MODE_LUT_512);
131*4882a593Smuzhiyun /* Set switch domain base */
132*4882a593Smuzhiyun rio_mport_write_config_32(mport, destid, hopcount,
133*4882a593Smuzhiyun TSI578_GLBL_ROUTE_BASE,
134*4882a593Smuzhiyun (u32)(sw_domain << 24));
135*4882a593Smuzhiyun return 0;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun static int
tsi57x_get_domain(struct rio_mport * mport,u16 destid,u8 hopcount,u8 * sw_domain)139*4882a593Smuzhiyun tsi57x_get_domain(struct rio_mport *mport, u16 destid, u8 hopcount,
140*4882a593Smuzhiyun u8 *sw_domain)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun u32 regval;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /*
145*4882a593Smuzhiyun * Switch domain configuration operates only at global level
146*4882a593Smuzhiyun */
147*4882a593Smuzhiyun rio_mport_read_config_32(mport, destid, hopcount,
148*4882a593Smuzhiyun TSI578_GLBL_ROUTE_BASE, ®val);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun *sw_domain = (u8)(regval >> 24);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun static int
tsi57x_em_init(struct rio_dev * rdev)156*4882a593Smuzhiyun tsi57x_em_init(struct rio_dev *rdev)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun u32 regval;
159*4882a593Smuzhiyun int portnum;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun pr_debug("TSI578 %s [%d:%d]\n", __func__, rdev->destid, rdev->hopcount);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun for (portnum = 0;
164*4882a593Smuzhiyun portnum < RIO_GET_TOTAL_PORTS(rdev->swpinfo); portnum++) {
165*4882a593Smuzhiyun /* Make sure that Port-Writes are enabled (for all ports) */
166*4882a593Smuzhiyun rio_read_config_32(rdev,
167*4882a593Smuzhiyun TSI578_SP_MODE(portnum), ®val);
168*4882a593Smuzhiyun rio_write_config_32(rdev,
169*4882a593Smuzhiyun TSI578_SP_MODE(portnum),
170*4882a593Smuzhiyun regval & ~TSI578_SP_MODE_PW_DIS);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* Clear all pending interrupts */
173*4882a593Smuzhiyun rio_read_config_32(rdev,
174*4882a593Smuzhiyun RIO_DEV_PORT_N_ERR_STS_CSR(rdev, portnum),
175*4882a593Smuzhiyun ®val);
176*4882a593Smuzhiyun rio_write_config_32(rdev,
177*4882a593Smuzhiyun RIO_DEV_PORT_N_ERR_STS_CSR(rdev, portnum),
178*4882a593Smuzhiyun regval & 0x07120214);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun rio_read_config_32(rdev,
181*4882a593Smuzhiyun TSI578_SP_INT_STATUS(portnum), ®val);
182*4882a593Smuzhiyun rio_write_config_32(rdev,
183*4882a593Smuzhiyun TSI578_SP_INT_STATUS(portnum),
184*4882a593Smuzhiyun regval & 0x000700bd);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* Enable all interrupts to allow ports to send a port-write */
187*4882a593Smuzhiyun rio_read_config_32(rdev,
188*4882a593Smuzhiyun TSI578_SP_CTL_INDEP(portnum), ®val);
189*4882a593Smuzhiyun rio_write_config_32(rdev,
190*4882a593Smuzhiyun TSI578_SP_CTL_INDEP(portnum),
191*4882a593Smuzhiyun regval | 0x000b0000);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* Skip next (odd) port if the current port is in x4 mode */
194*4882a593Smuzhiyun rio_read_config_32(rdev,
195*4882a593Smuzhiyun RIO_DEV_PORT_N_CTL_CSR(rdev, portnum),
196*4882a593Smuzhiyun ®val);
197*4882a593Smuzhiyun if ((regval & RIO_PORT_N_CTL_PWIDTH) == RIO_PORT_N_CTL_PWIDTH_4)
198*4882a593Smuzhiyun portnum++;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* set TVAL = ~50us */
202*4882a593Smuzhiyun rio_write_config_32(rdev,
203*4882a593Smuzhiyun rdev->phys_efptr + RIO_PORT_LINKTO_CTL_CSR, 0x9a << 8);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun return 0;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun static int
tsi57x_em_handler(struct rio_dev * rdev,u8 portnum)209*4882a593Smuzhiyun tsi57x_em_handler(struct rio_dev *rdev, u8 portnum)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun struct rio_mport *mport = rdev->net->hport;
212*4882a593Smuzhiyun u32 intstat, err_status;
213*4882a593Smuzhiyun int sendcount, checkcount;
214*4882a593Smuzhiyun u8 route_port;
215*4882a593Smuzhiyun u32 regval;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun rio_read_config_32(rdev,
218*4882a593Smuzhiyun RIO_DEV_PORT_N_ERR_STS_CSR(rdev, portnum),
219*4882a593Smuzhiyun &err_status);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun if ((err_status & RIO_PORT_N_ERR_STS_PORT_OK) &&
222*4882a593Smuzhiyun (err_status & (RIO_PORT_N_ERR_STS_OUT_ES |
223*4882a593Smuzhiyun RIO_PORT_N_ERR_STS_INP_ES))) {
224*4882a593Smuzhiyun /* Remove any queued packets by locking/unlocking port */
225*4882a593Smuzhiyun rio_read_config_32(rdev,
226*4882a593Smuzhiyun RIO_DEV_PORT_N_CTL_CSR(rdev, portnum),
227*4882a593Smuzhiyun ®val);
228*4882a593Smuzhiyun if (!(regval & RIO_PORT_N_CTL_LOCKOUT)) {
229*4882a593Smuzhiyun rio_write_config_32(rdev,
230*4882a593Smuzhiyun RIO_DEV_PORT_N_CTL_CSR(rdev, portnum),
231*4882a593Smuzhiyun regval | RIO_PORT_N_CTL_LOCKOUT);
232*4882a593Smuzhiyun udelay(50);
233*4882a593Smuzhiyun rio_write_config_32(rdev,
234*4882a593Smuzhiyun RIO_DEV_PORT_N_CTL_CSR(rdev, portnum),
235*4882a593Smuzhiyun regval);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* Read from link maintenance response register to clear
239*4882a593Smuzhiyun * valid bit
240*4882a593Smuzhiyun */
241*4882a593Smuzhiyun rio_read_config_32(rdev,
242*4882a593Smuzhiyun RIO_DEV_PORT_N_MNT_RSP_CSR(rdev, portnum),
243*4882a593Smuzhiyun ®val);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* Send a Packet-Not-Accepted/Link-Request-Input-Status control
246*4882a593Smuzhiyun * symbol to recover from IES/OES
247*4882a593Smuzhiyun */
248*4882a593Smuzhiyun sendcount = 3;
249*4882a593Smuzhiyun while (sendcount) {
250*4882a593Smuzhiyun rio_write_config_32(rdev,
251*4882a593Smuzhiyun TSI578_SP_CS_TX(portnum), 0x40fc8000);
252*4882a593Smuzhiyun checkcount = 3;
253*4882a593Smuzhiyun while (checkcount--) {
254*4882a593Smuzhiyun udelay(50);
255*4882a593Smuzhiyun rio_read_config_32(rdev,
256*4882a593Smuzhiyun RIO_DEV_PORT_N_MNT_RSP_CSR(rdev,
257*4882a593Smuzhiyun portnum),
258*4882a593Smuzhiyun ®val);
259*4882a593Smuzhiyun if (regval & RIO_PORT_N_MNT_RSP_RVAL)
260*4882a593Smuzhiyun goto exit_es;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun sendcount--;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun exit_es:
268*4882a593Smuzhiyun /* Clear implementation specific error status bits */
269*4882a593Smuzhiyun rio_read_config_32(rdev, TSI578_SP_INT_STATUS(portnum), &intstat);
270*4882a593Smuzhiyun pr_debug("TSI578[%x:%x] SP%d_INT_STATUS=0x%08x\n",
271*4882a593Smuzhiyun rdev->destid, rdev->hopcount, portnum, intstat);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (intstat & 0x10000) {
274*4882a593Smuzhiyun rio_read_config_32(rdev,
275*4882a593Smuzhiyun TSI578_SP_LUT_PEINF(portnum), ®val);
276*4882a593Smuzhiyun regval = (mport->sys_size) ? (regval >> 16) : (regval >> 24);
277*4882a593Smuzhiyun route_port = rdev->rswitch->route_table[regval];
278*4882a593Smuzhiyun pr_debug("RIO: TSI578[%s] P%d LUT Parity Error (destID=%d)\n",
279*4882a593Smuzhiyun rio_name(rdev), portnum, regval);
280*4882a593Smuzhiyun tsi57x_route_add_entry(mport, rdev->destid, rdev->hopcount,
281*4882a593Smuzhiyun RIO_GLOBAL_TABLE, regval, route_port);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun rio_write_config_32(rdev, TSI578_SP_INT_STATUS(portnum),
285*4882a593Smuzhiyun intstat & 0x000700bd);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun return 0;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun static struct rio_switch_ops tsi57x_switch_ops = {
291*4882a593Smuzhiyun .owner = THIS_MODULE,
292*4882a593Smuzhiyun .add_entry = tsi57x_route_add_entry,
293*4882a593Smuzhiyun .get_entry = tsi57x_route_get_entry,
294*4882a593Smuzhiyun .clr_table = tsi57x_route_clr_table,
295*4882a593Smuzhiyun .set_domain = tsi57x_set_domain,
296*4882a593Smuzhiyun .get_domain = tsi57x_get_domain,
297*4882a593Smuzhiyun .em_init = tsi57x_em_init,
298*4882a593Smuzhiyun .em_handle = tsi57x_em_handler,
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun
tsi57x_probe(struct rio_dev * rdev,const struct rio_device_id * id)301*4882a593Smuzhiyun static int tsi57x_probe(struct rio_dev *rdev, const struct rio_device_id *id)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun pr_debug("RIO: %s for %s\n", __func__, rio_name(rdev));
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun spin_lock(&rdev->rswitch->lock);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun if (rdev->rswitch->ops) {
308*4882a593Smuzhiyun spin_unlock(&rdev->rswitch->lock);
309*4882a593Smuzhiyun return -EINVAL;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun rdev->rswitch->ops = &tsi57x_switch_ops;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if (rdev->do_enum) {
314*4882a593Smuzhiyun /* Ensure that default routing is disabled on startup */
315*4882a593Smuzhiyun rio_write_config_32(rdev, RIO_STD_RTE_DEFAULT_PORT,
316*4882a593Smuzhiyun RIO_INVALID_ROUTE);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun spin_unlock(&rdev->rswitch->lock);
320*4882a593Smuzhiyun return 0;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
tsi57x_remove(struct rio_dev * rdev)323*4882a593Smuzhiyun static void tsi57x_remove(struct rio_dev *rdev)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun pr_debug("RIO: %s for %s\n", __func__, rio_name(rdev));
326*4882a593Smuzhiyun spin_lock(&rdev->rswitch->lock);
327*4882a593Smuzhiyun if (rdev->rswitch->ops != &tsi57x_switch_ops) {
328*4882a593Smuzhiyun spin_unlock(&rdev->rswitch->lock);
329*4882a593Smuzhiyun return;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun rdev->rswitch->ops = NULL;
332*4882a593Smuzhiyun spin_unlock(&rdev->rswitch->lock);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun static const struct rio_device_id tsi57x_id_table[] = {
336*4882a593Smuzhiyun {RIO_DEVICE(RIO_DID_TSI572, RIO_VID_TUNDRA)},
337*4882a593Smuzhiyun {RIO_DEVICE(RIO_DID_TSI574, RIO_VID_TUNDRA)},
338*4882a593Smuzhiyun {RIO_DEVICE(RIO_DID_TSI577, RIO_VID_TUNDRA)},
339*4882a593Smuzhiyun {RIO_DEVICE(RIO_DID_TSI578, RIO_VID_TUNDRA)},
340*4882a593Smuzhiyun { 0, } /* terminate list */
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun static struct rio_driver tsi57x_driver = {
344*4882a593Smuzhiyun .name = "tsi57x",
345*4882a593Smuzhiyun .id_table = tsi57x_id_table,
346*4882a593Smuzhiyun .probe = tsi57x_probe,
347*4882a593Smuzhiyun .remove = tsi57x_remove,
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun
tsi57x_init(void)350*4882a593Smuzhiyun static int __init tsi57x_init(void)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun return rio_register_driver(&tsi57x_driver);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
tsi57x_exit(void)355*4882a593Smuzhiyun static void __exit tsi57x_exit(void)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun rio_unregister_driver(&tsi57x_driver);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun device_initcall(tsi57x_init);
361*4882a593Smuzhiyun module_exit(tsi57x_exit);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun MODULE_DESCRIPTION("IDT Tsi57x Serial RapidIO switch family driver");
364*4882a593Smuzhiyun MODULE_AUTHOR("Integrated Device Technology, Inc.");
365*4882a593Smuzhiyun MODULE_LICENSE("GPL");
366