1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * IDT RXS Gen.3 Serial RapidIO switch family support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2016 Integrated Device Technology, Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/stat.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/rio.h>
11*4882a593Smuzhiyun #include <linux/rio_drv.h>
12*4882a593Smuzhiyun #include <linux/rio_ids.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <asm/page.h>
16*4882a593Smuzhiyun #include "../rio.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define RIO_EM_PW_STAT 0x40020
19*4882a593Smuzhiyun #define RIO_PW_CTL 0x40204
20*4882a593Smuzhiyun #define RIO_PW_CTL_PW_TMR 0xffffff00
21*4882a593Smuzhiyun #define RIO_PW_ROUTE 0x40208
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define RIO_EM_DEV_INT_EN 0x40030
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define RIO_PLM_SPx_IMP_SPEC_CTL(x) (0x10100 + (x)*0x100)
26*4882a593Smuzhiyun #define RIO_PLM_SPx_IMP_SPEC_CTL_SOFT_RST 0x02000000
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define RIO_PLM_SPx_PW_EN(x) (0x10118 + (x)*0x100)
29*4882a593Smuzhiyun #define RIO_PLM_SPx_PW_EN_OK2U 0x40000000
30*4882a593Smuzhiyun #define RIO_PLM_SPx_PW_EN_LINIT 0x10000000
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define RIO_BC_L2_Gn_ENTRYx_CSR(n, x) (0x31000 + (n)*0x400 + (x)*0x4)
33*4882a593Smuzhiyun #define RIO_SPx_L2_Gn_ENTRYy_CSR(x, n, y) \
34*4882a593Smuzhiyun (0x51000 + (x)*0x2000 + (n)*0x400 + (y)*0x4)
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static int
idtg3_route_add_entry(struct rio_mport * mport,u16 destid,u8 hopcount,u16 table,u16 route_destid,u8 route_port)37*4882a593Smuzhiyun idtg3_route_add_entry(struct rio_mport *mport, u16 destid, u8 hopcount,
38*4882a593Smuzhiyun u16 table, u16 route_destid, u8 route_port)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun u32 rval;
41*4882a593Smuzhiyun u32 entry = route_port;
42*4882a593Smuzhiyun int err = 0;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun pr_debug("RIO: %s t=0x%x did_%x to p_%x\n",
45*4882a593Smuzhiyun __func__, table, route_destid, entry);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun if (route_destid > 0xFF)
48*4882a593Smuzhiyun return -EINVAL;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun if (route_port == RIO_INVALID_ROUTE)
51*4882a593Smuzhiyun entry = RIO_RT_ENTRY_DROP_PKT;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun if (table == RIO_GLOBAL_TABLE) {
54*4882a593Smuzhiyun /* Use broadcast register to update all per-port tables */
55*4882a593Smuzhiyun err = rio_mport_write_config_32(mport, destid, hopcount,
56*4882a593Smuzhiyun RIO_BC_L2_Gn_ENTRYx_CSR(0, route_destid),
57*4882a593Smuzhiyun entry);
58*4882a593Smuzhiyun return err;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun * Verify that specified port/table number is valid
63*4882a593Smuzhiyun */
64*4882a593Smuzhiyun err = rio_mport_read_config_32(mport, destid, hopcount,
65*4882a593Smuzhiyun RIO_SWP_INFO_CAR, &rval);
66*4882a593Smuzhiyun if (err)
67*4882a593Smuzhiyun return err;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun if (table >= RIO_GET_TOTAL_PORTS(rval))
70*4882a593Smuzhiyun return -EINVAL;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun err = rio_mport_write_config_32(mport, destid, hopcount,
73*4882a593Smuzhiyun RIO_SPx_L2_Gn_ENTRYy_CSR(table, 0, route_destid),
74*4882a593Smuzhiyun entry);
75*4882a593Smuzhiyun return err;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun static int
idtg3_route_get_entry(struct rio_mport * mport,u16 destid,u8 hopcount,u16 table,u16 route_destid,u8 * route_port)79*4882a593Smuzhiyun idtg3_route_get_entry(struct rio_mport *mport, u16 destid, u8 hopcount,
80*4882a593Smuzhiyun u16 table, u16 route_destid, u8 *route_port)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun u32 rval;
83*4882a593Smuzhiyun int err;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if (route_destid > 0xFF)
86*4882a593Smuzhiyun return -EINVAL;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun err = rio_mport_read_config_32(mport, destid, hopcount,
89*4882a593Smuzhiyun RIO_SWP_INFO_CAR, &rval);
90*4882a593Smuzhiyun if (err)
91*4882a593Smuzhiyun return err;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun * This switch device does not have the dedicated global routing table.
95*4882a593Smuzhiyun * It is substituted by reading routing table of the ingress port of
96*4882a593Smuzhiyun * maintenance read requests.
97*4882a593Smuzhiyun */
98*4882a593Smuzhiyun if (table == RIO_GLOBAL_TABLE)
99*4882a593Smuzhiyun table = RIO_GET_PORT_NUM(rval);
100*4882a593Smuzhiyun else if (table >= RIO_GET_TOTAL_PORTS(rval))
101*4882a593Smuzhiyun return -EINVAL;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun err = rio_mport_read_config_32(mport, destid, hopcount,
104*4882a593Smuzhiyun RIO_SPx_L2_Gn_ENTRYy_CSR(table, 0, route_destid),
105*4882a593Smuzhiyun &rval);
106*4882a593Smuzhiyun if (err)
107*4882a593Smuzhiyun return err;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun if (rval == RIO_RT_ENTRY_DROP_PKT)
110*4882a593Smuzhiyun *route_port = RIO_INVALID_ROUTE;
111*4882a593Smuzhiyun else
112*4882a593Smuzhiyun *route_port = (u8)rval;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun return 0;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static int
idtg3_route_clr_table(struct rio_mport * mport,u16 destid,u8 hopcount,u16 table)118*4882a593Smuzhiyun idtg3_route_clr_table(struct rio_mport *mport, u16 destid, u8 hopcount,
119*4882a593Smuzhiyun u16 table)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun u32 i;
122*4882a593Smuzhiyun u32 rval;
123*4882a593Smuzhiyun int err;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun if (table == RIO_GLOBAL_TABLE) {
126*4882a593Smuzhiyun for (i = 0; i <= 0xff; i++) {
127*4882a593Smuzhiyun err = rio_mport_write_config_32(mport, destid, hopcount,
128*4882a593Smuzhiyun RIO_BC_L2_Gn_ENTRYx_CSR(0, i),
129*4882a593Smuzhiyun RIO_RT_ENTRY_DROP_PKT);
130*4882a593Smuzhiyun if (err)
131*4882a593Smuzhiyun break;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun return err;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun err = rio_mport_read_config_32(mport, destid, hopcount,
138*4882a593Smuzhiyun RIO_SWP_INFO_CAR, &rval);
139*4882a593Smuzhiyun if (err)
140*4882a593Smuzhiyun return err;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun if (table >= RIO_GET_TOTAL_PORTS(rval))
143*4882a593Smuzhiyun return -EINVAL;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun for (i = 0; i <= 0xff; i++) {
146*4882a593Smuzhiyun err = rio_mport_write_config_32(mport, destid, hopcount,
147*4882a593Smuzhiyun RIO_SPx_L2_Gn_ENTRYy_CSR(table, 0, i),
148*4882a593Smuzhiyun RIO_RT_ENTRY_DROP_PKT);
149*4882a593Smuzhiyun if (err)
150*4882a593Smuzhiyun break;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun return err;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /*
157*4882a593Smuzhiyun * This routine performs device-specific initialization only.
158*4882a593Smuzhiyun * All standard EM configuration should be performed at upper level.
159*4882a593Smuzhiyun */
160*4882a593Smuzhiyun static int
idtg3_em_init(struct rio_dev * rdev)161*4882a593Smuzhiyun idtg3_em_init(struct rio_dev *rdev)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun int i, tmp;
164*4882a593Smuzhiyun u32 rval;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun pr_debug("RIO: %s [%d:%d]\n", __func__, rdev->destid, rdev->hopcount);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* Disable assertion of interrupt signal */
169*4882a593Smuzhiyun rio_write_config_32(rdev, RIO_EM_DEV_INT_EN, 0);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Disable port-write event notifications during initialization */
172*4882a593Smuzhiyun rio_write_config_32(rdev, rdev->em_efptr + RIO_EM_PW_TX_CTRL,
173*4882a593Smuzhiyun RIO_EM_PW_TX_CTRL_PW_DIS);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* Configure Port-Write notifications for hot-swap events */
176*4882a593Smuzhiyun tmp = RIO_GET_TOTAL_PORTS(rdev->swpinfo);
177*4882a593Smuzhiyun for (i = 0; i < tmp; i++) {
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun rio_read_config_32(rdev,
180*4882a593Smuzhiyun RIO_DEV_PORT_N_ERR_STS_CSR(rdev, i),
181*4882a593Smuzhiyun &rval);
182*4882a593Smuzhiyun if (rval & RIO_PORT_N_ERR_STS_PORT_UA)
183*4882a593Smuzhiyun continue;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* Clear events signaled before enabling notification */
186*4882a593Smuzhiyun rio_write_config_32(rdev,
187*4882a593Smuzhiyun rdev->em_efptr + RIO_EM_PN_ERR_DETECT(i), 0);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* Enable event notifications */
190*4882a593Smuzhiyun rio_write_config_32(rdev,
191*4882a593Smuzhiyun rdev->em_efptr + RIO_EM_PN_ERRRATE_EN(i),
192*4882a593Smuzhiyun RIO_EM_PN_ERRRATE_EN_OK2U | RIO_EM_PN_ERRRATE_EN_U2OK);
193*4882a593Smuzhiyun /* Enable port-write generation on events */
194*4882a593Smuzhiyun rio_write_config_32(rdev, RIO_PLM_SPx_PW_EN(i),
195*4882a593Smuzhiyun RIO_PLM_SPx_PW_EN_OK2U | RIO_PLM_SPx_PW_EN_LINIT);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Set Port-Write destination port */
200*4882a593Smuzhiyun tmp = RIO_GET_PORT_NUM(rdev->swpinfo);
201*4882a593Smuzhiyun rio_write_config_32(rdev, RIO_PW_ROUTE, 1 << tmp);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* Enable sending port-write event notifications */
205*4882a593Smuzhiyun rio_write_config_32(rdev, rdev->em_efptr + RIO_EM_PW_TX_CTRL, 0);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* set TVAL = ~50us */
208*4882a593Smuzhiyun rio_write_config_32(rdev,
209*4882a593Smuzhiyun rdev->phys_efptr + RIO_PORT_LINKTO_CTL_CSR, 0x8e << 8);
210*4882a593Smuzhiyun return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /*
215*4882a593Smuzhiyun * idtg3_em_handler - device-specific error handler
216*4882a593Smuzhiyun *
217*4882a593Smuzhiyun * If the link is down (PORT_UNINIT) does nothing - this is considered
218*4882a593Smuzhiyun * as link partner removal from the port.
219*4882a593Smuzhiyun *
220*4882a593Smuzhiyun * If the link is up (PORT_OK) - situation is handled as *new* device insertion.
221*4882a593Smuzhiyun * In this case ERR_STOP bits are cleared by issuing soft reset command to the
222*4882a593Smuzhiyun * reporting port. Inbound and outbound ackIDs are cleared by the reset as well.
223*4882a593Smuzhiyun * This way the port is synchronized with freshly inserted device (assuming it
224*4882a593Smuzhiyun * was reset/powered-up on insertion).
225*4882a593Smuzhiyun *
226*4882a593Smuzhiyun * TODO: This is not sufficient in a situation when a link between two devices
227*4882a593Smuzhiyun * was down and up again (e.g. cable disconnect). For that situation full ackID
228*4882a593Smuzhiyun * realignment process has to be implemented.
229*4882a593Smuzhiyun */
230*4882a593Smuzhiyun static int
idtg3_em_handler(struct rio_dev * rdev,u8 pnum)231*4882a593Smuzhiyun idtg3_em_handler(struct rio_dev *rdev, u8 pnum)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun u32 err_status;
234*4882a593Smuzhiyun u32 rval;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun rio_read_config_32(rdev,
237*4882a593Smuzhiyun RIO_DEV_PORT_N_ERR_STS_CSR(rdev, pnum),
238*4882a593Smuzhiyun &err_status);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* Do nothing for device/link removal */
241*4882a593Smuzhiyun if (err_status & RIO_PORT_N_ERR_STS_PORT_UNINIT)
242*4882a593Smuzhiyun return 0;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* When link is OK we have a device insertion.
245*4882a593Smuzhiyun * Request port soft reset to clear errors if they present.
246*4882a593Smuzhiyun * Inbound and outbound ackIDs will be 0 after reset.
247*4882a593Smuzhiyun */
248*4882a593Smuzhiyun if (err_status & (RIO_PORT_N_ERR_STS_OUT_ES |
249*4882a593Smuzhiyun RIO_PORT_N_ERR_STS_INP_ES)) {
250*4882a593Smuzhiyun rio_read_config_32(rdev, RIO_PLM_SPx_IMP_SPEC_CTL(pnum), &rval);
251*4882a593Smuzhiyun rio_write_config_32(rdev, RIO_PLM_SPx_IMP_SPEC_CTL(pnum),
252*4882a593Smuzhiyun rval | RIO_PLM_SPx_IMP_SPEC_CTL_SOFT_RST);
253*4882a593Smuzhiyun udelay(10);
254*4882a593Smuzhiyun rio_write_config_32(rdev, RIO_PLM_SPx_IMP_SPEC_CTL(pnum), rval);
255*4882a593Smuzhiyun msleep(500);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return 0;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun static struct rio_switch_ops idtg3_switch_ops = {
262*4882a593Smuzhiyun .owner = THIS_MODULE,
263*4882a593Smuzhiyun .add_entry = idtg3_route_add_entry,
264*4882a593Smuzhiyun .get_entry = idtg3_route_get_entry,
265*4882a593Smuzhiyun .clr_table = idtg3_route_clr_table,
266*4882a593Smuzhiyun .em_init = idtg3_em_init,
267*4882a593Smuzhiyun .em_handle = idtg3_em_handler,
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
idtg3_probe(struct rio_dev * rdev,const struct rio_device_id * id)270*4882a593Smuzhiyun static int idtg3_probe(struct rio_dev *rdev, const struct rio_device_id *id)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun pr_debug("RIO: %s for %s\n", __func__, rio_name(rdev));
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun spin_lock(&rdev->rswitch->lock);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun if (rdev->rswitch->ops) {
277*4882a593Smuzhiyun spin_unlock(&rdev->rswitch->lock);
278*4882a593Smuzhiyun return -EINVAL;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun rdev->rswitch->ops = &idtg3_switch_ops;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (rdev->do_enum) {
284*4882a593Smuzhiyun /* Disable hierarchical routing support: Existing fabric
285*4882a593Smuzhiyun * enumeration/discovery process (see rio-scan.c) uses 8-bit
286*4882a593Smuzhiyun * flat destination ID routing only.
287*4882a593Smuzhiyun */
288*4882a593Smuzhiyun rio_write_config_32(rdev, 0x5000 + RIO_BC_RT_CTL_CSR, 0);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun spin_unlock(&rdev->rswitch->lock);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun return 0;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
idtg3_remove(struct rio_dev * rdev)296*4882a593Smuzhiyun static void idtg3_remove(struct rio_dev *rdev)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun pr_debug("RIO: %s for %s\n", __func__, rio_name(rdev));
299*4882a593Smuzhiyun spin_lock(&rdev->rswitch->lock);
300*4882a593Smuzhiyun if (rdev->rswitch->ops == &idtg3_switch_ops)
301*4882a593Smuzhiyun rdev->rswitch->ops = NULL;
302*4882a593Smuzhiyun spin_unlock(&rdev->rswitch->lock);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /*
306*4882a593Smuzhiyun * Gen3 switches repeat sending PW messages until a corresponding event flag
307*4882a593Smuzhiyun * is cleared. Use shutdown notification to disable generation of port-write
308*4882a593Smuzhiyun * messages if their destination node is shut down.
309*4882a593Smuzhiyun */
idtg3_shutdown(struct rio_dev * rdev)310*4882a593Smuzhiyun static void idtg3_shutdown(struct rio_dev *rdev)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun int i;
313*4882a593Smuzhiyun u32 rval;
314*4882a593Smuzhiyun u16 destid;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /* Currently the enumerator node acts also as PW handler */
317*4882a593Smuzhiyun if (!rdev->do_enum)
318*4882a593Smuzhiyun return;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun pr_debug("RIO: %s(%s)\n", __func__, rio_name(rdev));
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun rio_read_config_32(rdev, RIO_PW_ROUTE, &rval);
323*4882a593Smuzhiyun i = RIO_GET_PORT_NUM(rdev->swpinfo);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* Check port-write destination port */
326*4882a593Smuzhiyun if (!((1 << i) & rval))
327*4882a593Smuzhiyun return;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* Disable sending port-write event notifications if PW destID
330*4882a593Smuzhiyun * matches to one of the enumerator node
331*4882a593Smuzhiyun */
332*4882a593Smuzhiyun rio_read_config_32(rdev, rdev->em_efptr + RIO_EM_PW_TGT_DEVID, &rval);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun if (rval & RIO_EM_PW_TGT_DEVID_DEV16)
335*4882a593Smuzhiyun destid = rval >> 16;
336*4882a593Smuzhiyun else
337*4882a593Smuzhiyun destid = ((rval & RIO_EM_PW_TGT_DEVID_D8) >> 16);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (rdev->net->hport->host_deviceid == destid) {
340*4882a593Smuzhiyun rio_write_config_32(rdev,
341*4882a593Smuzhiyun rdev->em_efptr + RIO_EM_PW_TX_CTRL, 0);
342*4882a593Smuzhiyun pr_debug("RIO: %s(%s) PW transmission disabled\n",
343*4882a593Smuzhiyun __func__, rio_name(rdev));
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun static const struct rio_device_id idtg3_id_table[] = {
348*4882a593Smuzhiyun {RIO_DEVICE(RIO_DID_IDTRXS1632, RIO_VID_IDT)},
349*4882a593Smuzhiyun {RIO_DEVICE(RIO_DID_IDTRXS2448, RIO_VID_IDT)},
350*4882a593Smuzhiyun { 0, } /* terminate list */
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun static struct rio_driver idtg3_driver = {
354*4882a593Smuzhiyun .name = "idt_gen3",
355*4882a593Smuzhiyun .id_table = idtg3_id_table,
356*4882a593Smuzhiyun .probe = idtg3_probe,
357*4882a593Smuzhiyun .remove = idtg3_remove,
358*4882a593Smuzhiyun .shutdown = idtg3_shutdown,
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
idtg3_init(void)361*4882a593Smuzhiyun static int __init idtg3_init(void)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun return rio_register_driver(&idtg3_driver);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
idtg3_exit(void)366*4882a593Smuzhiyun static void __exit idtg3_exit(void)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun pr_debug("RIO: %s\n", __func__);
369*4882a593Smuzhiyun rio_unregister_driver(&idtg3_driver);
370*4882a593Smuzhiyun pr_debug("RIO: %s done\n", __func__);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun device_initcall(idtg3_init);
374*4882a593Smuzhiyun module_exit(idtg3_exit);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun MODULE_DESCRIPTION("IDT RXS Gen.3 Serial RapidIO switch family driver");
377*4882a593Smuzhiyun MODULE_AUTHOR("Integrated Device Technology, Inc.");
378*4882a593Smuzhiyun MODULE_LICENSE("GPL");
379