1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * IDT CPS Gen.2 Serial RapidIO switch family support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2010 Integrated Device Technology, Inc.
6*4882a593Smuzhiyun * Alexandre Bounine <alexandre.bounine@idt.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/stat.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/rio.h>
12*4882a593Smuzhiyun #include <linux/rio_drv.h>
13*4882a593Smuzhiyun #include <linux/rio_ids.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <asm/page.h>
17*4882a593Smuzhiyun #include "../rio.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define LOCAL_RTE_CONF_DESTID_SEL 0x010070
20*4882a593Smuzhiyun #define LOCAL_RTE_CONF_DESTID_SEL_PSEL 0x0000001f
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define IDT_LT_ERR_REPORT_EN 0x03100c
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define IDT_PORT_ERR_REPORT_EN(n) (0x031044 + (n)*0x40)
25*4882a593Smuzhiyun #define IDT_PORT_ERR_REPORT_EN_BC 0x03ff04
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define IDT_PORT_ISERR_REPORT_EN(n) (0x03104C + (n)*0x40)
28*4882a593Smuzhiyun #define IDT_PORT_ISERR_REPORT_EN_BC 0x03ff0c
29*4882a593Smuzhiyun #define IDT_PORT_INIT_TX_ACQUIRED 0x00000020
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define IDT_LANE_ERR_REPORT_EN(n) (0x038010 + (n)*0x100)
32*4882a593Smuzhiyun #define IDT_LANE_ERR_REPORT_EN_BC 0x03ff10
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define IDT_DEV_CTRL_1 0xf2000c
35*4882a593Smuzhiyun #define IDT_DEV_CTRL_1_GENPW 0x02000000
36*4882a593Smuzhiyun #define IDT_DEV_CTRL_1_PRSTBEH 0x00000001
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define IDT_CFGBLK_ERR_CAPTURE_EN 0x020008
39*4882a593Smuzhiyun #define IDT_CFGBLK_ERR_REPORT 0xf20014
40*4882a593Smuzhiyun #define IDT_CFGBLK_ERR_REPORT_GENPW 0x00000002
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define IDT_AUX_PORT_ERR_CAP_EN 0x020000
43*4882a593Smuzhiyun #define IDT_AUX_ERR_REPORT_EN 0xf20018
44*4882a593Smuzhiyun #define IDT_AUX_PORT_ERR_LOG_I2C 0x00000002
45*4882a593Smuzhiyun #define IDT_AUX_PORT_ERR_LOG_JTAG 0x00000001
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define IDT_ISLTL_ADDRESS_CAP 0x021014
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define IDT_RIO_DOMAIN 0xf20020
50*4882a593Smuzhiyun #define IDT_RIO_DOMAIN_MASK 0x000000ff
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define IDT_PW_INFO_CSR 0xf20024
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define IDT_SOFT_RESET 0xf20040
55*4882a593Smuzhiyun #define IDT_SOFT_RESET_REQ 0x00030097
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define IDT_I2C_MCTRL 0xf20050
58*4882a593Smuzhiyun #define IDT_I2C_MCTRL_GENPW 0x04000000
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define IDT_JTAG_CTRL 0xf2005c
61*4882a593Smuzhiyun #define IDT_JTAG_CTRL_GENPW 0x00000002
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define IDT_LANE_CTRL(n) (0xff8000 + (n)*0x100)
64*4882a593Smuzhiyun #define IDT_LANE_CTRL_BC 0xffff00
65*4882a593Smuzhiyun #define IDT_LANE_CTRL_GENPW 0x00200000
66*4882a593Smuzhiyun #define IDT_LANE_DFE_1_BC 0xffff18
67*4882a593Smuzhiyun #define IDT_LANE_DFE_2_BC 0xffff1c
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define IDT_PORT_OPS(n) (0xf40004 + (n)*0x100)
70*4882a593Smuzhiyun #define IDT_PORT_OPS_GENPW 0x08000000
71*4882a593Smuzhiyun #define IDT_PORT_OPS_PL_ELOG 0x00000040
72*4882a593Smuzhiyun #define IDT_PORT_OPS_LL_ELOG 0x00000020
73*4882a593Smuzhiyun #define IDT_PORT_OPS_LT_ELOG 0x00000010
74*4882a593Smuzhiyun #define IDT_PORT_OPS_BC 0xf4ff04
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define IDT_PORT_ISERR_DET(n) (0xf40008 + (n)*0x100)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define IDT_ERR_CAP 0xfd0000
79*4882a593Smuzhiyun #define IDT_ERR_CAP_LOG_OVERWR 0x00000004
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define IDT_ERR_RD 0xfd0004
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define IDT_DEFAULT_ROUTE 0xde
84*4882a593Smuzhiyun #define IDT_NO_ROUTE 0xdf
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static int
idtg2_route_add_entry(struct rio_mport * mport,u16 destid,u8 hopcount,u16 table,u16 route_destid,u8 route_port)87*4882a593Smuzhiyun idtg2_route_add_entry(struct rio_mport *mport, u16 destid, u8 hopcount,
88*4882a593Smuzhiyun u16 table, u16 route_destid, u8 route_port)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun * Select routing table to update
92*4882a593Smuzhiyun */
93*4882a593Smuzhiyun if (table == RIO_GLOBAL_TABLE)
94*4882a593Smuzhiyun table = 0;
95*4882a593Smuzhiyun else
96*4882a593Smuzhiyun table++;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun if (route_port == RIO_INVALID_ROUTE)
99*4882a593Smuzhiyun route_port = IDT_DEFAULT_ROUTE;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun rio_mport_write_config_32(mport, destid, hopcount,
102*4882a593Smuzhiyun LOCAL_RTE_CONF_DESTID_SEL, table);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /*
105*4882a593Smuzhiyun * Program destination port for the specified destID
106*4882a593Smuzhiyun */
107*4882a593Smuzhiyun rio_mport_write_config_32(mport, destid, hopcount,
108*4882a593Smuzhiyun RIO_STD_RTE_CONF_DESTID_SEL_CSR,
109*4882a593Smuzhiyun (u32)route_destid);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun rio_mport_write_config_32(mport, destid, hopcount,
112*4882a593Smuzhiyun RIO_STD_RTE_CONF_PORT_SEL_CSR,
113*4882a593Smuzhiyun (u32)route_port);
114*4882a593Smuzhiyun udelay(10);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static int
idtg2_route_get_entry(struct rio_mport * mport,u16 destid,u8 hopcount,u16 table,u16 route_destid,u8 * route_port)120*4882a593Smuzhiyun idtg2_route_get_entry(struct rio_mport *mport, u16 destid, u8 hopcount,
121*4882a593Smuzhiyun u16 table, u16 route_destid, u8 *route_port)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun u32 result;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun * Select routing table to read
127*4882a593Smuzhiyun */
128*4882a593Smuzhiyun if (table == RIO_GLOBAL_TABLE)
129*4882a593Smuzhiyun table = 0;
130*4882a593Smuzhiyun else
131*4882a593Smuzhiyun table++;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun rio_mport_write_config_32(mport, destid, hopcount,
134*4882a593Smuzhiyun LOCAL_RTE_CONF_DESTID_SEL, table);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun rio_mport_write_config_32(mport, destid, hopcount,
137*4882a593Smuzhiyun RIO_STD_RTE_CONF_DESTID_SEL_CSR,
138*4882a593Smuzhiyun route_destid);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun rio_mport_read_config_32(mport, destid, hopcount,
141*4882a593Smuzhiyun RIO_STD_RTE_CONF_PORT_SEL_CSR, &result);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (IDT_DEFAULT_ROUTE == (u8)result || IDT_NO_ROUTE == (u8)result)
144*4882a593Smuzhiyun *route_port = RIO_INVALID_ROUTE;
145*4882a593Smuzhiyun else
146*4882a593Smuzhiyun *route_port = (u8)result;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun return 0;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun static int
idtg2_route_clr_table(struct rio_mport * mport,u16 destid,u8 hopcount,u16 table)152*4882a593Smuzhiyun idtg2_route_clr_table(struct rio_mport *mport, u16 destid, u8 hopcount,
153*4882a593Smuzhiyun u16 table)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun u32 i;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun * Select routing table to read
159*4882a593Smuzhiyun */
160*4882a593Smuzhiyun if (table == RIO_GLOBAL_TABLE)
161*4882a593Smuzhiyun table = 0;
162*4882a593Smuzhiyun else
163*4882a593Smuzhiyun table++;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun rio_mport_write_config_32(mport, destid, hopcount,
166*4882a593Smuzhiyun LOCAL_RTE_CONF_DESTID_SEL, table);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun for (i = RIO_STD_RTE_CONF_EXTCFGEN;
169*4882a593Smuzhiyun i <= (RIO_STD_RTE_CONF_EXTCFGEN | 0xff);) {
170*4882a593Smuzhiyun rio_mport_write_config_32(mport, destid, hopcount,
171*4882a593Smuzhiyun RIO_STD_RTE_CONF_DESTID_SEL_CSR, i);
172*4882a593Smuzhiyun rio_mport_write_config_32(mport, destid, hopcount,
173*4882a593Smuzhiyun RIO_STD_RTE_CONF_PORT_SEL_CSR,
174*4882a593Smuzhiyun (IDT_DEFAULT_ROUTE << 24) | (IDT_DEFAULT_ROUTE << 16) |
175*4882a593Smuzhiyun (IDT_DEFAULT_ROUTE << 8) | IDT_DEFAULT_ROUTE);
176*4882a593Smuzhiyun i += 4;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun return 0;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static int
idtg2_set_domain(struct rio_mport * mport,u16 destid,u8 hopcount,u8 sw_domain)184*4882a593Smuzhiyun idtg2_set_domain(struct rio_mport *mport, u16 destid, u8 hopcount,
185*4882a593Smuzhiyun u8 sw_domain)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun /*
188*4882a593Smuzhiyun * Switch domain configuration operates only at global level
189*4882a593Smuzhiyun */
190*4882a593Smuzhiyun rio_mport_write_config_32(mport, destid, hopcount,
191*4882a593Smuzhiyun IDT_RIO_DOMAIN, (u32)sw_domain);
192*4882a593Smuzhiyun return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun static int
idtg2_get_domain(struct rio_mport * mport,u16 destid,u8 hopcount,u8 * sw_domain)196*4882a593Smuzhiyun idtg2_get_domain(struct rio_mport *mport, u16 destid, u8 hopcount,
197*4882a593Smuzhiyun u8 *sw_domain)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun u32 regval;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun * Switch domain configuration operates only at global level
203*4882a593Smuzhiyun */
204*4882a593Smuzhiyun rio_mport_read_config_32(mport, destid, hopcount,
205*4882a593Smuzhiyun IDT_RIO_DOMAIN, ®val);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun *sw_domain = (u8)(regval & 0xff);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun return 0;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun static int
idtg2_em_init(struct rio_dev * rdev)213*4882a593Smuzhiyun idtg2_em_init(struct rio_dev *rdev)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun u32 regval;
216*4882a593Smuzhiyun int i, tmp;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /*
219*4882a593Smuzhiyun * This routine performs device-specific initialization only.
220*4882a593Smuzhiyun * All standard EM configuration should be performed at upper level.
221*4882a593Smuzhiyun */
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun pr_debug("RIO: %s [%d:%d]\n", __func__, rdev->destid, rdev->hopcount);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* Set Port-Write info CSR: PRIO=3 and CRF=1 */
226*4882a593Smuzhiyun rio_write_config_32(rdev, IDT_PW_INFO_CSR, 0x0000e000);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /*
229*4882a593Smuzhiyun * Configure LT LAYER error reporting.
230*4882a593Smuzhiyun */
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* Enable standard (RIO.p8) error reporting */
233*4882a593Smuzhiyun rio_write_config_32(rdev, IDT_LT_ERR_REPORT_EN,
234*4882a593Smuzhiyun REM_LTL_ERR_ILLTRAN | REM_LTL_ERR_UNSOLR |
235*4882a593Smuzhiyun REM_LTL_ERR_UNSUPTR);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* Use Port-Writes for LT layer error reporting.
238*4882a593Smuzhiyun * Enable per-port reset
239*4882a593Smuzhiyun */
240*4882a593Smuzhiyun rio_read_config_32(rdev, IDT_DEV_CTRL_1, ®val);
241*4882a593Smuzhiyun rio_write_config_32(rdev, IDT_DEV_CTRL_1,
242*4882a593Smuzhiyun regval | IDT_DEV_CTRL_1_GENPW | IDT_DEV_CTRL_1_PRSTBEH);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun * Configure PORT error reporting.
246*4882a593Smuzhiyun */
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* Report all RIO.p8 errors supported by device */
249*4882a593Smuzhiyun rio_write_config_32(rdev, IDT_PORT_ERR_REPORT_EN_BC, 0x807e8037);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* Configure reporting of implementation specific errors/events */
252*4882a593Smuzhiyun rio_write_config_32(rdev, IDT_PORT_ISERR_REPORT_EN_BC,
253*4882a593Smuzhiyun IDT_PORT_INIT_TX_ACQUIRED);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* Use Port-Writes for port error reporting and enable error logging */
256*4882a593Smuzhiyun tmp = RIO_GET_TOTAL_PORTS(rdev->swpinfo);
257*4882a593Smuzhiyun for (i = 0; i < tmp; i++) {
258*4882a593Smuzhiyun rio_read_config_32(rdev, IDT_PORT_OPS(i), ®val);
259*4882a593Smuzhiyun rio_write_config_32(rdev,
260*4882a593Smuzhiyun IDT_PORT_OPS(i), regval | IDT_PORT_OPS_GENPW |
261*4882a593Smuzhiyun IDT_PORT_OPS_PL_ELOG |
262*4882a593Smuzhiyun IDT_PORT_OPS_LL_ELOG |
263*4882a593Smuzhiyun IDT_PORT_OPS_LT_ELOG);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun /* Overwrite error log if full */
266*4882a593Smuzhiyun rio_write_config_32(rdev, IDT_ERR_CAP, IDT_ERR_CAP_LOG_OVERWR);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /*
269*4882a593Smuzhiyun * Configure LANE error reporting.
270*4882a593Smuzhiyun */
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* Disable line error reporting */
273*4882a593Smuzhiyun rio_write_config_32(rdev, IDT_LANE_ERR_REPORT_EN_BC, 0);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /* Use Port-Writes for lane error reporting (when enabled)
276*4882a593Smuzhiyun * (do per-lane update because lanes may have different configuration)
277*4882a593Smuzhiyun */
278*4882a593Smuzhiyun tmp = (rdev->did == RIO_DID_IDTCPS1848) ? 48 : 16;
279*4882a593Smuzhiyun for (i = 0; i < tmp; i++) {
280*4882a593Smuzhiyun rio_read_config_32(rdev, IDT_LANE_CTRL(i), ®val);
281*4882a593Smuzhiyun rio_write_config_32(rdev, IDT_LANE_CTRL(i),
282*4882a593Smuzhiyun regval | IDT_LANE_CTRL_GENPW);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /*
286*4882a593Smuzhiyun * Configure AUX error reporting.
287*4882a593Smuzhiyun */
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* Disable JTAG and I2C Error capture */
290*4882a593Smuzhiyun rio_write_config_32(rdev, IDT_AUX_PORT_ERR_CAP_EN, 0);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* Disable JTAG and I2C Error reporting/logging */
293*4882a593Smuzhiyun rio_write_config_32(rdev, IDT_AUX_ERR_REPORT_EN, 0);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* Disable Port-Write notification from JTAG */
296*4882a593Smuzhiyun rio_write_config_32(rdev, IDT_JTAG_CTRL, 0);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* Disable Port-Write notification from I2C */
299*4882a593Smuzhiyun rio_read_config_32(rdev, IDT_I2C_MCTRL, ®val);
300*4882a593Smuzhiyun rio_write_config_32(rdev, IDT_I2C_MCTRL, regval & ~IDT_I2C_MCTRL_GENPW);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /*
303*4882a593Smuzhiyun * Configure CFG_BLK error reporting.
304*4882a593Smuzhiyun */
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* Disable Configuration Block error capture */
307*4882a593Smuzhiyun rio_write_config_32(rdev, IDT_CFGBLK_ERR_CAPTURE_EN, 0);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* Disable Port-Writes for Configuration Block error reporting */
310*4882a593Smuzhiyun rio_read_config_32(rdev, IDT_CFGBLK_ERR_REPORT, ®val);
311*4882a593Smuzhiyun rio_write_config_32(rdev, IDT_CFGBLK_ERR_REPORT,
312*4882a593Smuzhiyun regval & ~IDT_CFGBLK_ERR_REPORT_GENPW);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* set TVAL = ~50us */
315*4882a593Smuzhiyun rio_write_config_32(rdev,
316*4882a593Smuzhiyun rdev->phys_efptr + RIO_PORT_LINKTO_CTL_CSR, 0x8e << 8);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun static int
idtg2_em_handler(struct rio_dev * rdev,u8 portnum)322*4882a593Smuzhiyun idtg2_em_handler(struct rio_dev *rdev, u8 portnum)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun u32 regval, em_perrdet, em_ltlerrdet;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun rio_read_config_32(rdev,
327*4882a593Smuzhiyun rdev->em_efptr + RIO_EM_LTL_ERR_DETECT, &em_ltlerrdet);
328*4882a593Smuzhiyun if (em_ltlerrdet) {
329*4882a593Smuzhiyun /* Service Logical/Transport Layer Error(s) */
330*4882a593Smuzhiyun if (em_ltlerrdet & REM_LTL_ERR_IMPSPEC) {
331*4882a593Smuzhiyun /* Implementation specific error reported */
332*4882a593Smuzhiyun rio_read_config_32(rdev,
333*4882a593Smuzhiyun IDT_ISLTL_ADDRESS_CAP, ®val);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun pr_debug("RIO: %s Implementation Specific LTL errors" \
336*4882a593Smuzhiyun " 0x%x @(0x%x)\n",
337*4882a593Smuzhiyun rio_name(rdev), em_ltlerrdet, regval);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /* Clear implementation specific address capture CSR */
340*4882a593Smuzhiyun rio_write_config_32(rdev, IDT_ISLTL_ADDRESS_CAP, 0);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun rio_read_config_32(rdev,
346*4882a593Smuzhiyun rdev->em_efptr + RIO_EM_PN_ERR_DETECT(portnum), &em_perrdet);
347*4882a593Smuzhiyun if (em_perrdet) {
348*4882a593Smuzhiyun /* Service Port-Level Error(s) */
349*4882a593Smuzhiyun if (em_perrdet & REM_PED_IMPL_SPEC) {
350*4882a593Smuzhiyun /* Implementation Specific port error reported */
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* Get IS errors reported */
353*4882a593Smuzhiyun rio_read_config_32(rdev,
354*4882a593Smuzhiyun IDT_PORT_ISERR_DET(portnum), ®val);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun pr_debug("RIO: %s Implementation Specific Port" \
357*4882a593Smuzhiyun " errors 0x%x\n", rio_name(rdev), regval);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /* Clear all implementation specific events */
360*4882a593Smuzhiyun rio_write_config_32(rdev,
361*4882a593Smuzhiyun IDT_PORT_ISERR_DET(portnum), 0);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun return 0;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun static ssize_t
idtg2_show_errlog(struct device * dev,struct device_attribute * attr,char * buf)369*4882a593Smuzhiyun idtg2_show_errlog(struct device *dev, struct device_attribute *attr, char *buf)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun struct rio_dev *rdev = to_rio_dev(dev);
372*4882a593Smuzhiyun ssize_t len = 0;
373*4882a593Smuzhiyun u32 regval;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun while (!rio_read_config_32(rdev, IDT_ERR_RD, ®val)) {
376*4882a593Smuzhiyun if (!regval) /* 0 = end of log */
377*4882a593Smuzhiyun break;
378*4882a593Smuzhiyun len += snprintf(buf + len, PAGE_SIZE - len,
379*4882a593Smuzhiyun "%08x\n", regval);
380*4882a593Smuzhiyun if (len >= (PAGE_SIZE - 10))
381*4882a593Smuzhiyun break;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun return len;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun static DEVICE_ATTR(errlog, S_IRUGO, idtg2_show_errlog, NULL);
388*4882a593Smuzhiyun
idtg2_sysfs(struct rio_dev * rdev,bool create)389*4882a593Smuzhiyun static int idtg2_sysfs(struct rio_dev *rdev, bool create)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun struct device *dev = &rdev->dev;
392*4882a593Smuzhiyun int err = 0;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun if (create) {
395*4882a593Smuzhiyun /* Initialize sysfs entries */
396*4882a593Smuzhiyun err = device_create_file(dev, &dev_attr_errlog);
397*4882a593Smuzhiyun if (err)
398*4882a593Smuzhiyun dev_err(dev, "Unable create sysfs errlog file\n");
399*4882a593Smuzhiyun } else
400*4882a593Smuzhiyun device_remove_file(dev, &dev_attr_errlog);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun return err;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun static struct rio_switch_ops idtg2_switch_ops = {
406*4882a593Smuzhiyun .owner = THIS_MODULE,
407*4882a593Smuzhiyun .add_entry = idtg2_route_add_entry,
408*4882a593Smuzhiyun .get_entry = idtg2_route_get_entry,
409*4882a593Smuzhiyun .clr_table = idtg2_route_clr_table,
410*4882a593Smuzhiyun .set_domain = idtg2_set_domain,
411*4882a593Smuzhiyun .get_domain = idtg2_get_domain,
412*4882a593Smuzhiyun .em_init = idtg2_em_init,
413*4882a593Smuzhiyun .em_handle = idtg2_em_handler,
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun
idtg2_probe(struct rio_dev * rdev,const struct rio_device_id * id)416*4882a593Smuzhiyun static int idtg2_probe(struct rio_dev *rdev, const struct rio_device_id *id)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun pr_debug("RIO: %s for %s\n", __func__, rio_name(rdev));
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun spin_lock(&rdev->rswitch->lock);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun if (rdev->rswitch->ops) {
423*4882a593Smuzhiyun spin_unlock(&rdev->rswitch->lock);
424*4882a593Smuzhiyun return -EINVAL;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun rdev->rswitch->ops = &idtg2_switch_ops;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun if (rdev->do_enum) {
430*4882a593Smuzhiyun /* Ensure that default routing is disabled on startup */
431*4882a593Smuzhiyun rio_write_config_32(rdev,
432*4882a593Smuzhiyun RIO_STD_RTE_DEFAULT_PORT, IDT_NO_ROUTE);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun spin_unlock(&rdev->rswitch->lock);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /* Create device-specific sysfs attributes */
438*4882a593Smuzhiyun idtg2_sysfs(rdev, true);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun return 0;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
idtg2_remove(struct rio_dev * rdev)443*4882a593Smuzhiyun static void idtg2_remove(struct rio_dev *rdev)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun pr_debug("RIO: %s for %s\n", __func__, rio_name(rdev));
446*4882a593Smuzhiyun spin_lock(&rdev->rswitch->lock);
447*4882a593Smuzhiyun if (rdev->rswitch->ops != &idtg2_switch_ops) {
448*4882a593Smuzhiyun spin_unlock(&rdev->rswitch->lock);
449*4882a593Smuzhiyun return;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun rdev->rswitch->ops = NULL;
452*4882a593Smuzhiyun spin_unlock(&rdev->rswitch->lock);
453*4882a593Smuzhiyun /* Remove device-specific sysfs attributes */
454*4882a593Smuzhiyun idtg2_sysfs(rdev, false);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun static const struct rio_device_id idtg2_id_table[] = {
458*4882a593Smuzhiyun {RIO_DEVICE(RIO_DID_IDTCPS1848, RIO_VID_IDT)},
459*4882a593Smuzhiyun {RIO_DEVICE(RIO_DID_IDTCPS1616, RIO_VID_IDT)},
460*4882a593Smuzhiyun {RIO_DEVICE(RIO_DID_IDTVPS1616, RIO_VID_IDT)},
461*4882a593Smuzhiyun {RIO_DEVICE(RIO_DID_IDTSPS1616, RIO_VID_IDT)},
462*4882a593Smuzhiyun {RIO_DEVICE(RIO_DID_IDTCPS1432, RIO_VID_IDT)},
463*4882a593Smuzhiyun { 0, } /* terminate list */
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun static struct rio_driver idtg2_driver = {
467*4882a593Smuzhiyun .name = "idt_gen2",
468*4882a593Smuzhiyun .id_table = idtg2_id_table,
469*4882a593Smuzhiyun .probe = idtg2_probe,
470*4882a593Smuzhiyun .remove = idtg2_remove,
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun
idtg2_init(void)473*4882a593Smuzhiyun static int __init idtg2_init(void)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun return rio_register_driver(&idtg2_driver);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
idtg2_exit(void)478*4882a593Smuzhiyun static void __exit idtg2_exit(void)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun pr_debug("RIO: %s\n", __func__);
481*4882a593Smuzhiyun rio_unregister_driver(&idtg2_driver);
482*4882a593Smuzhiyun pr_debug("RIO: %s done\n", __func__);
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun device_initcall(idtg2_init);
486*4882a593Smuzhiyun module_exit(idtg2_exit);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun MODULE_DESCRIPTION("IDT CPS Gen.2 Serial RapidIO switch family driver");
489*4882a593Smuzhiyun MODULE_AUTHOR("Integrated Device Technology, Inc.");
490*4882a593Smuzhiyun MODULE_LICENSE("GPL");
491