xref: /OK3568_Linux_fs/kernel/drivers/rapidio/devices/tsi721_dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * DMA Engine support for Tsi721 PCIExpress-to-SRIO bridge
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2011-2014 Integrated Device Technology, Inc.
6*4882a593Smuzhiyun  * Alexandre Bounine <alexandre.bounine@idt.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/ioport.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <linux/rio.h>
17*4882a593Smuzhiyun #include <linux/rio_drv.h>
18*4882a593Smuzhiyun #include <linux/dma-mapping.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/kfifo.h>
21*4882a593Smuzhiyun #include <linux/sched.h>
22*4882a593Smuzhiyun #include <linux/delay.h>
23*4882a593Smuzhiyun #include "../../dma/dmaengine.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include "tsi721.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI
28*4882a593Smuzhiyun static irqreturn_t tsi721_bdma_msix(int irq, void *ptr);
29*4882a593Smuzhiyun #endif
30*4882a593Smuzhiyun static int tsi721_submit_sg(struct tsi721_tx_desc *desc);
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun static unsigned int dma_desc_per_channel = 128;
33*4882a593Smuzhiyun module_param(dma_desc_per_channel, uint, S_IRUGO);
34*4882a593Smuzhiyun MODULE_PARM_DESC(dma_desc_per_channel,
35*4882a593Smuzhiyun 		 "Number of DMA descriptors per channel (default: 128)");
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static unsigned int dma_txqueue_sz = 16;
38*4882a593Smuzhiyun module_param(dma_txqueue_sz, uint, S_IRUGO);
39*4882a593Smuzhiyun MODULE_PARM_DESC(dma_txqueue_sz,
40*4882a593Smuzhiyun 		 "DMA Transactions Queue Size (default: 16)");
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun static u8 dma_sel = 0x7f;
43*4882a593Smuzhiyun module_param(dma_sel, byte, S_IRUGO);
44*4882a593Smuzhiyun MODULE_PARM_DESC(dma_sel,
45*4882a593Smuzhiyun 		 "DMA Channel Selection Mask (default: 0x7f = all)");
46*4882a593Smuzhiyun 
to_tsi721_chan(struct dma_chan * chan)47*4882a593Smuzhiyun static inline struct tsi721_bdma_chan *to_tsi721_chan(struct dma_chan *chan)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	return container_of(chan, struct tsi721_bdma_chan, dchan);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
to_tsi721(struct dma_device * ddev)52*4882a593Smuzhiyun static inline struct tsi721_device *to_tsi721(struct dma_device *ddev)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	return container_of(ddev, struct rio_mport, dma)->priv;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static inline
to_tsi721_desc(struct dma_async_tx_descriptor * txd)58*4882a593Smuzhiyun struct tsi721_tx_desc *to_tsi721_desc(struct dma_async_tx_descriptor *txd)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	return container_of(txd, struct tsi721_tx_desc, txd);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
tsi721_bdma_ch_init(struct tsi721_bdma_chan * bdma_chan,int bd_num)63*4882a593Smuzhiyun static int tsi721_bdma_ch_init(struct tsi721_bdma_chan *bdma_chan, int bd_num)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	struct tsi721_dma_desc *bd_ptr;
66*4882a593Smuzhiyun 	struct device *dev = bdma_chan->dchan.device->dev;
67*4882a593Smuzhiyun 	u64		*sts_ptr;
68*4882a593Smuzhiyun 	dma_addr_t	bd_phys;
69*4882a593Smuzhiyun 	dma_addr_t	sts_phys;
70*4882a593Smuzhiyun 	int		sts_size;
71*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI
72*4882a593Smuzhiyun 	struct tsi721_device *priv = to_tsi721(bdma_chan->dchan.device);
73*4882a593Smuzhiyun #endif
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	tsi_debug(DMA, &bdma_chan->dchan.dev->device, "DMAC%d", bdma_chan->id);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	/*
78*4882a593Smuzhiyun 	 * Allocate space for DMA descriptors
79*4882a593Smuzhiyun 	 * (add an extra element for link descriptor)
80*4882a593Smuzhiyun 	 */
81*4882a593Smuzhiyun 	bd_ptr = dma_alloc_coherent(dev,
82*4882a593Smuzhiyun 				    (bd_num + 1) * sizeof(struct tsi721_dma_desc),
83*4882a593Smuzhiyun 				    &bd_phys, GFP_ATOMIC);
84*4882a593Smuzhiyun 	if (!bd_ptr)
85*4882a593Smuzhiyun 		return -ENOMEM;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	bdma_chan->bd_num = bd_num;
88*4882a593Smuzhiyun 	bdma_chan->bd_phys = bd_phys;
89*4882a593Smuzhiyun 	bdma_chan->bd_base = bd_ptr;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	tsi_debug(DMA, &bdma_chan->dchan.dev->device,
92*4882a593Smuzhiyun 		  "DMAC%d descriptors @ %p (phys = %pad)",
93*4882a593Smuzhiyun 		  bdma_chan->id, bd_ptr, &bd_phys);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	/* Allocate space for descriptor status FIFO */
96*4882a593Smuzhiyun 	sts_size = ((bd_num + 1) >= TSI721_DMA_MINSTSSZ) ?
97*4882a593Smuzhiyun 					(bd_num + 1) : TSI721_DMA_MINSTSSZ;
98*4882a593Smuzhiyun 	sts_size = roundup_pow_of_two(sts_size);
99*4882a593Smuzhiyun 	sts_ptr = dma_alloc_coherent(dev,
100*4882a593Smuzhiyun 				     sts_size * sizeof(struct tsi721_dma_sts),
101*4882a593Smuzhiyun 				     &sts_phys, GFP_ATOMIC);
102*4882a593Smuzhiyun 	if (!sts_ptr) {
103*4882a593Smuzhiyun 		/* Free space allocated for DMA descriptors */
104*4882a593Smuzhiyun 		dma_free_coherent(dev,
105*4882a593Smuzhiyun 				  (bd_num + 1) * sizeof(struct tsi721_dma_desc),
106*4882a593Smuzhiyun 				  bd_ptr, bd_phys);
107*4882a593Smuzhiyun 		bdma_chan->bd_base = NULL;
108*4882a593Smuzhiyun 		return -ENOMEM;
109*4882a593Smuzhiyun 	}
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	bdma_chan->sts_phys = sts_phys;
112*4882a593Smuzhiyun 	bdma_chan->sts_base = sts_ptr;
113*4882a593Smuzhiyun 	bdma_chan->sts_size = sts_size;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	tsi_debug(DMA, &bdma_chan->dchan.dev->device,
116*4882a593Smuzhiyun 		"DMAC%d desc status FIFO @ %p (phys = %pad) size=0x%x",
117*4882a593Smuzhiyun 		bdma_chan->id, sts_ptr, &sts_phys, sts_size);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* Initialize DMA descriptors ring using added link descriptor */
120*4882a593Smuzhiyun 	bd_ptr[bd_num].type_id = cpu_to_le32(DTYPE3 << 29);
121*4882a593Smuzhiyun 	bd_ptr[bd_num].next_lo = cpu_to_le32((u64)bd_phys &
122*4882a593Smuzhiyun 						 TSI721_DMAC_DPTRL_MASK);
123*4882a593Smuzhiyun 	bd_ptr[bd_num].next_hi = cpu_to_le32((u64)bd_phys >> 32);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* Setup DMA descriptor pointers */
126*4882a593Smuzhiyun 	iowrite32(((u64)bd_phys >> 32),
127*4882a593Smuzhiyun 		bdma_chan->regs + TSI721_DMAC_DPTRH);
128*4882a593Smuzhiyun 	iowrite32(((u64)bd_phys & TSI721_DMAC_DPTRL_MASK),
129*4882a593Smuzhiyun 		bdma_chan->regs + TSI721_DMAC_DPTRL);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/* Setup descriptor status FIFO */
132*4882a593Smuzhiyun 	iowrite32(((u64)sts_phys >> 32),
133*4882a593Smuzhiyun 		bdma_chan->regs + TSI721_DMAC_DSBH);
134*4882a593Smuzhiyun 	iowrite32(((u64)sts_phys & TSI721_DMAC_DSBL_MASK),
135*4882a593Smuzhiyun 		bdma_chan->regs + TSI721_DMAC_DSBL);
136*4882a593Smuzhiyun 	iowrite32(TSI721_DMAC_DSSZ_SIZE(sts_size),
137*4882a593Smuzhiyun 		bdma_chan->regs + TSI721_DMAC_DSSZ);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* Clear interrupt bits */
140*4882a593Smuzhiyun 	iowrite32(TSI721_DMAC_INT_ALL,
141*4882a593Smuzhiyun 		bdma_chan->regs + TSI721_DMAC_INT);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	ioread32(bdma_chan->regs + TSI721_DMAC_INT);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI
146*4882a593Smuzhiyun 	/* Request interrupt service if we are in MSI-X mode */
147*4882a593Smuzhiyun 	if (priv->flags & TSI721_USING_MSIX) {
148*4882a593Smuzhiyun 		int rc, idx;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 		idx = TSI721_VECT_DMA0_DONE + bdma_chan->id;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 		rc = request_irq(priv->msix[idx].vector, tsi721_bdma_msix, 0,
153*4882a593Smuzhiyun 				 priv->msix[idx].irq_name, (void *)bdma_chan);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 		if (rc) {
156*4882a593Smuzhiyun 			tsi_debug(DMA, &bdma_chan->dchan.dev->device,
157*4882a593Smuzhiyun 				  "Unable to get MSI-X for DMAC%d-DONE",
158*4882a593Smuzhiyun 				  bdma_chan->id);
159*4882a593Smuzhiyun 			goto err_out;
160*4882a593Smuzhiyun 		}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 		idx = TSI721_VECT_DMA0_INT + bdma_chan->id;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 		rc = request_irq(priv->msix[idx].vector, tsi721_bdma_msix, 0,
165*4882a593Smuzhiyun 				priv->msix[idx].irq_name, (void *)bdma_chan);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 		if (rc)	{
168*4882a593Smuzhiyun 			tsi_debug(DMA, &bdma_chan->dchan.dev->device,
169*4882a593Smuzhiyun 				  "Unable to get MSI-X for DMAC%d-INT",
170*4882a593Smuzhiyun 				  bdma_chan->id);
171*4882a593Smuzhiyun 			free_irq(
172*4882a593Smuzhiyun 				priv->msix[TSI721_VECT_DMA0_DONE +
173*4882a593Smuzhiyun 					    bdma_chan->id].vector,
174*4882a593Smuzhiyun 				(void *)bdma_chan);
175*4882a593Smuzhiyun 		}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun err_out:
178*4882a593Smuzhiyun 		if (rc) {
179*4882a593Smuzhiyun 			/* Free space allocated for DMA descriptors */
180*4882a593Smuzhiyun 			dma_free_coherent(dev,
181*4882a593Smuzhiyun 				(bd_num + 1) * sizeof(struct tsi721_dma_desc),
182*4882a593Smuzhiyun 				bd_ptr, bd_phys);
183*4882a593Smuzhiyun 			bdma_chan->bd_base = NULL;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 			/* Free space allocated for status descriptors */
186*4882a593Smuzhiyun 			dma_free_coherent(dev,
187*4882a593Smuzhiyun 				sts_size * sizeof(struct tsi721_dma_sts),
188*4882a593Smuzhiyun 				sts_ptr, sts_phys);
189*4882a593Smuzhiyun 			bdma_chan->sts_base = NULL;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 			return -EIO;
192*4882a593Smuzhiyun 		}
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun #endif /* CONFIG_PCI_MSI */
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/* Toggle DMA channel initialization */
197*4882a593Smuzhiyun 	iowrite32(TSI721_DMAC_CTL_INIT,	bdma_chan->regs + TSI721_DMAC_CTL);
198*4882a593Smuzhiyun 	ioread32(bdma_chan->regs + TSI721_DMAC_CTL);
199*4882a593Smuzhiyun 	bdma_chan->wr_count = bdma_chan->wr_count_next = 0;
200*4882a593Smuzhiyun 	bdma_chan->sts_rdptr = 0;
201*4882a593Smuzhiyun 	udelay(10);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	return 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
tsi721_bdma_ch_free(struct tsi721_bdma_chan * bdma_chan)206*4882a593Smuzhiyun static int tsi721_bdma_ch_free(struct tsi721_bdma_chan *bdma_chan)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	u32 ch_stat;
209*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI
210*4882a593Smuzhiyun 	struct tsi721_device *priv = to_tsi721(bdma_chan->dchan.device);
211*4882a593Smuzhiyun #endif
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	if (!bdma_chan->bd_base)
214*4882a593Smuzhiyun 		return 0;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	/* Check if DMA channel still running */
217*4882a593Smuzhiyun 	ch_stat = ioread32(bdma_chan->regs + TSI721_DMAC_STS);
218*4882a593Smuzhiyun 	if (ch_stat & TSI721_DMAC_STS_RUN)
219*4882a593Smuzhiyun 		return -EFAULT;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	/* Put DMA channel into init state */
222*4882a593Smuzhiyun 	iowrite32(TSI721_DMAC_CTL_INIT,	bdma_chan->regs + TSI721_DMAC_CTL);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI
225*4882a593Smuzhiyun 	if (priv->flags & TSI721_USING_MSIX) {
226*4882a593Smuzhiyun 		free_irq(priv->msix[TSI721_VECT_DMA0_DONE +
227*4882a593Smuzhiyun 				    bdma_chan->id].vector, (void *)bdma_chan);
228*4882a593Smuzhiyun 		free_irq(priv->msix[TSI721_VECT_DMA0_INT +
229*4882a593Smuzhiyun 				    bdma_chan->id].vector, (void *)bdma_chan);
230*4882a593Smuzhiyun 	}
231*4882a593Smuzhiyun #endif /* CONFIG_PCI_MSI */
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	/* Free space allocated for DMA descriptors */
234*4882a593Smuzhiyun 	dma_free_coherent(bdma_chan->dchan.device->dev,
235*4882a593Smuzhiyun 		(bdma_chan->bd_num + 1) * sizeof(struct tsi721_dma_desc),
236*4882a593Smuzhiyun 		bdma_chan->bd_base, bdma_chan->bd_phys);
237*4882a593Smuzhiyun 	bdma_chan->bd_base = NULL;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	/* Free space allocated for status FIFO */
240*4882a593Smuzhiyun 	dma_free_coherent(bdma_chan->dchan.device->dev,
241*4882a593Smuzhiyun 		bdma_chan->sts_size * sizeof(struct tsi721_dma_sts),
242*4882a593Smuzhiyun 		bdma_chan->sts_base, bdma_chan->sts_phys);
243*4882a593Smuzhiyun 	bdma_chan->sts_base = NULL;
244*4882a593Smuzhiyun 	return 0;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun static void
tsi721_bdma_interrupt_enable(struct tsi721_bdma_chan * bdma_chan,int enable)248*4882a593Smuzhiyun tsi721_bdma_interrupt_enable(struct tsi721_bdma_chan *bdma_chan, int enable)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	if (enable) {
251*4882a593Smuzhiyun 		/* Clear pending BDMA channel interrupts */
252*4882a593Smuzhiyun 		iowrite32(TSI721_DMAC_INT_ALL,
253*4882a593Smuzhiyun 			bdma_chan->regs + TSI721_DMAC_INT);
254*4882a593Smuzhiyun 		ioread32(bdma_chan->regs + TSI721_DMAC_INT);
255*4882a593Smuzhiyun 		/* Enable BDMA channel interrupts */
256*4882a593Smuzhiyun 		iowrite32(TSI721_DMAC_INT_ALL,
257*4882a593Smuzhiyun 			bdma_chan->regs + TSI721_DMAC_INTE);
258*4882a593Smuzhiyun 	} else {
259*4882a593Smuzhiyun 		/* Disable BDMA channel interrupts */
260*4882a593Smuzhiyun 		iowrite32(0, bdma_chan->regs + TSI721_DMAC_INTE);
261*4882a593Smuzhiyun 		/* Clear pending BDMA channel interrupts */
262*4882a593Smuzhiyun 		iowrite32(TSI721_DMAC_INT_ALL,
263*4882a593Smuzhiyun 			bdma_chan->regs + TSI721_DMAC_INT);
264*4882a593Smuzhiyun 	}
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
tsi721_dma_is_idle(struct tsi721_bdma_chan * bdma_chan)268*4882a593Smuzhiyun static bool tsi721_dma_is_idle(struct tsi721_bdma_chan *bdma_chan)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	u32 sts;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	sts = ioread32(bdma_chan->regs + TSI721_DMAC_STS);
273*4882a593Smuzhiyun 	return ((sts & TSI721_DMAC_STS_RUN) == 0);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
tsi721_bdma_handler(struct tsi721_bdma_chan * bdma_chan)276*4882a593Smuzhiyun void tsi721_bdma_handler(struct tsi721_bdma_chan *bdma_chan)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	/* Disable BDMA channel interrupts */
279*4882a593Smuzhiyun 	iowrite32(0, bdma_chan->regs + TSI721_DMAC_INTE);
280*4882a593Smuzhiyun 	if (bdma_chan->active)
281*4882a593Smuzhiyun 		tasklet_hi_schedule(&bdma_chan->tasklet);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI
285*4882a593Smuzhiyun /**
286*4882a593Smuzhiyun  * tsi721_omsg_msix - MSI-X interrupt handler for BDMA channels
287*4882a593Smuzhiyun  * @irq: Linux interrupt number
288*4882a593Smuzhiyun  * @ptr: Pointer to interrupt-specific data (BDMA channel structure)
289*4882a593Smuzhiyun  *
290*4882a593Smuzhiyun  * Handles BDMA channel interrupts signaled using MSI-X.
291*4882a593Smuzhiyun  */
tsi721_bdma_msix(int irq,void * ptr)292*4882a593Smuzhiyun static irqreturn_t tsi721_bdma_msix(int irq, void *ptr)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	struct tsi721_bdma_chan *bdma_chan = ptr;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	if (bdma_chan->active)
297*4882a593Smuzhiyun 		tasklet_hi_schedule(&bdma_chan->tasklet);
298*4882a593Smuzhiyun 	return IRQ_HANDLED;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun #endif /* CONFIG_PCI_MSI */
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun /* Must be called with the spinlock held */
tsi721_start_dma(struct tsi721_bdma_chan * bdma_chan)303*4882a593Smuzhiyun static void tsi721_start_dma(struct tsi721_bdma_chan *bdma_chan)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	if (!tsi721_dma_is_idle(bdma_chan)) {
306*4882a593Smuzhiyun 		tsi_err(&bdma_chan->dchan.dev->device,
307*4882a593Smuzhiyun 			"DMAC%d Attempt to start non-idle channel",
308*4882a593Smuzhiyun 			bdma_chan->id);
309*4882a593Smuzhiyun 		return;
310*4882a593Smuzhiyun 	}
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	if (bdma_chan->wr_count == bdma_chan->wr_count_next) {
313*4882a593Smuzhiyun 		tsi_err(&bdma_chan->dchan.dev->device,
314*4882a593Smuzhiyun 			"DMAC%d Attempt to start DMA with no BDs ready %d",
315*4882a593Smuzhiyun 			bdma_chan->id, task_pid_nr(current));
316*4882a593Smuzhiyun 		return;
317*4882a593Smuzhiyun 	}
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	tsi_debug(DMA, &bdma_chan->dchan.dev->device, "DMAC%d (wrc=%d) %d",
320*4882a593Smuzhiyun 		  bdma_chan->id, bdma_chan->wr_count_next,
321*4882a593Smuzhiyun 		  task_pid_nr(current));
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	iowrite32(bdma_chan->wr_count_next,
324*4882a593Smuzhiyun 		bdma_chan->regs + TSI721_DMAC_DWRCNT);
325*4882a593Smuzhiyun 	ioread32(bdma_chan->regs + TSI721_DMAC_DWRCNT);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	bdma_chan->wr_count = bdma_chan->wr_count_next;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun static int
tsi721_desc_fill_init(struct tsi721_tx_desc * desc,struct tsi721_dma_desc * bd_ptr,struct scatterlist * sg,u32 sys_size)331*4882a593Smuzhiyun tsi721_desc_fill_init(struct tsi721_tx_desc *desc,
332*4882a593Smuzhiyun 		      struct tsi721_dma_desc *bd_ptr,
333*4882a593Smuzhiyun 		      struct scatterlist *sg, u32 sys_size)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	u64 rio_addr;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	if (!bd_ptr)
338*4882a593Smuzhiyun 		return -EINVAL;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	/* Initialize DMA descriptor */
341*4882a593Smuzhiyun 	bd_ptr->type_id = cpu_to_le32((DTYPE1 << 29) |
342*4882a593Smuzhiyun 				      (desc->rtype << 19) | desc->destid);
343*4882a593Smuzhiyun 	bd_ptr->bcount = cpu_to_le32(((desc->rio_addr & 0x3) << 30) |
344*4882a593Smuzhiyun 				     (sys_size << 26));
345*4882a593Smuzhiyun 	rio_addr = (desc->rio_addr >> 2) |
346*4882a593Smuzhiyun 				((u64)(desc->rio_addr_u & 0x3) << 62);
347*4882a593Smuzhiyun 	bd_ptr->raddr_lo = cpu_to_le32(rio_addr & 0xffffffff);
348*4882a593Smuzhiyun 	bd_ptr->raddr_hi = cpu_to_le32(rio_addr >> 32);
349*4882a593Smuzhiyun 	bd_ptr->t1.bufptr_lo = cpu_to_le32(
350*4882a593Smuzhiyun 					(u64)sg_dma_address(sg) & 0xffffffff);
351*4882a593Smuzhiyun 	bd_ptr->t1.bufptr_hi = cpu_to_le32((u64)sg_dma_address(sg) >> 32);
352*4882a593Smuzhiyun 	bd_ptr->t1.s_dist = 0;
353*4882a593Smuzhiyun 	bd_ptr->t1.s_size = 0;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	return 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun static int
tsi721_desc_fill_end(struct tsi721_dma_desc * bd_ptr,u32 bcount,bool interrupt)359*4882a593Smuzhiyun tsi721_desc_fill_end(struct tsi721_dma_desc *bd_ptr, u32 bcount, bool interrupt)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	if (!bd_ptr)
362*4882a593Smuzhiyun 		return -EINVAL;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	/* Update DMA descriptor */
365*4882a593Smuzhiyun 	if (interrupt)
366*4882a593Smuzhiyun 		bd_ptr->type_id |= cpu_to_le32(TSI721_DMAD_IOF);
367*4882a593Smuzhiyun 	bd_ptr->bcount |= cpu_to_le32(bcount & TSI721_DMAD_BCOUNT1);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	return 0;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
tsi721_dma_tx_err(struct tsi721_bdma_chan * bdma_chan,struct tsi721_tx_desc * desc)372*4882a593Smuzhiyun static void tsi721_dma_tx_err(struct tsi721_bdma_chan *bdma_chan,
373*4882a593Smuzhiyun 			      struct tsi721_tx_desc *desc)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *txd = &desc->txd;
376*4882a593Smuzhiyun 	dma_async_tx_callback callback = txd->callback;
377*4882a593Smuzhiyun 	void *param = txd->callback_param;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	list_move(&desc->desc_node, &bdma_chan->free_list);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	if (callback)
382*4882a593Smuzhiyun 		callback(param);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
tsi721_clr_stat(struct tsi721_bdma_chan * bdma_chan)385*4882a593Smuzhiyun static void tsi721_clr_stat(struct tsi721_bdma_chan *bdma_chan)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	u32 srd_ptr;
388*4882a593Smuzhiyun 	u64 *sts_ptr;
389*4882a593Smuzhiyun 	int i, j;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* Check and clear descriptor status FIFO entries */
392*4882a593Smuzhiyun 	srd_ptr = bdma_chan->sts_rdptr;
393*4882a593Smuzhiyun 	sts_ptr = bdma_chan->sts_base;
394*4882a593Smuzhiyun 	j = srd_ptr * 8;
395*4882a593Smuzhiyun 	while (sts_ptr[j]) {
396*4882a593Smuzhiyun 		for (i = 0; i < 8 && sts_ptr[j]; i++, j++)
397*4882a593Smuzhiyun 			sts_ptr[j] = 0;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 		++srd_ptr;
400*4882a593Smuzhiyun 		srd_ptr %= bdma_chan->sts_size;
401*4882a593Smuzhiyun 		j = srd_ptr * 8;
402*4882a593Smuzhiyun 	}
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	iowrite32(srd_ptr, bdma_chan->regs + TSI721_DMAC_DSRP);
405*4882a593Smuzhiyun 	bdma_chan->sts_rdptr = srd_ptr;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun /* Must be called with the channel spinlock held */
tsi721_submit_sg(struct tsi721_tx_desc * desc)409*4882a593Smuzhiyun static int tsi721_submit_sg(struct tsi721_tx_desc *desc)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun 	struct dma_chan *dchan = desc->txd.chan;
412*4882a593Smuzhiyun 	struct tsi721_bdma_chan *bdma_chan = to_tsi721_chan(dchan);
413*4882a593Smuzhiyun 	u32 sys_size;
414*4882a593Smuzhiyun 	u64 rio_addr;
415*4882a593Smuzhiyun 	dma_addr_t next_addr;
416*4882a593Smuzhiyun 	u32 bcount;
417*4882a593Smuzhiyun 	struct scatterlist *sg;
418*4882a593Smuzhiyun 	unsigned int i;
419*4882a593Smuzhiyun 	int err = 0;
420*4882a593Smuzhiyun 	struct tsi721_dma_desc *bd_ptr = NULL;
421*4882a593Smuzhiyun 	u32 idx, rd_idx;
422*4882a593Smuzhiyun 	u32 add_count = 0;
423*4882a593Smuzhiyun 	struct device *ch_dev = &dchan->dev->device;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	if (!tsi721_dma_is_idle(bdma_chan)) {
426*4882a593Smuzhiyun 		tsi_err(ch_dev, "DMAC%d ERR: Attempt to use non-idle channel",
427*4882a593Smuzhiyun 			bdma_chan->id);
428*4882a593Smuzhiyun 		return -EIO;
429*4882a593Smuzhiyun 	}
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	/*
432*4882a593Smuzhiyun 	 * Fill DMA channel's hardware buffer descriptors.
433*4882a593Smuzhiyun 	 * (NOTE: RapidIO destination address is limited to 64 bits for now)
434*4882a593Smuzhiyun 	 */
435*4882a593Smuzhiyun 	rio_addr = desc->rio_addr;
436*4882a593Smuzhiyun 	next_addr = -1;
437*4882a593Smuzhiyun 	bcount = 0;
438*4882a593Smuzhiyun 	sys_size = dma_to_mport(dchan->device)->sys_size;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	rd_idx = ioread32(bdma_chan->regs + TSI721_DMAC_DRDCNT);
441*4882a593Smuzhiyun 	rd_idx %= (bdma_chan->bd_num + 1);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	idx = bdma_chan->wr_count_next % (bdma_chan->bd_num + 1);
444*4882a593Smuzhiyun 	if (idx == bdma_chan->bd_num) {
445*4882a593Smuzhiyun 		/* wrap around link descriptor */
446*4882a593Smuzhiyun 		idx = 0;
447*4882a593Smuzhiyun 		add_count++;
448*4882a593Smuzhiyun 	}
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	tsi_debug(DMA, ch_dev, "DMAC%d BD ring status: rdi=%d wri=%d",
451*4882a593Smuzhiyun 		  bdma_chan->id, rd_idx, idx);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	for_each_sg(desc->sg, sg, desc->sg_len, i) {
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 		tsi_debug(DMAV, ch_dev, "DMAC%d sg%d/%d addr: 0x%llx len: %d",
456*4882a593Smuzhiyun 			bdma_chan->id, i, desc->sg_len,
457*4882a593Smuzhiyun 			(unsigned long long)sg_dma_address(sg), sg_dma_len(sg));
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 		if (sg_dma_len(sg) > TSI721_BDMA_MAX_BCOUNT) {
460*4882a593Smuzhiyun 			tsi_err(ch_dev, "DMAC%d SG entry %d is too large",
461*4882a593Smuzhiyun 				bdma_chan->id, i);
462*4882a593Smuzhiyun 			err = -EINVAL;
463*4882a593Smuzhiyun 			break;
464*4882a593Smuzhiyun 		}
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 		/*
467*4882a593Smuzhiyun 		 * If this sg entry forms contiguous block with previous one,
468*4882a593Smuzhiyun 		 * try to merge it into existing DMA descriptor
469*4882a593Smuzhiyun 		 */
470*4882a593Smuzhiyun 		if (next_addr == sg_dma_address(sg) &&
471*4882a593Smuzhiyun 		    bcount + sg_dma_len(sg) <= TSI721_BDMA_MAX_BCOUNT) {
472*4882a593Smuzhiyun 			/* Adjust byte count of the descriptor */
473*4882a593Smuzhiyun 			bcount += sg_dma_len(sg);
474*4882a593Smuzhiyun 			goto entry_done;
475*4882a593Smuzhiyun 		} else if (next_addr != -1) {
476*4882a593Smuzhiyun 			/* Finalize descriptor using total byte count value */
477*4882a593Smuzhiyun 			tsi721_desc_fill_end(bd_ptr, bcount, 0);
478*4882a593Smuzhiyun 			tsi_debug(DMAV, ch_dev,	"DMAC%d prev desc final len: %d",
479*4882a593Smuzhiyun 				  bdma_chan->id, bcount);
480*4882a593Smuzhiyun 		}
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 		desc->rio_addr = rio_addr;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 		if (i && idx == rd_idx) {
485*4882a593Smuzhiyun 			tsi_debug(DMAV, ch_dev,
486*4882a593Smuzhiyun 				  "DMAC%d HW descriptor ring is full @ %d",
487*4882a593Smuzhiyun 				  bdma_chan->id, i);
488*4882a593Smuzhiyun 			desc->sg = sg;
489*4882a593Smuzhiyun 			desc->sg_len -= i;
490*4882a593Smuzhiyun 			break;
491*4882a593Smuzhiyun 		}
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 		bd_ptr = &((struct tsi721_dma_desc *)bdma_chan->bd_base)[idx];
494*4882a593Smuzhiyun 		err = tsi721_desc_fill_init(desc, bd_ptr, sg, sys_size);
495*4882a593Smuzhiyun 		if (err) {
496*4882a593Smuzhiyun 			tsi_err(ch_dev, "Failed to build desc: err=%d", err);
497*4882a593Smuzhiyun 			break;
498*4882a593Smuzhiyun 		}
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 		tsi_debug(DMAV, ch_dev, "DMAC%d bd_ptr = %p did=%d raddr=0x%llx",
501*4882a593Smuzhiyun 			  bdma_chan->id, bd_ptr, desc->destid, desc->rio_addr);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 		next_addr = sg_dma_address(sg);
504*4882a593Smuzhiyun 		bcount = sg_dma_len(sg);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 		add_count++;
507*4882a593Smuzhiyun 		if (++idx == bdma_chan->bd_num) {
508*4882a593Smuzhiyun 			/* wrap around link descriptor */
509*4882a593Smuzhiyun 			idx = 0;
510*4882a593Smuzhiyun 			add_count++;
511*4882a593Smuzhiyun 		}
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun entry_done:
514*4882a593Smuzhiyun 		if (sg_is_last(sg)) {
515*4882a593Smuzhiyun 			tsi721_desc_fill_end(bd_ptr, bcount, 0);
516*4882a593Smuzhiyun 			tsi_debug(DMAV, ch_dev,
517*4882a593Smuzhiyun 				  "DMAC%d last desc final len: %d",
518*4882a593Smuzhiyun 				  bdma_chan->id, bcount);
519*4882a593Smuzhiyun 			desc->sg_len = 0;
520*4882a593Smuzhiyun 		} else {
521*4882a593Smuzhiyun 			rio_addr += sg_dma_len(sg);
522*4882a593Smuzhiyun 			next_addr += sg_dma_len(sg);
523*4882a593Smuzhiyun 		}
524*4882a593Smuzhiyun 	}
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	if (!err)
527*4882a593Smuzhiyun 		bdma_chan->wr_count_next += add_count;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	return err;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
tsi721_advance_work(struct tsi721_bdma_chan * bdma_chan,struct tsi721_tx_desc * desc)532*4882a593Smuzhiyun static void tsi721_advance_work(struct tsi721_bdma_chan *bdma_chan,
533*4882a593Smuzhiyun 				struct tsi721_tx_desc *desc)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun 	int err;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	tsi_debug(DMA, &bdma_chan->dchan.dev->device, "DMAC%d", bdma_chan->id);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	if (!tsi721_dma_is_idle(bdma_chan))
540*4882a593Smuzhiyun 		return;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	/*
543*4882a593Smuzhiyun 	 * If there is no data transfer in progress, fetch new descriptor from
544*4882a593Smuzhiyun 	 * the pending queue.
545*4882a593Smuzhiyun 	*/
546*4882a593Smuzhiyun 	if (!desc && !bdma_chan->active_tx && !list_empty(&bdma_chan->queue)) {
547*4882a593Smuzhiyun 		desc = list_first_entry(&bdma_chan->queue,
548*4882a593Smuzhiyun 					struct tsi721_tx_desc, desc_node);
549*4882a593Smuzhiyun 		list_del_init((&desc->desc_node));
550*4882a593Smuzhiyun 		bdma_chan->active_tx = desc;
551*4882a593Smuzhiyun 	}
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	if (desc) {
554*4882a593Smuzhiyun 		err = tsi721_submit_sg(desc);
555*4882a593Smuzhiyun 		if (!err)
556*4882a593Smuzhiyun 			tsi721_start_dma(bdma_chan);
557*4882a593Smuzhiyun 		else {
558*4882a593Smuzhiyun 			tsi721_dma_tx_err(bdma_chan, desc);
559*4882a593Smuzhiyun 			tsi_debug(DMA, &bdma_chan->dchan.dev->device,
560*4882a593Smuzhiyun 				"DMAC%d ERR: tsi721_submit_sg failed with err=%d",
561*4882a593Smuzhiyun 				bdma_chan->id, err);
562*4882a593Smuzhiyun 		}
563*4882a593Smuzhiyun 	}
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	tsi_debug(DMA, &bdma_chan->dchan.dev->device, "DMAC%d Exit",
566*4882a593Smuzhiyun 		  bdma_chan->id);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
tsi721_dma_tasklet(unsigned long data)569*4882a593Smuzhiyun static void tsi721_dma_tasklet(unsigned long data)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	struct tsi721_bdma_chan *bdma_chan = (struct tsi721_bdma_chan *)data;
572*4882a593Smuzhiyun 	u32 dmac_int, dmac_sts;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	dmac_int = ioread32(bdma_chan->regs + TSI721_DMAC_INT);
575*4882a593Smuzhiyun 	tsi_debug(DMA, &bdma_chan->dchan.dev->device, "DMAC%d_INT = 0x%x",
576*4882a593Smuzhiyun 		  bdma_chan->id, dmac_int);
577*4882a593Smuzhiyun 	/* Clear channel interrupts */
578*4882a593Smuzhiyun 	iowrite32(dmac_int, bdma_chan->regs + TSI721_DMAC_INT);
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	if (dmac_int & TSI721_DMAC_INT_ERR) {
581*4882a593Smuzhiyun 		int i = 10000;
582*4882a593Smuzhiyun 		struct tsi721_tx_desc *desc;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 		desc = bdma_chan->active_tx;
585*4882a593Smuzhiyun 		dmac_sts = ioread32(bdma_chan->regs + TSI721_DMAC_STS);
586*4882a593Smuzhiyun 		tsi_err(&bdma_chan->dchan.dev->device,
587*4882a593Smuzhiyun 			"DMAC%d_STS = 0x%x did=%d raddr=0x%llx",
588*4882a593Smuzhiyun 			bdma_chan->id, dmac_sts, desc->destid, desc->rio_addr);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 		/* Re-initialize DMA channel if possible */
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 		if ((dmac_sts & TSI721_DMAC_STS_ABORT) == 0)
593*4882a593Smuzhiyun 			goto err_out;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 		tsi721_clr_stat(bdma_chan);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 		spin_lock(&bdma_chan->lock);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 		/* Put DMA channel into init state */
600*4882a593Smuzhiyun 		iowrite32(TSI721_DMAC_CTL_INIT,
601*4882a593Smuzhiyun 			  bdma_chan->regs + TSI721_DMAC_CTL);
602*4882a593Smuzhiyun 		do {
603*4882a593Smuzhiyun 			udelay(1);
604*4882a593Smuzhiyun 			dmac_sts = ioread32(bdma_chan->regs + TSI721_DMAC_STS);
605*4882a593Smuzhiyun 			i--;
606*4882a593Smuzhiyun 		} while ((dmac_sts & TSI721_DMAC_STS_ABORT) && i);
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 		if (dmac_sts & TSI721_DMAC_STS_ABORT) {
609*4882a593Smuzhiyun 			tsi_err(&bdma_chan->dchan.dev->device,
610*4882a593Smuzhiyun 				"Failed to re-initiate DMAC%d",	bdma_chan->id);
611*4882a593Smuzhiyun 			spin_unlock(&bdma_chan->lock);
612*4882a593Smuzhiyun 			goto err_out;
613*4882a593Smuzhiyun 		}
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 		/* Setup DMA descriptor pointers */
616*4882a593Smuzhiyun 		iowrite32(((u64)bdma_chan->bd_phys >> 32),
617*4882a593Smuzhiyun 			bdma_chan->regs + TSI721_DMAC_DPTRH);
618*4882a593Smuzhiyun 		iowrite32(((u64)bdma_chan->bd_phys & TSI721_DMAC_DPTRL_MASK),
619*4882a593Smuzhiyun 			bdma_chan->regs + TSI721_DMAC_DPTRL);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 		/* Setup descriptor status FIFO */
622*4882a593Smuzhiyun 		iowrite32(((u64)bdma_chan->sts_phys >> 32),
623*4882a593Smuzhiyun 			bdma_chan->regs + TSI721_DMAC_DSBH);
624*4882a593Smuzhiyun 		iowrite32(((u64)bdma_chan->sts_phys & TSI721_DMAC_DSBL_MASK),
625*4882a593Smuzhiyun 			bdma_chan->regs + TSI721_DMAC_DSBL);
626*4882a593Smuzhiyun 		iowrite32(TSI721_DMAC_DSSZ_SIZE(bdma_chan->sts_size),
627*4882a593Smuzhiyun 			bdma_chan->regs + TSI721_DMAC_DSSZ);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 		/* Clear interrupt bits */
630*4882a593Smuzhiyun 		iowrite32(TSI721_DMAC_INT_ALL,
631*4882a593Smuzhiyun 			bdma_chan->regs + TSI721_DMAC_INT);
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 		ioread32(bdma_chan->regs + TSI721_DMAC_INT);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 		bdma_chan->wr_count = bdma_chan->wr_count_next = 0;
636*4882a593Smuzhiyun 		bdma_chan->sts_rdptr = 0;
637*4882a593Smuzhiyun 		udelay(10);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 		desc = bdma_chan->active_tx;
640*4882a593Smuzhiyun 		desc->status = DMA_ERROR;
641*4882a593Smuzhiyun 		dma_cookie_complete(&desc->txd);
642*4882a593Smuzhiyun 		list_add(&desc->desc_node, &bdma_chan->free_list);
643*4882a593Smuzhiyun 		bdma_chan->active_tx = NULL;
644*4882a593Smuzhiyun 		if (bdma_chan->active)
645*4882a593Smuzhiyun 			tsi721_advance_work(bdma_chan, NULL);
646*4882a593Smuzhiyun 		spin_unlock(&bdma_chan->lock);
647*4882a593Smuzhiyun 	}
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	if (dmac_int & TSI721_DMAC_INT_STFULL) {
650*4882a593Smuzhiyun 		tsi_err(&bdma_chan->dchan.dev->device,
651*4882a593Smuzhiyun 			"DMAC%d descriptor status FIFO is full",
652*4882a593Smuzhiyun 			bdma_chan->id);
653*4882a593Smuzhiyun 	}
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	if (dmac_int & (TSI721_DMAC_INT_DONE | TSI721_DMAC_INT_IOFDONE)) {
656*4882a593Smuzhiyun 		struct tsi721_tx_desc *desc;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 		tsi721_clr_stat(bdma_chan);
659*4882a593Smuzhiyun 		spin_lock(&bdma_chan->lock);
660*4882a593Smuzhiyun 		desc = bdma_chan->active_tx;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 		if (desc->sg_len == 0) {
663*4882a593Smuzhiyun 			dma_async_tx_callback callback = NULL;
664*4882a593Smuzhiyun 			void *param = NULL;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 			desc->status = DMA_COMPLETE;
667*4882a593Smuzhiyun 			dma_cookie_complete(&desc->txd);
668*4882a593Smuzhiyun 			if (desc->txd.flags & DMA_PREP_INTERRUPT) {
669*4882a593Smuzhiyun 				callback = desc->txd.callback;
670*4882a593Smuzhiyun 				param = desc->txd.callback_param;
671*4882a593Smuzhiyun 			}
672*4882a593Smuzhiyun 			list_add(&desc->desc_node, &bdma_chan->free_list);
673*4882a593Smuzhiyun 			bdma_chan->active_tx = NULL;
674*4882a593Smuzhiyun 			if (bdma_chan->active)
675*4882a593Smuzhiyun 				tsi721_advance_work(bdma_chan, NULL);
676*4882a593Smuzhiyun 			spin_unlock(&bdma_chan->lock);
677*4882a593Smuzhiyun 			if (callback)
678*4882a593Smuzhiyun 				callback(param);
679*4882a593Smuzhiyun 		} else {
680*4882a593Smuzhiyun 			if (bdma_chan->active)
681*4882a593Smuzhiyun 				tsi721_advance_work(bdma_chan,
682*4882a593Smuzhiyun 						    bdma_chan->active_tx);
683*4882a593Smuzhiyun 			spin_unlock(&bdma_chan->lock);
684*4882a593Smuzhiyun 		}
685*4882a593Smuzhiyun 	}
686*4882a593Smuzhiyun err_out:
687*4882a593Smuzhiyun 	/* Re-Enable BDMA channel interrupts */
688*4882a593Smuzhiyun 	iowrite32(TSI721_DMAC_INT_ALL, bdma_chan->regs + TSI721_DMAC_INTE);
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun 
tsi721_tx_submit(struct dma_async_tx_descriptor * txd)691*4882a593Smuzhiyun static dma_cookie_t tsi721_tx_submit(struct dma_async_tx_descriptor *txd)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	struct tsi721_tx_desc *desc = to_tsi721_desc(txd);
694*4882a593Smuzhiyun 	struct tsi721_bdma_chan *bdma_chan = to_tsi721_chan(txd->chan);
695*4882a593Smuzhiyun 	dma_cookie_t cookie;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	/* Check if the descriptor is detached from any lists */
698*4882a593Smuzhiyun 	if (!list_empty(&desc->desc_node)) {
699*4882a593Smuzhiyun 		tsi_err(&bdma_chan->dchan.dev->device,
700*4882a593Smuzhiyun 			"DMAC%d wrong state of descriptor %p",
701*4882a593Smuzhiyun 			bdma_chan->id, txd);
702*4882a593Smuzhiyun 		return -EIO;
703*4882a593Smuzhiyun 	}
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	spin_lock_bh(&bdma_chan->lock);
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	if (!bdma_chan->active) {
708*4882a593Smuzhiyun 		spin_unlock_bh(&bdma_chan->lock);
709*4882a593Smuzhiyun 		return -ENODEV;
710*4882a593Smuzhiyun 	}
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	cookie = dma_cookie_assign(txd);
713*4882a593Smuzhiyun 	desc->status = DMA_IN_PROGRESS;
714*4882a593Smuzhiyun 	list_add_tail(&desc->desc_node, &bdma_chan->queue);
715*4882a593Smuzhiyun 	tsi721_advance_work(bdma_chan, NULL);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	spin_unlock_bh(&bdma_chan->lock);
718*4882a593Smuzhiyun 	return cookie;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
tsi721_alloc_chan_resources(struct dma_chan * dchan)721*4882a593Smuzhiyun static int tsi721_alloc_chan_resources(struct dma_chan *dchan)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun 	struct tsi721_bdma_chan *bdma_chan = to_tsi721_chan(dchan);
724*4882a593Smuzhiyun 	struct tsi721_tx_desc *desc;
725*4882a593Smuzhiyun 	int i;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	tsi_debug(DMA, &dchan->dev->device, "DMAC%d", bdma_chan->id);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	if (bdma_chan->bd_base)
730*4882a593Smuzhiyun 		return dma_txqueue_sz;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	/* Initialize BDMA channel */
733*4882a593Smuzhiyun 	if (tsi721_bdma_ch_init(bdma_chan, dma_desc_per_channel)) {
734*4882a593Smuzhiyun 		tsi_err(&dchan->dev->device, "Unable to initialize DMAC%d",
735*4882a593Smuzhiyun 			bdma_chan->id);
736*4882a593Smuzhiyun 		return -ENODEV;
737*4882a593Smuzhiyun 	}
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	/* Allocate queue of transaction descriptors */
740*4882a593Smuzhiyun 	desc = kcalloc(dma_txqueue_sz, sizeof(struct tsi721_tx_desc),
741*4882a593Smuzhiyun 			GFP_ATOMIC);
742*4882a593Smuzhiyun 	if (!desc) {
743*4882a593Smuzhiyun 		tsi721_bdma_ch_free(bdma_chan);
744*4882a593Smuzhiyun 		return -ENOMEM;
745*4882a593Smuzhiyun 	}
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	bdma_chan->tx_desc = desc;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	for (i = 0; i < dma_txqueue_sz; i++) {
750*4882a593Smuzhiyun 		dma_async_tx_descriptor_init(&desc[i].txd, dchan);
751*4882a593Smuzhiyun 		desc[i].txd.tx_submit = tsi721_tx_submit;
752*4882a593Smuzhiyun 		desc[i].txd.flags = DMA_CTRL_ACK;
753*4882a593Smuzhiyun 		list_add(&desc[i].desc_node, &bdma_chan->free_list);
754*4882a593Smuzhiyun 	}
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	dma_cookie_init(dchan);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	bdma_chan->active = true;
759*4882a593Smuzhiyun 	tsi721_bdma_interrupt_enable(bdma_chan, 1);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	return dma_txqueue_sz;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun 
tsi721_sync_dma_irq(struct tsi721_bdma_chan * bdma_chan)764*4882a593Smuzhiyun static void tsi721_sync_dma_irq(struct tsi721_bdma_chan *bdma_chan)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun 	struct tsi721_device *priv = to_tsi721(bdma_chan->dchan.device);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI
769*4882a593Smuzhiyun 	if (priv->flags & TSI721_USING_MSIX) {
770*4882a593Smuzhiyun 		synchronize_irq(priv->msix[TSI721_VECT_DMA0_DONE +
771*4882a593Smuzhiyun 					   bdma_chan->id].vector);
772*4882a593Smuzhiyun 		synchronize_irq(priv->msix[TSI721_VECT_DMA0_INT +
773*4882a593Smuzhiyun 					   bdma_chan->id].vector);
774*4882a593Smuzhiyun 	} else
775*4882a593Smuzhiyun #endif
776*4882a593Smuzhiyun 	synchronize_irq(priv->pdev->irq);
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun 
tsi721_free_chan_resources(struct dma_chan * dchan)779*4882a593Smuzhiyun static void tsi721_free_chan_resources(struct dma_chan *dchan)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun 	struct tsi721_bdma_chan *bdma_chan = to_tsi721_chan(dchan);
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	tsi_debug(DMA, &dchan->dev->device, "DMAC%d", bdma_chan->id);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	if (!bdma_chan->bd_base)
786*4882a593Smuzhiyun 		return;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	tsi721_bdma_interrupt_enable(bdma_chan, 0);
789*4882a593Smuzhiyun 	bdma_chan->active = false;
790*4882a593Smuzhiyun 	tsi721_sync_dma_irq(bdma_chan);
791*4882a593Smuzhiyun 	tasklet_kill(&bdma_chan->tasklet);
792*4882a593Smuzhiyun 	INIT_LIST_HEAD(&bdma_chan->free_list);
793*4882a593Smuzhiyun 	kfree(bdma_chan->tx_desc);
794*4882a593Smuzhiyun 	tsi721_bdma_ch_free(bdma_chan);
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun static
tsi721_tx_status(struct dma_chan * dchan,dma_cookie_t cookie,struct dma_tx_state * txstate)798*4882a593Smuzhiyun enum dma_status tsi721_tx_status(struct dma_chan *dchan, dma_cookie_t cookie,
799*4882a593Smuzhiyun 				 struct dma_tx_state *txstate)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun 	struct tsi721_bdma_chan *bdma_chan = to_tsi721_chan(dchan);
802*4882a593Smuzhiyun 	enum dma_status	status;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	spin_lock_bh(&bdma_chan->lock);
805*4882a593Smuzhiyun 	status = dma_cookie_status(dchan, cookie, txstate);
806*4882a593Smuzhiyun 	spin_unlock_bh(&bdma_chan->lock);
807*4882a593Smuzhiyun 	return status;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun 
tsi721_issue_pending(struct dma_chan * dchan)810*4882a593Smuzhiyun static void tsi721_issue_pending(struct dma_chan *dchan)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun 	struct tsi721_bdma_chan *bdma_chan = to_tsi721_chan(dchan);
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	tsi_debug(DMA, &dchan->dev->device, "DMAC%d", bdma_chan->id);
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	spin_lock_bh(&bdma_chan->lock);
817*4882a593Smuzhiyun 	if (tsi721_dma_is_idle(bdma_chan) && bdma_chan->active) {
818*4882a593Smuzhiyun 		tsi721_advance_work(bdma_chan, NULL);
819*4882a593Smuzhiyun 	}
820*4882a593Smuzhiyun 	spin_unlock_bh(&bdma_chan->lock);
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun static
tsi721_prep_rio_sg(struct dma_chan * dchan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction dir,unsigned long flags,void * tinfo)824*4882a593Smuzhiyun struct dma_async_tx_descriptor *tsi721_prep_rio_sg(struct dma_chan *dchan,
825*4882a593Smuzhiyun 			struct scatterlist *sgl, unsigned int sg_len,
826*4882a593Smuzhiyun 			enum dma_transfer_direction dir, unsigned long flags,
827*4882a593Smuzhiyun 			void *tinfo)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun 	struct tsi721_bdma_chan *bdma_chan = to_tsi721_chan(dchan);
830*4882a593Smuzhiyun 	struct tsi721_tx_desc *desc;
831*4882a593Smuzhiyun 	struct rio_dma_ext *rext = tinfo;
832*4882a593Smuzhiyun 	enum dma_rtype rtype;
833*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *txd = NULL;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	if (!sgl || !sg_len) {
836*4882a593Smuzhiyun 		tsi_err(&dchan->dev->device, "DMAC%d No SG list",
837*4882a593Smuzhiyun 			bdma_chan->id);
838*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
839*4882a593Smuzhiyun 	}
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	tsi_debug(DMA, &dchan->dev->device, "DMAC%d %s", bdma_chan->id,
842*4882a593Smuzhiyun 		  (dir == DMA_DEV_TO_MEM)?"READ":"WRITE");
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	if (dir == DMA_DEV_TO_MEM)
845*4882a593Smuzhiyun 		rtype = NREAD;
846*4882a593Smuzhiyun 	else if (dir == DMA_MEM_TO_DEV) {
847*4882a593Smuzhiyun 		switch (rext->wr_type) {
848*4882a593Smuzhiyun 		case RDW_ALL_NWRITE:
849*4882a593Smuzhiyun 			rtype = ALL_NWRITE;
850*4882a593Smuzhiyun 			break;
851*4882a593Smuzhiyun 		case RDW_ALL_NWRITE_R:
852*4882a593Smuzhiyun 			rtype = ALL_NWRITE_R;
853*4882a593Smuzhiyun 			break;
854*4882a593Smuzhiyun 		case RDW_LAST_NWRITE_R:
855*4882a593Smuzhiyun 		default:
856*4882a593Smuzhiyun 			rtype = LAST_NWRITE_R;
857*4882a593Smuzhiyun 			break;
858*4882a593Smuzhiyun 		}
859*4882a593Smuzhiyun 	} else {
860*4882a593Smuzhiyun 		tsi_err(&dchan->dev->device,
861*4882a593Smuzhiyun 			"DMAC%d Unsupported DMA direction option",
862*4882a593Smuzhiyun 			bdma_chan->id);
863*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
864*4882a593Smuzhiyun 	}
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	spin_lock_bh(&bdma_chan->lock);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	if (!list_empty(&bdma_chan->free_list)) {
869*4882a593Smuzhiyun 		desc = list_first_entry(&bdma_chan->free_list,
870*4882a593Smuzhiyun 				struct tsi721_tx_desc, desc_node);
871*4882a593Smuzhiyun 		list_del_init(&desc->desc_node);
872*4882a593Smuzhiyun 		desc->destid = rext->destid;
873*4882a593Smuzhiyun 		desc->rio_addr = rext->rio_addr;
874*4882a593Smuzhiyun 		desc->rio_addr_u = 0;
875*4882a593Smuzhiyun 		desc->rtype = rtype;
876*4882a593Smuzhiyun 		desc->sg_len	= sg_len;
877*4882a593Smuzhiyun 		desc->sg	= sgl;
878*4882a593Smuzhiyun 		txd		= &desc->txd;
879*4882a593Smuzhiyun 		txd->flags	= flags;
880*4882a593Smuzhiyun 	}
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	spin_unlock_bh(&bdma_chan->lock);
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	if (!txd) {
885*4882a593Smuzhiyun 		tsi_debug(DMA, &dchan->dev->device,
886*4882a593Smuzhiyun 			  "DMAC%d free TXD is not available", bdma_chan->id);
887*4882a593Smuzhiyun 		return ERR_PTR(-EBUSY);
888*4882a593Smuzhiyun 	}
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	return txd;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun 
tsi721_terminate_all(struct dma_chan * dchan)893*4882a593Smuzhiyun static int tsi721_terminate_all(struct dma_chan *dchan)
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun 	struct tsi721_bdma_chan *bdma_chan = to_tsi721_chan(dchan);
896*4882a593Smuzhiyun 	struct tsi721_tx_desc *desc, *_d;
897*4882a593Smuzhiyun 	LIST_HEAD(list);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	tsi_debug(DMA, &dchan->dev->device, "DMAC%d", bdma_chan->id);
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	spin_lock_bh(&bdma_chan->lock);
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	bdma_chan->active = false;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	while (!tsi721_dma_is_idle(bdma_chan)) {
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 		udelay(5);
908*4882a593Smuzhiyun #if (0)
909*4882a593Smuzhiyun 		/* make sure to stop the transfer */
910*4882a593Smuzhiyun 		iowrite32(TSI721_DMAC_CTL_SUSP,
911*4882a593Smuzhiyun 			  bdma_chan->regs + TSI721_DMAC_CTL);
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 		/* Wait until DMA channel stops */
914*4882a593Smuzhiyun 		do {
915*4882a593Smuzhiyun 			dmac_int = ioread32(bdma_chan->regs + TSI721_DMAC_INT);
916*4882a593Smuzhiyun 		} while ((dmac_int & TSI721_DMAC_INT_SUSP) == 0);
917*4882a593Smuzhiyun #endif
918*4882a593Smuzhiyun 	}
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	if (bdma_chan->active_tx)
921*4882a593Smuzhiyun 		list_add(&bdma_chan->active_tx->desc_node, &list);
922*4882a593Smuzhiyun 	list_splice_init(&bdma_chan->queue, &list);
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	list_for_each_entry_safe(desc, _d, &list, desc_node)
925*4882a593Smuzhiyun 		tsi721_dma_tx_err(bdma_chan, desc);
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	spin_unlock_bh(&bdma_chan->lock);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	return 0;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun 
tsi721_dma_stop(struct tsi721_bdma_chan * bdma_chan)932*4882a593Smuzhiyun static void tsi721_dma_stop(struct tsi721_bdma_chan *bdma_chan)
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun 	if (!bdma_chan->active)
935*4882a593Smuzhiyun 		return;
936*4882a593Smuzhiyun 	spin_lock_bh(&bdma_chan->lock);
937*4882a593Smuzhiyun 	if (!tsi721_dma_is_idle(bdma_chan)) {
938*4882a593Smuzhiyun 		int timeout = 100000;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 		/* stop the transfer in progress */
941*4882a593Smuzhiyun 		iowrite32(TSI721_DMAC_CTL_SUSP,
942*4882a593Smuzhiyun 			  bdma_chan->regs + TSI721_DMAC_CTL);
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 		/* Wait until DMA channel stops */
945*4882a593Smuzhiyun 		while (!tsi721_dma_is_idle(bdma_chan) && --timeout)
946*4882a593Smuzhiyun 			udelay(1);
947*4882a593Smuzhiyun 	}
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	spin_unlock_bh(&bdma_chan->lock);
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun 
tsi721_dma_stop_all(struct tsi721_device * priv)952*4882a593Smuzhiyun void tsi721_dma_stop_all(struct tsi721_device *priv)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun 	int i;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	for (i = 0; i < TSI721_DMA_MAXCH; i++) {
957*4882a593Smuzhiyun 		if ((i != TSI721_DMACH_MAINT) && (dma_sel & (1 << i)))
958*4882a593Smuzhiyun 			tsi721_dma_stop(&priv->bdma[i]);
959*4882a593Smuzhiyun 	}
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun 
tsi721_register_dma(struct tsi721_device * priv)962*4882a593Smuzhiyun int tsi721_register_dma(struct tsi721_device *priv)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun 	int i;
965*4882a593Smuzhiyun 	int nr_channels = 0;
966*4882a593Smuzhiyun 	int err;
967*4882a593Smuzhiyun 	struct rio_mport *mport = &priv->mport;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	INIT_LIST_HEAD(&mport->dma.channels);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	for (i = 0; i < TSI721_DMA_MAXCH; i++) {
972*4882a593Smuzhiyun 		struct tsi721_bdma_chan *bdma_chan = &priv->bdma[i];
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 		if ((i == TSI721_DMACH_MAINT) || (dma_sel & (1 << i)) == 0)
975*4882a593Smuzhiyun 			continue;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 		bdma_chan->regs = priv->regs + TSI721_DMAC_BASE(i);
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 		bdma_chan->dchan.device = &mport->dma;
980*4882a593Smuzhiyun 		bdma_chan->dchan.cookie = 1;
981*4882a593Smuzhiyun 		bdma_chan->dchan.chan_id = i;
982*4882a593Smuzhiyun 		bdma_chan->id = i;
983*4882a593Smuzhiyun 		bdma_chan->active = false;
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 		spin_lock_init(&bdma_chan->lock);
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 		bdma_chan->active_tx = NULL;
988*4882a593Smuzhiyun 		INIT_LIST_HEAD(&bdma_chan->queue);
989*4882a593Smuzhiyun 		INIT_LIST_HEAD(&bdma_chan->free_list);
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 		tasklet_init(&bdma_chan->tasklet, tsi721_dma_tasklet,
992*4882a593Smuzhiyun 			     (unsigned long)bdma_chan);
993*4882a593Smuzhiyun 		list_add_tail(&bdma_chan->dchan.device_node,
994*4882a593Smuzhiyun 			      &mport->dma.channels);
995*4882a593Smuzhiyun 		nr_channels++;
996*4882a593Smuzhiyun 	}
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	mport->dma.chancnt = nr_channels;
999*4882a593Smuzhiyun 	dma_cap_zero(mport->dma.cap_mask);
1000*4882a593Smuzhiyun 	dma_cap_set(DMA_PRIVATE, mport->dma.cap_mask);
1001*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, mport->dma.cap_mask);
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	mport->dma.dev = &priv->pdev->dev;
1004*4882a593Smuzhiyun 	mport->dma.device_alloc_chan_resources = tsi721_alloc_chan_resources;
1005*4882a593Smuzhiyun 	mport->dma.device_free_chan_resources = tsi721_free_chan_resources;
1006*4882a593Smuzhiyun 	mport->dma.device_tx_status = tsi721_tx_status;
1007*4882a593Smuzhiyun 	mport->dma.device_issue_pending = tsi721_issue_pending;
1008*4882a593Smuzhiyun 	mport->dma.device_prep_slave_sg = tsi721_prep_rio_sg;
1009*4882a593Smuzhiyun 	mport->dma.device_terminate_all = tsi721_terminate_all;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	err = dma_async_device_register(&mport->dma);
1012*4882a593Smuzhiyun 	if (err)
1013*4882a593Smuzhiyun 		tsi_err(&priv->pdev->dev, "Failed to register DMA device");
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	return err;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun 
tsi721_unregister_dma(struct tsi721_device * priv)1018*4882a593Smuzhiyun void tsi721_unregister_dma(struct tsi721_device *priv)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun 	struct rio_mport *mport = &priv->mport;
1021*4882a593Smuzhiyun 	struct dma_chan *chan, *_c;
1022*4882a593Smuzhiyun 	struct tsi721_bdma_chan *bdma_chan;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	tsi721_dma_stop_all(priv);
1025*4882a593Smuzhiyun 	dma_async_device_unregister(&mport->dma);
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	list_for_each_entry_safe(chan, _c, &mport->dma.channels,
1028*4882a593Smuzhiyun 					device_node) {
1029*4882a593Smuzhiyun 		bdma_chan = to_tsi721_chan(chan);
1030*4882a593Smuzhiyun 		if (bdma_chan->active) {
1031*4882a593Smuzhiyun 			tsi721_bdma_interrupt_enable(bdma_chan, 0);
1032*4882a593Smuzhiyun 			bdma_chan->active = false;
1033*4882a593Smuzhiyun 			tsi721_sync_dma_irq(bdma_chan);
1034*4882a593Smuzhiyun 			tasklet_kill(&bdma_chan->tasklet);
1035*4882a593Smuzhiyun 			INIT_LIST_HEAD(&bdma_chan->free_list);
1036*4882a593Smuzhiyun 			kfree(bdma_chan->tx_desc);
1037*4882a593Smuzhiyun 			tsi721_bdma_ch_free(bdma_chan);
1038*4882a593Smuzhiyun 		}
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 		list_del(&chan->device_node);
1041*4882a593Smuzhiyun 	}
1042*4882a593Smuzhiyun }
1043