1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2017 Sanechips Technology Co., Ltd.
4*4882a593Smuzhiyun * Copyright 2017 Linaro Ltd.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/pwm.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define ZX_PWM_MODE 0x0
17*4882a593Smuzhiyun #define ZX_PWM_CLKDIV_SHIFT 2
18*4882a593Smuzhiyun #define ZX_PWM_CLKDIV_MASK GENMASK(11, 2)
19*4882a593Smuzhiyun #define ZX_PWM_CLKDIV(x) (((x) << ZX_PWM_CLKDIV_SHIFT) & \
20*4882a593Smuzhiyun ZX_PWM_CLKDIV_MASK)
21*4882a593Smuzhiyun #define ZX_PWM_POLAR BIT(1)
22*4882a593Smuzhiyun #define ZX_PWM_EN BIT(0)
23*4882a593Smuzhiyun #define ZX_PWM_PERIOD 0x4
24*4882a593Smuzhiyun #define ZX_PWM_DUTY 0x8
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define ZX_PWM_CLKDIV_MAX 1023
27*4882a593Smuzhiyun #define ZX_PWM_PERIOD_MAX 65535
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun struct zx_pwm_chip {
30*4882a593Smuzhiyun struct pwm_chip chip;
31*4882a593Smuzhiyun struct clk *pclk;
32*4882a593Smuzhiyun struct clk *wclk;
33*4882a593Smuzhiyun void __iomem *base;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
to_zx_pwm_chip(struct pwm_chip * chip)36*4882a593Smuzhiyun static inline struct zx_pwm_chip *to_zx_pwm_chip(struct pwm_chip *chip)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun return container_of(chip, struct zx_pwm_chip, chip);
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun
zx_pwm_readl(struct zx_pwm_chip * zpc,unsigned int hwpwm,unsigned int offset)41*4882a593Smuzhiyun static inline u32 zx_pwm_readl(struct zx_pwm_chip *zpc, unsigned int hwpwm,
42*4882a593Smuzhiyun unsigned int offset)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun return readl(zpc->base + (hwpwm + 1) * 0x10 + offset);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
zx_pwm_writel(struct zx_pwm_chip * zpc,unsigned int hwpwm,unsigned int offset,u32 value)47*4882a593Smuzhiyun static inline void zx_pwm_writel(struct zx_pwm_chip *zpc, unsigned int hwpwm,
48*4882a593Smuzhiyun unsigned int offset, u32 value)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun writel(value, zpc->base + (hwpwm + 1) * 0x10 + offset);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
zx_pwm_set_mask(struct zx_pwm_chip * zpc,unsigned int hwpwm,unsigned int offset,u32 mask,u32 value)53*4882a593Smuzhiyun static void zx_pwm_set_mask(struct zx_pwm_chip *zpc, unsigned int hwpwm,
54*4882a593Smuzhiyun unsigned int offset, u32 mask, u32 value)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun u32 data;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun data = zx_pwm_readl(zpc, hwpwm, offset);
59*4882a593Smuzhiyun data &= ~mask;
60*4882a593Smuzhiyun data |= value & mask;
61*4882a593Smuzhiyun zx_pwm_writel(zpc, hwpwm, offset, data);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
zx_pwm_get_state(struct pwm_chip * chip,struct pwm_device * pwm,struct pwm_state * state)64*4882a593Smuzhiyun static void zx_pwm_get_state(struct pwm_chip *chip, struct pwm_device *pwm,
65*4882a593Smuzhiyun struct pwm_state *state)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun struct zx_pwm_chip *zpc = to_zx_pwm_chip(chip);
68*4882a593Smuzhiyun unsigned long rate;
69*4882a593Smuzhiyun unsigned int div;
70*4882a593Smuzhiyun u32 value;
71*4882a593Smuzhiyun u64 tmp;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun value = zx_pwm_readl(zpc, pwm->hwpwm, ZX_PWM_MODE);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun if (value & ZX_PWM_POLAR)
76*4882a593Smuzhiyun state->polarity = PWM_POLARITY_NORMAL;
77*4882a593Smuzhiyun else
78*4882a593Smuzhiyun state->polarity = PWM_POLARITY_INVERSED;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun if (value & ZX_PWM_EN)
81*4882a593Smuzhiyun state->enabled = true;
82*4882a593Smuzhiyun else
83*4882a593Smuzhiyun state->enabled = false;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun div = (value & ZX_PWM_CLKDIV_MASK) >> ZX_PWM_CLKDIV_SHIFT;
86*4882a593Smuzhiyun rate = clk_get_rate(zpc->wclk);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun tmp = zx_pwm_readl(zpc, pwm->hwpwm, ZX_PWM_PERIOD);
89*4882a593Smuzhiyun tmp *= div * NSEC_PER_SEC;
90*4882a593Smuzhiyun state->period = DIV_ROUND_CLOSEST_ULL(tmp, rate);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun tmp = zx_pwm_readl(zpc, pwm->hwpwm, ZX_PWM_DUTY);
93*4882a593Smuzhiyun tmp *= div * NSEC_PER_SEC;
94*4882a593Smuzhiyun state->duty_cycle = DIV_ROUND_CLOSEST_ULL(tmp, rate);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
zx_pwm_config(struct pwm_chip * chip,struct pwm_device * pwm,unsigned int duty_ns,unsigned int period_ns)97*4882a593Smuzhiyun static int zx_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
98*4882a593Smuzhiyun unsigned int duty_ns, unsigned int period_ns)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun struct zx_pwm_chip *zpc = to_zx_pwm_chip(chip);
101*4882a593Smuzhiyun unsigned int period_cycles, duty_cycles;
102*4882a593Smuzhiyun unsigned long long c;
103*4882a593Smuzhiyun unsigned int div = 1;
104*4882a593Smuzhiyun unsigned long rate;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Find out the best divider */
107*4882a593Smuzhiyun rate = clk_get_rate(zpc->wclk);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun while (1) {
110*4882a593Smuzhiyun c = rate / div;
111*4882a593Smuzhiyun c = c * period_ns;
112*4882a593Smuzhiyun do_div(c, NSEC_PER_SEC);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (c < ZX_PWM_PERIOD_MAX)
115*4882a593Smuzhiyun break;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun div++;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (div > ZX_PWM_CLKDIV_MAX)
120*4882a593Smuzhiyun return -ERANGE;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* Calculate duty cycles */
124*4882a593Smuzhiyun period_cycles = c;
125*4882a593Smuzhiyun c *= duty_ns;
126*4882a593Smuzhiyun do_div(c, period_ns);
127*4882a593Smuzhiyun duty_cycles = c;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /*
130*4882a593Smuzhiyun * If the PWM is being enabled, we have to temporarily disable it
131*4882a593Smuzhiyun * before configuring the registers.
132*4882a593Smuzhiyun */
133*4882a593Smuzhiyun if (pwm_is_enabled(pwm))
134*4882a593Smuzhiyun zx_pwm_set_mask(zpc, pwm->hwpwm, ZX_PWM_MODE, ZX_PWM_EN, 0);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* Set up registers */
137*4882a593Smuzhiyun zx_pwm_set_mask(zpc, pwm->hwpwm, ZX_PWM_MODE, ZX_PWM_CLKDIV_MASK,
138*4882a593Smuzhiyun ZX_PWM_CLKDIV(div));
139*4882a593Smuzhiyun zx_pwm_writel(zpc, pwm->hwpwm, ZX_PWM_PERIOD, period_cycles);
140*4882a593Smuzhiyun zx_pwm_writel(zpc, pwm->hwpwm, ZX_PWM_DUTY, duty_cycles);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* Re-enable the PWM if needed */
143*4882a593Smuzhiyun if (pwm_is_enabled(pwm))
144*4882a593Smuzhiyun zx_pwm_set_mask(zpc, pwm->hwpwm, ZX_PWM_MODE,
145*4882a593Smuzhiyun ZX_PWM_EN, ZX_PWM_EN);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun return 0;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
zx_pwm_apply(struct pwm_chip * chip,struct pwm_device * pwm,const struct pwm_state * state)150*4882a593Smuzhiyun static int zx_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
151*4882a593Smuzhiyun const struct pwm_state *state)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun struct zx_pwm_chip *zpc = to_zx_pwm_chip(chip);
154*4882a593Smuzhiyun struct pwm_state cstate;
155*4882a593Smuzhiyun int ret;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun pwm_get_state(pwm, &cstate);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (state->polarity != cstate.polarity)
160*4882a593Smuzhiyun zx_pwm_set_mask(zpc, pwm->hwpwm, ZX_PWM_MODE, ZX_PWM_POLAR,
161*4882a593Smuzhiyun (state->polarity == PWM_POLARITY_INVERSED) ?
162*4882a593Smuzhiyun 0 : ZX_PWM_POLAR);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (state->period != cstate.period ||
165*4882a593Smuzhiyun state->duty_cycle != cstate.duty_cycle) {
166*4882a593Smuzhiyun ret = zx_pwm_config(chip, pwm, state->duty_cycle,
167*4882a593Smuzhiyun state->period);
168*4882a593Smuzhiyun if (ret)
169*4882a593Smuzhiyun return ret;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun if (state->enabled != cstate.enabled) {
173*4882a593Smuzhiyun if (state->enabled) {
174*4882a593Smuzhiyun ret = clk_prepare_enable(zpc->wclk);
175*4882a593Smuzhiyun if (ret)
176*4882a593Smuzhiyun return ret;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun zx_pwm_set_mask(zpc, pwm->hwpwm, ZX_PWM_MODE,
179*4882a593Smuzhiyun ZX_PWM_EN, ZX_PWM_EN);
180*4882a593Smuzhiyun } else {
181*4882a593Smuzhiyun zx_pwm_set_mask(zpc, pwm->hwpwm, ZX_PWM_MODE,
182*4882a593Smuzhiyun ZX_PWM_EN, 0);
183*4882a593Smuzhiyun clk_disable_unprepare(zpc->wclk);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static const struct pwm_ops zx_pwm_ops = {
191*4882a593Smuzhiyun .apply = zx_pwm_apply,
192*4882a593Smuzhiyun .get_state = zx_pwm_get_state,
193*4882a593Smuzhiyun .owner = THIS_MODULE,
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
zx_pwm_probe(struct platform_device * pdev)196*4882a593Smuzhiyun static int zx_pwm_probe(struct platform_device *pdev)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun struct zx_pwm_chip *zpc;
199*4882a593Smuzhiyun struct resource *res;
200*4882a593Smuzhiyun unsigned int i;
201*4882a593Smuzhiyun int ret;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun zpc = devm_kzalloc(&pdev->dev, sizeof(*zpc), GFP_KERNEL);
204*4882a593Smuzhiyun if (!zpc)
205*4882a593Smuzhiyun return -ENOMEM;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
208*4882a593Smuzhiyun zpc->base = devm_ioremap_resource(&pdev->dev, res);
209*4882a593Smuzhiyun if (IS_ERR(zpc->base))
210*4882a593Smuzhiyun return PTR_ERR(zpc->base);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun zpc->pclk = devm_clk_get(&pdev->dev, "pclk");
213*4882a593Smuzhiyun if (IS_ERR(zpc->pclk))
214*4882a593Smuzhiyun return PTR_ERR(zpc->pclk);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun zpc->wclk = devm_clk_get(&pdev->dev, "wclk");
217*4882a593Smuzhiyun if (IS_ERR(zpc->wclk))
218*4882a593Smuzhiyun return PTR_ERR(zpc->wclk);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun ret = clk_prepare_enable(zpc->pclk);
221*4882a593Smuzhiyun if (ret)
222*4882a593Smuzhiyun return ret;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun zpc->chip.dev = &pdev->dev;
225*4882a593Smuzhiyun zpc->chip.ops = &zx_pwm_ops;
226*4882a593Smuzhiyun zpc->chip.base = -1;
227*4882a593Smuzhiyun zpc->chip.npwm = 4;
228*4882a593Smuzhiyun zpc->chip.of_xlate = of_pwm_xlate_with_flags;
229*4882a593Smuzhiyun zpc->chip.of_pwm_n_cells = 3;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /*
232*4882a593Smuzhiyun * PWM devices may be enabled by firmware, and let's disable all of
233*4882a593Smuzhiyun * them initially to save power.
234*4882a593Smuzhiyun */
235*4882a593Smuzhiyun for (i = 0; i < zpc->chip.npwm; i++)
236*4882a593Smuzhiyun zx_pwm_set_mask(zpc, i, ZX_PWM_MODE, ZX_PWM_EN, 0);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun ret = pwmchip_add(&zpc->chip);
239*4882a593Smuzhiyun if (ret < 0) {
240*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to add PWM chip: %d\n", ret);
241*4882a593Smuzhiyun clk_disable_unprepare(zpc->pclk);
242*4882a593Smuzhiyun return ret;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun platform_set_drvdata(pdev, zpc);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun return 0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
zx_pwm_remove(struct platform_device * pdev)250*4882a593Smuzhiyun static int zx_pwm_remove(struct platform_device *pdev)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun struct zx_pwm_chip *zpc = platform_get_drvdata(pdev);
253*4882a593Smuzhiyun int ret;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun ret = pwmchip_remove(&zpc->chip);
256*4882a593Smuzhiyun clk_disable_unprepare(zpc->pclk);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return ret;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun static const struct of_device_id zx_pwm_dt_ids[] = {
262*4882a593Smuzhiyun { .compatible = "zte,zx296718-pwm", },
263*4882a593Smuzhiyun { /* sentinel */ }
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, zx_pwm_dt_ids);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun static struct platform_driver zx_pwm_driver = {
268*4882a593Smuzhiyun .driver = {
269*4882a593Smuzhiyun .name = "zx-pwm",
270*4882a593Smuzhiyun .of_match_table = zx_pwm_dt_ids,
271*4882a593Smuzhiyun },
272*4882a593Smuzhiyun .probe = zx_pwm_probe,
273*4882a593Smuzhiyun .remove = zx_pwm_remove,
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun module_platform_driver(zx_pwm_driver);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun MODULE_ALIAS("platform:zx-pwm");
278*4882a593Smuzhiyun MODULE_AUTHOR("Shawn Guo <shawn.guo@linaro.org>");
279*4882a593Smuzhiyun MODULE_DESCRIPTION("ZTE ZX PWM Driver");
280*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
281