1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * EHRPWM PWM driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012 Texas Instruments, Inc. - https://www.ti.com/
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/pwm.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/pm_runtime.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* EHRPWM registers and bits definitions */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* Time base module registers */
20*4882a593Smuzhiyun #define TBCTL 0x00
21*4882a593Smuzhiyun #define TBPRD 0x0A
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define TBCTL_PRDLD_MASK BIT(3)
24*4882a593Smuzhiyun #define TBCTL_PRDLD_SHDW 0
25*4882a593Smuzhiyun #define TBCTL_PRDLD_IMDT BIT(3)
26*4882a593Smuzhiyun #define TBCTL_CLKDIV_MASK (BIT(12) | BIT(11) | BIT(10) | BIT(9) | \
27*4882a593Smuzhiyun BIT(8) | BIT(7))
28*4882a593Smuzhiyun #define TBCTL_CTRMODE_MASK (BIT(1) | BIT(0))
29*4882a593Smuzhiyun #define TBCTL_CTRMODE_UP 0
30*4882a593Smuzhiyun #define TBCTL_CTRMODE_DOWN BIT(0)
31*4882a593Smuzhiyun #define TBCTL_CTRMODE_UPDOWN BIT(1)
32*4882a593Smuzhiyun #define TBCTL_CTRMODE_FREEZE (BIT(1) | BIT(0))
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define TBCTL_HSPCLKDIV_SHIFT 7
35*4882a593Smuzhiyun #define TBCTL_CLKDIV_SHIFT 10
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define CLKDIV_MAX 7
38*4882a593Smuzhiyun #define HSPCLKDIV_MAX 7
39*4882a593Smuzhiyun #define PERIOD_MAX 0xFFFF
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* compare module registers */
42*4882a593Smuzhiyun #define CMPA 0x12
43*4882a593Smuzhiyun #define CMPB 0x14
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* Action qualifier module registers */
46*4882a593Smuzhiyun #define AQCTLA 0x16
47*4882a593Smuzhiyun #define AQCTLB 0x18
48*4882a593Smuzhiyun #define AQSFRC 0x1A
49*4882a593Smuzhiyun #define AQCSFRC 0x1C
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define AQCTL_CBU_MASK (BIT(9) | BIT(8))
52*4882a593Smuzhiyun #define AQCTL_CBU_FRCLOW BIT(8)
53*4882a593Smuzhiyun #define AQCTL_CBU_FRCHIGH BIT(9)
54*4882a593Smuzhiyun #define AQCTL_CBU_FRCTOGGLE (BIT(9) | BIT(8))
55*4882a593Smuzhiyun #define AQCTL_CAU_MASK (BIT(5) | BIT(4))
56*4882a593Smuzhiyun #define AQCTL_CAU_FRCLOW BIT(4)
57*4882a593Smuzhiyun #define AQCTL_CAU_FRCHIGH BIT(5)
58*4882a593Smuzhiyun #define AQCTL_CAU_FRCTOGGLE (BIT(5) | BIT(4))
59*4882a593Smuzhiyun #define AQCTL_PRD_MASK (BIT(3) | BIT(2))
60*4882a593Smuzhiyun #define AQCTL_PRD_FRCLOW BIT(2)
61*4882a593Smuzhiyun #define AQCTL_PRD_FRCHIGH BIT(3)
62*4882a593Smuzhiyun #define AQCTL_PRD_FRCTOGGLE (BIT(3) | BIT(2))
63*4882a593Smuzhiyun #define AQCTL_ZRO_MASK (BIT(1) | BIT(0))
64*4882a593Smuzhiyun #define AQCTL_ZRO_FRCLOW BIT(0)
65*4882a593Smuzhiyun #define AQCTL_ZRO_FRCHIGH BIT(1)
66*4882a593Smuzhiyun #define AQCTL_ZRO_FRCTOGGLE (BIT(1) | BIT(0))
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define AQCTL_CHANA_POLNORMAL (AQCTL_CAU_FRCLOW | AQCTL_PRD_FRCHIGH | \
69*4882a593Smuzhiyun AQCTL_ZRO_FRCHIGH)
70*4882a593Smuzhiyun #define AQCTL_CHANA_POLINVERSED (AQCTL_CAU_FRCHIGH | AQCTL_PRD_FRCLOW | \
71*4882a593Smuzhiyun AQCTL_ZRO_FRCLOW)
72*4882a593Smuzhiyun #define AQCTL_CHANB_POLNORMAL (AQCTL_CBU_FRCLOW | AQCTL_PRD_FRCHIGH | \
73*4882a593Smuzhiyun AQCTL_ZRO_FRCHIGH)
74*4882a593Smuzhiyun #define AQCTL_CHANB_POLINVERSED (AQCTL_CBU_FRCHIGH | AQCTL_PRD_FRCLOW | \
75*4882a593Smuzhiyun AQCTL_ZRO_FRCLOW)
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define AQSFRC_RLDCSF_MASK (BIT(7) | BIT(6))
78*4882a593Smuzhiyun #define AQSFRC_RLDCSF_ZRO 0
79*4882a593Smuzhiyun #define AQSFRC_RLDCSF_PRD BIT(6)
80*4882a593Smuzhiyun #define AQSFRC_RLDCSF_ZROPRD BIT(7)
81*4882a593Smuzhiyun #define AQSFRC_RLDCSF_IMDT (BIT(7) | BIT(6))
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define AQCSFRC_CSFB_MASK (BIT(3) | BIT(2))
84*4882a593Smuzhiyun #define AQCSFRC_CSFB_FRCDIS 0
85*4882a593Smuzhiyun #define AQCSFRC_CSFB_FRCLOW BIT(2)
86*4882a593Smuzhiyun #define AQCSFRC_CSFB_FRCHIGH BIT(3)
87*4882a593Smuzhiyun #define AQCSFRC_CSFB_DISSWFRC (BIT(3) | BIT(2))
88*4882a593Smuzhiyun #define AQCSFRC_CSFA_MASK (BIT(1) | BIT(0))
89*4882a593Smuzhiyun #define AQCSFRC_CSFA_FRCDIS 0
90*4882a593Smuzhiyun #define AQCSFRC_CSFA_FRCLOW BIT(0)
91*4882a593Smuzhiyun #define AQCSFRC_CSFA_FRCHIGH BIT(1)
92*4882a593Smuzhiyun #define AQCSFRC_CSFA_DISSWFRC (BIT(1) | BIT(0))
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define NUM_PWM_CHANNEL 2 /* EHRPWM channels */
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun struct ehrpwm_context {
97*4882a593Smuzhiyun u16 tbctl;
98*4882a593Smuzhiyun u16 tbprd;
99*4882a593Smuzhiyun u16 cmpa;
100*4882a593Smuzhiyun u16 cmpb;
101*4882a593Smuzhiyun u16 aqctla;
102*4882a593Smuzhiyun u16 aqctlb;
103*4882a593Smuzhiyun u16 aqsfrc;
104*4882a593Smuzhiyun u16 aqcsfrc;
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun struct ehrpwm_pwm_chip {
108*4882a593Smuzhiyun struct pwm_chip chip;
109*4882a593Smuzhiyun unsigned long clk_rate;
110*4882a593Smuzhiyun void __iomem *mmio_base;
111*4882a593Smuzhiyun unsigned long period_cycles[NUM_PWM_CHANNEL];
112*4882a593Smuzhiyun enum pwm_polarity polarity[NUM_PWM_CHANNEL];
113*4882a593Smuzhiyun struct clk *tbclk;
114*4882a593Smuzhiyun struct ehrpwm_context ctx;
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
to_ehrpwm_pwm_chip(struct pwm_chip * chip)117*4882a593Smuzhiyun static inline struct ehrpwm_pwm_chip *to_ehrpwm_pwm_chip(struct pwm_chip *chip)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun return container_of(chip, struct ehrpwm_pwm_chip, chip);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
ehrpwm_read(void __iomem * base,unsigned int offset)122*4882a593Smuzhiyun static inline u16 ehrpwm_read(void __iomem *base, unsigned int offset)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun return readw(base + offset);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
ehrpwm_write(void __iomem * base,unsigned int offset,u16 value)127*4882a593Smuzhiyun static inline void ehrpwm_write(void __iomem *base, unsigned int offset,
128*4882a593Smuzhiyun u16 value)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun writew(value, base + offset);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
ehrpwm_modify(void __iomem * base,unsigned int offset,u16 mask,u16 value)133*4882a593Smuzhiyun static void ehrpwm_modify(void __iomem *base, unsigned int offset, u16 mask,
134*4882a593Smuzhiyun u16 value)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun unsigned short val;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun val = readw(base + offset);
139*4882a593Smuzhiyun val &= ~mask;
140*4882a593Smuzhiyun val |= value & mask;
141*4882a593Smuzhiyun writew(val, base + offset);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /**
145*4882a593Smuzhiyun * set_prescale_div - Set up the prescaler divider function
146*4882a593Smuzhiyun * @rqst_prescaler: prescaler value min
147*4882a593Smuzhiyun * @prescale_div: prescaler value set
148*4882a593Smuzhiyun * @tb_clk_div: Time Base Control prescaler bits
149*4882a593Smuzhiyun */
set_prescale_div(unsigned long rqst_prescaler,u16 * prescale_div,u16 * tb_clk_div)150*4882a593Smuzhiyun static int set_prescale_div(unsigned long rqst_prescaler, u16 *prescale_div,
151*4882a593Smuzhiyun u16 *tb_clk_div)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun unsigned int clkdiv, hspclkdiv;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun for (clkdiv = 0; clkdiv <= CLKDIV_MAX; clkdiv++) {
156*4882a593Smuzhiyun for (hspclkdiv = 0; hspclkdiv <= HSPCLKDIV_MAX; hspclkdiv++) {
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun * calculations for prescaler value :
159*4882a593Smuzhiyun * prescale_div = HSPCLKDIVIDER * CLKDIVIDER.
160*4882a593Smuzhiyun * HSPCLKDIVIDER = 2 ** hspclkdiv
161*4882a593Smuzhiyun * CLKDIVIDER = (1), if clkdiv == 0 *OR*
162*4882a593Smuzhiyun * (2 * clkdiv), if clkdiv != 0
163*4882a593Smuzhiyun *
164*4882a593Smuzhiyun * Configure prescale_div value such that period
165*4882a593Smuzhiyun * register value is less than 65535.
166*4882a593Smuzhiyun */
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun *prescale_div = (1 << clkdiv) *
169*4882a593Smuzhiyun (hspclkdiv ? (hspclkdiv * 2) : 1);
170*4882a593Smuzhiyun if (*prescale_div > rqst_prescaler) {
171*4882a593Smuzhiyun *tb_clk_div = (clkdiv << TBCTL_CLKDIV_SHIFT) |
172*4882a593Smuzhiyun (hspclkdiv << TBCTL_HSPCLKDIV_SHIFT);
173*4882a593Smuzhiyun return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return 1;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
configure_polarity(struct ehrpwm_pwm_chip * pc,int chan)181*4882a593Smuzhiyun static void configure_polarity(struct ehrpwm_pwm_chip *pc, int chan)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun u16 aqctl_val, aqctl_mask;
184*4882a593Smuzhiyun unsigned int aqctl_reg;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /*
187*4882a593Smuzhiyun * Configure PWM output to HIGH/LOW level on counter
188*4882a593Smuzhiyun * reaches compare register value and LOW/HIGH level
189*4882a593Smuzhiyun * on counter value reaches period register value and
190*4882a593Smuzhiyun * zero value on counter
191*4882a593Smuzhiyun */
192*4882a593Smuzhiyun if (chan == 1) {
193*4882a593Smuzhiyun aqctl_reg = AQCTLB;
194*4882a593Smuzhiyun aqctl_mask = AQCTL_CBU_MASK;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun if (pc->polarity[chan] == PWM_POLARITY_INVERSED)
197*4882a593Smuzhiyun aqctl_val = AQCTL_CHANB_POLINVERSED;
198*4882a593Smuzhiyun else
199*4882a593Smuzhiyun aqctl_val = AQCTL_CHANB_POLNORMAL;
200*4882a593Smuzhiyun } else {
201*4882a593Smuzhiyun aqctl_reg = AQCTLA;
202*4882a593Smuzhiyun aqctl_mask = AQCTL_CAU_MASK;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun if (pc->polarity[chan] == PWM_POLARITY_INVERSED)
205*4882a593Smuzhiyun aqctl_val = AQCTL_CHANA_POLINVERSED;
206*4882a593Smuzhiyun else
207*4882a593Smuzhiyun aqctl_val = AQCTL_CHANA_POLNORMAL;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun aqctl_mask |= AQCTL_PRD_MASK | AQCTL_ZRO_MASK;
211*4882a593Smuzhiyun ehrpwm_modify(pc->mmio_base, aqctl_reg, aqctl_mask, aqctl_val);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /*
215*4882a593Smuzhiyun * period_ns = 10^9 * (ps_divval * period_cycles) / PWM_CLK_RATE
216*4882a593Smuzhiyun * duty_ns = 10^9 * (ps_divval * duty_cycles) / PWM_CLK_RATE
217*4882a593Smuzhiyun */
ehrpwm_pwm_config(struct pwm_chip * chip,struct pwm_device * pwm,int duty_ns,int period_ns)218*4882a593Smuzhiyun static int ehrpwm_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
219*4882a593Smuzhiyun int duty_ns, int period_ns)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
222*4882a593Smuzhiyun u32 period_cycles, duty_cycles;
223*4882a593Smuzhiyun u16 ps_divval, tb_divval;
224*4882a593Smuzhiyun unsigned int i, cmp_reg;
225*4882a593Smuzhiyun unsigned long long c;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun if (period_ns > NSEC_PER_SEC)
228*4882a593Smuzhiyun return -ERANGE;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun c = pc->clk_rate;
231*4882a593Smuzhiyun c = c * period_ns;
232*4882a593Smuzhiyun do_div(c, NSEC_PER_SEC);
233*4882a593Smuzhiyun period_cycles = (unsigned long)c;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun if (period_cycles < 1) {
236*4882a593Smuzhiyun period_cycles = 1;
237*4882a593Smuzhiyun duty_cycles = 1;
238*4882a593Smuzhiyun } else {
239*4882a593Smuzhiyun c = pc->clk_rate;
240*4882a593Smuzhiyun c = c * duty_ns;
241*4882a593Smuzhiyun do_div(c, NSEC_PER_SEC);
242*4882a593Smuzhiyun duty_cycles = (unsigned long)c;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /*
246*4882a593Smuzhiyun * Period values should be same for multiple PWM channels as IP uses
247*4882a593Smuzhiyun * same period register for multiple channels.
248*4882a593Smuzhiyun */
249*4882a593Smuzhiyun for (i = 0; i < NUM_PWM_CHANNEL; i++) {
250*4882a593Smuzhiyun if (pc->period_cycles[i] &&
251*4882a593Smuzhiyun (pc->period_cycles[i] != period_cycles)) {
252*4882a593Smuzhiyun /*
253*4882a593Smuzhiyun * Allow channel to reconfigure period if no other
254*4882a593Smuzhiyun * channels being configured.
255*4882a593Smuzhiyun */
256*4882a593Smuzhiyun if (i == pwm->hwpwm)
257*4882a593Smuzhiyun continue;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun dev_err(chip->dev,
260*4882a593Smuzhiyun "period value conflicts with channel %u\n",
261*4882a593Smuzhiyun i);
262*4882a593Smuzhiyun return -EINVAL;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun pc->period_cycles[pwm->hwpwm] = period_cycles;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /* Configure clock prescaler to support Low frequency PWM wave */
269*4882a593Smuzhiyun if (set_prescale_div(period_cycles/PERIOD_MAX, &ps_divval,
270*4882a593Smuzhiyun &tb_divval)) {
271*4882a593Smuzhiyun dev_err(chip->dev, "Unsupported values\n");
272*4882a593Smuzhiyun return -EINVAL;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun pm_runtime_get_sync(chip->dev);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* Update clock prescaler values */
278*4882a593Smuzhiyun ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_CLKDIV_MASK, tb_divval);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* Update period & duty cycle with presacler division */
281*4882a593Smuzhiyun period_cycles = period_cycles / ps_divval;
282*4882a593Smuzhiyun duty_cycles = duty_cycles / ps_divval;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /* Configure shadow loading on Period register */
285*4882a593Smuzhiyun ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_PRDLD_MASK, TBCTL_PRDLD_SHDW);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun ehrpwm_write(pc->mmio_base, TBPRD, period_cycles);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* Configure ehrpwm counter for up-count mode */
290*4882a593Smuzhiyun ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_CTRMODE_MASK,
291*4882a593Smuzhiyun TBCTL_CTRMODE_UP);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (pwm->hwpwm == 1)
294*4882a593Smuzhiyun /* Channel 1 configured with compare B register */
295*4882a593Smuzhiyun cmp_reg = CMPB;
296*4882a593Smuzhiyun else
297*4882a593Smuzhiyun /* Channel 0 configured with compare A register */
298*4882a593Smuzhiyun cmp_reg = CMPA;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun ehrpwm_write(pc->mmio_base, cmp_reg, duty_cycles);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun pm_runtime_put_sync(chip->dev);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun return 0;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
ehrpwm_pwm_set_polarity(struct pwm_chip * chip,struct pwm_device * pwm,enum pwm_polarity polarity)307*4882a593Smuzhiyun static int ehrpwm_pwm_set_polarity(struct pwm_chip *chip,
308*4882a593Smuzhiyun struct pwm_device *pwm,
309*4882a593Smuzhiyun enum pwm_polarity polarity)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* Configuration of polarity in hardware delayed, do at enable */
314*4882a593Smuzhiyun pc->polarity[pwm->hwpwm] = polarity;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun return 0;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
ehrpwm_pwm_enable(struct pwm_chip * chip,struct pwm_device * pwm)319*4882a593Smuzhiyun static int ehrpwm_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
322*4882a593Smuzhiyun u16 aqcsfrc_val, aqcsfrc_mask;
323*4882a593Smuzhiyun int ret;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* Leave clock enabled on enabling PWM */
326*4882a593Smuzhiyun pm_runtime_get_sync(chip->dev);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* Disabling Action Qualifier on PWM output */
329*4882a593Smuzhiyun if (pwm->hwpwm) {
330*4882a593Smuzhiyun aqcsfrc_val = AQCSFRC_CSFB_FRCDIS;
331*4882a593Smuzhiyun aqcsfrc_mask = AQCSFRC_CSFB_MASK;
332*4882a593Smuzhiyun } else {
333*4882a593Smuzhiyun aqcsfrc_val = AQCSFRC_CSFA_FRCDIS;
334*4882a593Smuzhiyun aqcsfrc_mask = AQCSFRC_CSFA_MASK;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* Changes to shadow mode */
338*4882a593Smuzhiyun ehrpwm_modify(pc->mmio_base, AQSFRC, AQSFRC_RLDCSF_MASK,
339*4882a593Smuzhiyun AQSFRC_RLDCSF_ZRO);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun ehrpwm_modify(pc->mmio_base, AQCSFRC, aqcsfrc_mask, aqcsfrc_val);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /* Channels polarity can be configured from action qualifier module */
344*4882a593Smuzhiyun configure_polarity(pc, pwm->hwpwm);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* Enable TBCLK */
347*4882a593Smuzhiyun ret = clk_enable(pc->tbclk);
348*4882a593Smuzhiyun if (ret) {
349*4882a593Smuzhiyun dev_err(chip->dev, "Failed to enable TBCLK for %s: %d\n",
350*4882a593Smuzhiyun dev_name(pc->chip.dev), ret);
351*4882a593Smuzhiyun return ret;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun return 0;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
ehrpwm_pwm_disable(struct pwm_chip * chip,struct pwm_device * pwm)357*4882a593Smuzhiyun static void ehrpwm_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
360*4882a593Smuzhiyun u16 aqcsfrc_val, aqcsfrc_mask;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /* Action Qualifier puts PWM output low forcefully */
363*4882a593Smuzhiyun if (pwm->hwpwm) {
364*4882a593Smuzhiyun aqcsfrc_val = AQCSFRC_CSFB_FRCLOW;
365*4882a593Smuzhiyun aqcsfrc_mask = AQCSFRC_CSFB_MASK;
366*4882a593Smuzhiyun } else {
367*4882a593Smuzhiyun aqcsfrc_val = AQCSFRC_CSFA_FRCLOW;
368*4882a593Smuzhiyun aqcsfrc_mask = AQCSFRC_CSFA_MASK;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* Update shadow register first before modifying active register */
372*4882a593Smuzhiyun ehrpwm_modify(pc->mmio_base, AQSFRC, AQSFRC_RLDCSF_MASK,
373*4882a593Smuzhiyun AQSFRC_RLDCSF_ZRO);
374*4882a593Smuzhiyun ehrpwm_modify(pc->mmio_base, AQCSFRC, aqcsfrc_mask, aqcsfrc_val);
375*4882a593Smuzhiyun /*
376*4882a593Smuzhiyun * Changes to immediate action on Action Qualifier. This puts
377*4882a593Smuzhiyun * Action Qualifier control on PWM output from next TBCLK
378*4882a593Smuzhiyun */
379*4882a593Smuzhiyun ehrpwm_modify(pc->mmio_base, AQSFRC, AQSFRC_RLDCSF_MASK,
380*4882a593Smuzhiyun AQSFRC_RLDCSF_IMDT);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun ehrpwm_modify(pc->mmio_base, AQCSFRC, aqcsfrc_mask, aqcsfrc_val);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* Disabling TBCLK on PWM disable */
385*4882a593Smuzhiyun clk_disable(pc->tbclk);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /* Disable clock on PWM disable */
388*4882a593Smuzhiyun pm_runtime_put_sync(chip->dev);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
ehrpwm_pwm_free(struct pwm_chip * chip,struct pwm_device * pwm)391*4882a593Smuzhiyun static void ehrpwm_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun if (pwm_is_enabled(pwm)) {
396*4882a593Smuzhiyun dev_warn(chip->dev, "Removing PWM device without disabling\n");
397*4882a593Smuzhiyun pm_runtime_put_sync(chip->dev);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* set period value to zero on free */
401*4882a593Smuzhiyun pc->period_cycles[pwm->hwpwm] = 0;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun static const struct pwm_ops ehrpwm_pwm_ops = {
405*4882a593Smuzhiyun .free = ehrpwm_pwm_free,
406*4882a593Smuzhiyun .config = ehrpwm_pwm_config,
407*4882a593Smuzhiyun .set_polarity = ehrpwm_pwm_set_polarity,
408*4882a593Smuzhiyun .enable = ehrpwm_pwm_enable,
409*4882a593Smuzhiyun .disable = ehrpwm_pwm_disable,
410*4882a593Smuzhiyun .owner = THIS_MODULE,
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun static const struct of_device_id ehrpwm_of_match[] = {
414*4882a593Smuzhiyun { .compatible = "ti,am3352-ehrpwm" },
415*4882a593Smuzhiyun { .compatible = "ti,am33xx-ehrpwm" },
416*4882a593Smuzhiyun {},
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ehrpwm_of_match);
419*4882a593Smuzhiyun
ehrpwm_pwm_probe(struct platform_device * pdev)420*4882a593Smuzhiyun static int ehrpwm_pwm_probe(struct platform_device *pdev)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
423*4882a593Smuzhiyun struct ehrpwm_pwm_chip *pc;
424*4882a593Smuzhiyun struct resource *r;
425*4882a593Smuzhiyun struct clk *clk;
426*4882a593Smuzhiyun int ret;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
429*4882a593Smuzhiyun if (!pc)
430*4882a593Smuzhiyun return -ENOMEM;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun clk = devm_clk_get(&pdev->dev, "fck");
433*4882a593Smuzhiyun if (IS_ERR(clk)) {
434*4882a593Smuzhiyun if (of_device_is_compatible(np, "ti,am33xx-ecap")) {
435*4882a593Smuzhiyun dev_warn(&pdev->dev, "Binding is obsolete.\n");
436*4882a593Smuzhiyun clk = devm_clk_get(pdev->dev.parent, "fck");
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (IS_ERR(clk)) {
441*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get clock\n");
442*4882a593Smuzhiyun return PTR_ERR(clk);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun pc->clk_rate = clk_get_rate(clk);
446*4882a593Smuzhiyun if (!pc->clk_rate) {
447*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get clock rate\n");
448*4882a593Smuzhiyun return -EINVAL;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun pc->chip.dev = &pdev->dev;
452*4882a593Smuzhiyun pc->chip.ops = &ehrpwm_pwm_ops;
453*4882a593Smuzhiyun pc->chip.of_xlate = of_pwm_xlate_with_flags;
454*4882a593Smuzhiyun pc->chip.of_pwm_n_cells = 3;
455*4882a593Smuzhiyun pc->chip.base = -1;
456*4882a593Smuzhiyun pc->chip.npwm = NUM_PWM_CHANNEL;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
459*4882a593Smuzhiyun pc->mmio_base = devm_ioremap_resource(&pdev->dev, r);
460*4882a593Smuzhiyun if (IS_ERR(pc->mmio_base))
461*4882a593Smuzhiyun return PTR_ERR(pc->mmio_base);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /* Acquire tbclk for Time Base EHRPWM submodule */
464*4882a593Smuzhiyun pc->tbclk = devm_clk_get(&pdev->dev, "tbclk");
465*4882a593Smuzhiyun if (IS_ERR(pc->tbclk)) {
466*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get tbclk\n");
467*4882a593Smuzhiyun return PTR_ERR(pc->tbclk);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun ret = clk_prepare(pc->tbclk);
471*4882a593Smuzhiyun if (ret < 0) {
472*4882a593Smuzhiyun dev_err(&pdev->dev, "clk_prepare() failed: %d\n", ret);
473*4882a593Smuzhiyun return ret;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun ret = pwmchip_add(&pc->chip);
477*4882a593Smuzhiyun if (ret < 0) {
478*4882a593Smuzhiyun dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
479*4882a593Smuzhiyun goto err_clk_unprepare;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun platform_set_drvdata(pdev, pc);
483*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun return 0;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun err_clk_unprepare:
488*4882a593Smuzhiyun clk_unprepare(pc->tbclk);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun return ret;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
ehrpwm_pwm_remove(struct platform_device * pdev)493*4882a593Smuzhiyun static int ehrpwm_pwm_remove(struct platform_device *pdev)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun struct ehrpwm_pwm_chip *pc = platform_get_drvdata(pdev);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun clk_unprepare(pc->tbclk);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun return pwmchip_remove(&pc->chip);
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
ehrpwm_pwm_save_context(struct ehrpwm_pwm_chip * pc)505*4882a593Smuzhiyun static void ehrpwm_pwm_save_context(struct ehrpwm_pwm_chip *pc)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun pm_runtime_get_sync(pc->chip.dev);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun pc->ctx.tbctl = ehrpwm_read(pc->mmio_base, TBCTL);
510*4882a593Smuzhiyun pc->ctx.tbprd = ehrpwm_read(pc->mmio_base, TBPRD);
511*4882a593Smuzhiyun pc->ctx.cmpa = ehrpwm_read(pc->mmio_base, CMPA);
512*4882a593Smuzhiyun pc->ctx.cmpb = ehrpwm_read(pc->mmio_base, CMPB);
513*4882a593Smuzhiyun pc->ctx.aqctla = ehrpwm_read(pc->mmio_base, AQCTLA);
514*4882a593Smuzhiyun pc->ctx.aqctlb = ehrpwm_read(pc->mmio_base, AQCTLB);
515*4882a593Smuzhiyun pc->ctx.aqsfrc = ehrpwm_read(pc->mmio_base, AQSFRC);
516*4882a593Smuzhiyun pc->ctx.aqcsfrc = ehrpwm_read(pc->mmio_base, AQCSFRC);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun pm_runtime_put_sync(pc->chip.dev);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
ehrpwm_pwm_restore_context(struct ehrpwm_pwm_chip * pc)521*4882a593Smuzhiyun static void ehrpwm_pwm_restore_context(struct ehrpwm_pwm_chip *pc)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun ehrpwm_write(pc->mmio_base, TBPRD, pc->ctx.tbprd);
524*4882a593Smuzhiyun ehrpwm_write(pc->mmio_base, CMPA, pc->ctx.cmpa);
525*4882a593Smuzhiyun ehrpwm_write(pc->mmio_base, CMPB, pc->ctx.cmpb);
526*4882a593Smuzhiyun ehrpwm_write(pc->mmio_base, AQCTLA, pc->ctx.aqctla);
527*4882a593Smuzhiyun ehrpwm_write(pc->mmio_base, AQCTLB, pc->ctx.aqctlb);
528*4882a593Smuzhiyun ehrpwm_write(pc->mmio_base, AQSFRC, pc->ctx.aqsfrc);
529*4882a593Smuzhiyun ehrpwm_write(pc->mmio_base, AQCSFRC, pc->ctx.aqcsfrc);
530*4882a593Smuzhiyun ehrpwm_write(pc->mmio_base, TBCTL, pc->ctx.tbctl);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
ehrpwm_pwm_suspend(struct device * dev)533*4882a593Smuzhiyun static int ehrpwm_pwm_suspend(struct device *dev)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun struct ehrpwm_pwm_chip *pc = dev_get_drvdata(dev);
536*4882a593Smuzhiyun unsigned int i;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun ehrpwm_pwm_save_context(pc);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun for (i = 0; i < pc->chip.npwm; i++) {
541*4882a593Smuzhiyun struct pwm_device *pwm = &pc->chip.pwms[i];
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun if (!pwm_is_enabled(pwm))
544*4882a593Smuzhiyun continue;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* Disable explicitly if PWM is running */
547*4882a593Smuzhiyun pm_runtime_put_sync(dev);
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun return 0;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
ehrpwm_pwm_resume(struct device * dev)553*4882a593Smuzhiyun static int ehrpwm_pwm_resume(struct device *dev)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun struct ehrpwm_pwm_chip *pc = dev_get_drvdata(dev);
556*4882a593Smuzhiyun unsigned int i;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun for (i = 0; i < pc->chip.npwm; i++) {
559*4882a593Smuzhiyun struct pwm_device *pwm = &pc->chip.pwms[i];
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun if (!pwm_is_enabled(pwm))
562*4882a593Smuzhiyun continue;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun /* Enable explicitly if PWM was running */
565*4882a593Smuzhiyun pm_runtime_get_sync(dev);
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun ehrpwm_pwm_restore_context(pc);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun return 0;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun #endif
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(ehrpwm_pwm_pm_ops, ehrpwm_pwm_suspend,
575*4882a593Smuzhiyun ehrpwm_pwm_resume);
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun static struct platform_driver ehrpwm_pwm_driver = {
578*4882a593Smuzhiyun .driver = {
579*4882a593Smuzhiyun .name = "ehrpwm",
580*4882a593Smuzhiyun .of_match_table = ehrpwm_of_match,
581*4882a593Smuzhiyun .pm = &ehrpwm_pwm_pm_ops,
582*4882a593Smuzhiyun },
583*4882a593Smuzhiyun .probe = ehrpwm_pwm_probe,
584*4882a593Smuzhiyun .remove = ehrpwm_pwm_remove,
585*4882a593Smuzhiyun };
586*4882a593Smuzhiyun module_platform_driver(ehrpwm_pwm_driver);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun MODULE_DESCRIPTION("EHRPWM PWM driver");
589*4882a593Smuzhiyun MODULE_AUTHOR("Texas Instruments");
590*4882a593Smuzhiyun MODULE_LICENSE("GPL");
591