1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ECAP PWM driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012 Texas Instruments, Inc. - https://www.ti.com/
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/pm_runtime.h>
14*4882a593Smuzhiyun #include <linux/pwm.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* ECAP registers and bits definitions */
18*4882a593Smuzhiyun #define CAP1 0x08
19*4882a593Smuzhiyun #define CAP2 0x0C
20*4882a593Smuzhiyun #define CAP3 0x10
21*4882a593Smuzhiyun #define CAP4 0x14
22*4882a593Smuzhiyun #define ECCTL2 0x2A
23*4882a593Smuzhiyun #define ECCTL2_APWM_POL_LOW BIT(10)
24*4882a593Smuzhiyun #define ECCTL2_APWM_MODE BIT(9)
25*4882a593Smuzhiyun #define ECCTL2_SYNC_SEL_DISA (BIT(7) | BIT(6))
26*4882a593Smuzhiyun #define ECCTL2_TSCTR_FREERUN BIT(4)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun struct ecap_context {
29*4882a593Smuzhiyun u32 cap3;
30*4882a593Smuzhiyun u32 cap4;
31*4882a593Smuzhiyun u16 ecctl2;
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun struct ecap_pwm_chip {
35*4882a593Smuzhiyun struct pwm_chip chip;
36*4882a593Smuzhiyun unsigned int clk_rate;
37*4882a593Smuzhiyun void __iomem *mmio_base;
38*4882a593Smuzhiyun struct ecap_context ctx;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
to_ecap_pwm_chip(struct pwm_chip * chip)41*4882a593Smuzhiyun static inline struct ecap_pwm_chip *to_ecap_pwm_chip(struct pwm_chip *chip)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun return container_of(chip, struct ecap_pwm_chip, chip);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /*
47*4882a593Smuzhiyun * period_ns = 10^9 * period_cycles / PWM_CLK_RATE
48*4882a593Smuzhiyun * duty_ns = 10^9 * duty_cycles / PWM_CLK_RATE
49*4882a593Smuzhiyun */
ecap_pwm_config(struct pwm_chip * chip,struct pwm_device * pwm,int duty_ns,int period_ns)50*4882a593Smuzhiyun static int ecap_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
51*4882a593Smuzhiyun int duty_ns, int period_ns)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
54*4882a593Smuzhiyun u32 period_cycles, duty_cycles;
55*4882a593Smuzhiyun unsigned long long c;
56*4882a593Smuzhiyun u16 value;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun if (period_ns > NSEC_PER_SEC)
59*4882a593Smuzhiyun return -ERANGE;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun c = pc->clk_rate;
62*4882a593Smuzhiyun c = c * period_ns;
63*4882a593Smuzhiyun do_div(c, NSEC_PER_SEC);
64*4882a593Smuzhiyun period_cycles = (u32)c;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun if (period_cycles < 1) {
67*4882a593Smuzhiyun period_cycles = 1;
68*4882a593Smuzhiyun duty_cycles = 1;
69*4882a593Smuzhiyun } else {
70*4882a593Smuzhiyun c = pc->clk_rate;
71*4882a593Smuzhiyun c = c * duty_ns;
72*4882a593Smuzhiyun do_div(c, NSEC_PER_SEC);
73*4882a593Smuzhiyun duty_cycles = (u32)c;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun pm_runtime_get_sync(pc->chip.dev);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun value = readw(pc->mmio_base + ECCTL2);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Configure APWM mode & disable sync option */
81*4882a593Smuzhiyun value |= ECCTL2_APWM_MODE | ECCTL2_SYNC_SEL_DISA;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun writew(value, pc->mmio_base + ECCTL2);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if (!pwm_is_enabled(pwm)) {
86*4882a593Smuzhiyun /* Update active registers if not running */
87*4882a593Smuzhiyun writel(duty_cycles, pc->mmio_base + CAP2);
88*4882a593Smuzhiyun writel(period_cycles, pc->mmio_base + CAP1);
89*4882a593Smuzhiyun } else {
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun * Update shadow registers to configure period and
92*4882a593Smuzhiyun * compare values. This helps current PWM period to
93*4882a593Smuzhiyun * complete on reconfiguring
94*4882a593Smuzhiyun */
95*4882a593Smuzhiyun writel(duty_cycles, pc->mmio_base + CAP4);
96*4882a593Smuzhiyun writel(period_cycles, pc->mmio_base + CAP3);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun if (!pwm_is_enabled(pwm)) {
100*4882a593Smuzhiyun value = readw(pc->mmio_base + ECCTL2);
101*4882a593Smuzhiyun /* Disable APWM mode to put APWM output Low */
102*4882a593Smuzhiyun value &= ~ECCTL2_APWM_MODE;
103*4882a593Smuzhiyun writew(value, pc->mmio_base + ECCTL2);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun pm_runtime_put_sync(pc->chip.dev);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return 0;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
ecap_pwm_set_polarity(struct pwm_chip * chip,struct pwm_device * pwm,enum pwm_polarity polarity)111*4882a593Smuzhiyun static int ecap_pwm_set_polarity(struct pwm_chip *chip, struct pwm_device *pwm,
112*4882a593Smuzhiyun enum pwm_polarity polarity)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
115*4882a593Smuzhiyun u16 value;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun pm_runtime_get_sync(pc->chip.dev);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun value = readw(pc->mmio_base + ECCTL2);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun if (polarity == PWM_POLARITY_INVERSED)
122*4882a593Smuzhiyun /* Duty cycle defines LOW period of PWM */
123*4882a593Smuzhiyun value |= ECCTL2_APWM_POL_LOW;
124*4882a593Smuzhiyun else
125*4882a593Smuzhiyun /* Duty cycle defines HIGH period of PWM */
126*4882a593Smuzhiyun value &= ~ECCTL2_APWM_POL_LOW;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun writew(value, pc->mmio_base + ECCTL2);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun pm_runtime_put_sync(pc->chip.dev);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun return 0;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
ecap_pwm_enable(struct pwm_chip * chip,struct pwm_device * pwm)135*4882a593Smuzhiyun static int ecap_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
138*4882a593Smuzhiyun u16 value;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* Leave clock enabled on enabling PWM */
141*4882a593Smuzhiyun pm_runtime_get_sync(pc->chip.dev);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /*
144*4882a593Smuzhiyun * Enable 'Free run Time stamp counter mode' to start counter
145*4882a593Smuzhiyun * and 'APWM mode' to enable APWM output
146*4882a593Smuzhiyun */
147*4882a593Smuzhiyun value = readw(pc->mmio_base + ECCTL2);
148*4882a593Smuzhiyun value |= ECCTL2_TSCTR_FREERUN | ECCTL2_APWM_MODE;
149*4882a593Smuzhiyun writew(value, pc->mmio_base + ECCTL2);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
ecap_pwm_disable(struct pwm_chip * chip,struct pwm_device * pwm)154*4882a593Smuzhiyun static void ecap_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
157*4882a593Smuzhiyun u16 value;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun * Disable 'Free run Time stamp counter mode' to stop counter
161*4882a593Smuzhiyun * and 'APWM mode' to put APWM output to low
162*4882a593Smuzhiyun */
163*4882a593Smuzhiyun value = readw(pc->mmio_base + ECCTL2);
164*4882a593Smuzhiyun value &= ~(ECCTL2_TSCTR_FREERUN | ECCTL2_APWM_MODE);
165*4882a593Smuzhiyun writew(value, pc->mmio_base + ECCTL2);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* Disable clock on PWM disable */
168*4882a593Smuzhiyun pm_runtime_put_sync(pc->chip.dev);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
ecap_pwm_free(struct pwm_chip * chip,struct pwm_device * pwm)171*4882a593Smuzhiyun static void ecap_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun if (pwm_is_enabled(pwm)) {
174*4882a593Smuzhiyun dev_warn(chip->dev, "Removing PWM device without disabling\n");
175*4882a593Smuzhiyun pm_runtime_put_sync(chip->dev);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static const struct pwm_ops ecap_pwm_ops = {
180*4882a593Smuzhiyun .free = ecap_pwm_free,
181*4882a593Smuzhiyun .config = ecap_pwm_config,
182*4882a593Smuzhiyun .set_polarity = ecap_pwm_set_polarity,
183*4882a593Smuzhiyun .enable = ecap_pwm_enable,
184*4882a593Smuzhiyun .disable = ecap_pwm_disable,
185*4882a593Smuzhiyun .owner = THIS_MODULE,
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun static const struct of_device_id ecap_of_match[] = {
189*4882a593Smuzhiyun { .compatible = "ti,am3352-ecap" },
190*4882a593Smuzhiyun { .compatible = "ti,am33xx-ecap" },
191*4882a593Smuzhiyun {},
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ecap_of_match);
194*4882a593Smuzhiyun
ecap_pwm_probe(struct platform_device * pdev)195*4882a593Smuzhiyun static int ecap_pwm_probe(struct platform_device *pdev)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
198*4882a593Smuzhiyun struct ecap_pwm_chip *pc;
199*4882a593Smuzhiyun struct resource *r;
200*4882a593Smuzhiyun struct clk *clk;
201*4882a593Smuzhiyun int ret;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
204*4882a593Smuzhiyun if (!pc)
205*4882a593Smuzhiyun return -ENOMEM;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun clk = devm_clk_get(&pdev->dev, "fck");
208*4882a593Smuzhiyun if (IS_ERR(clk)) {
209*4882a593Smuzhiyun if (of_device_is_compatible(np, "ti,am33xx-ecap")) {
210*4882a593Smuzhiyun dev_warn(&pdev->dev, "Binding is obsolete.\n");
211*4882a593Smuzhiyun clk = devm_clk_get(pdev->dev.parent, "fck");
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun if (IS_ERR(clk)) {
216*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get clock\n");
217*4882a593Smuzhiyun return PTR_ERR(clk);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun pc->clk_rate = clk_get_rate(clk);
221*4882a593Smuzhiyun if (!pc->clk_rate) {
222*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get clock rate\n");
223*4882a593Smuzhiyun return -EINVAL;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun pc->chip.dev = &pdev->dev;
227*4882a593Smuzhiyun pc->chip.ops = &ecap_pwm_ops;
228*4882a593Smuzhiyun pc->chip.of_xlate = of_pwm_xlate_with_flags;
229*4882a593Smuzhiyun pc->chip.of_pwm_n_cells = 3;
230*4882a593Smuzhiyun pc->chip.base = -1;
231*4882a593Smuzhiyun pc->chip.npwm = 1;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
234*4882a593Smuzhiyun pc->mmio_base = devm_ioremap_resource(&pdev->dev, r);
235*4882a593Smuzhiyun if (IS_ERR(pc->mmio_base))
236*4882a593Smuzhiyun return PTR_ERR(pc->mmio_base);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun ret = pwmchip_add(&pc->chip);
239*4882a593Smuzhiyun if (ret < 0) {
240*4882a593Smuzhiyun dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
241*4882a593Smuzhiyun return ret;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun platform_set_drvdata(pdev, pc);
245*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun return 0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
ecap_pwm_remove(struct platform_device * pdev)250*4882a593Smuzhiyun static int ecap_pwm_remove(struct platform_device *pdev)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun struct ecap_pwm_chip *pc = platform_get_drvdata(pdev);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun return pwmchip_remove(&pc->chip);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
ecap_pwm_save_context(struct ecap_pwm_chip * pc)260*4882a593Smuzhiyun static void ecap_pwm_save_context(struct ecap_pwm_chip *pc)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun pm_runtime_get_sync(pc->chip.dev);
263*4882a593Smuzhiyun pc->ctx.ecctl2 = readw(pc->mmio_base + ECCTL2);
264*4882a593Smuzhiyun pc->ctx.cap4 = readl(pc->mmio_base + CAP4);
265*4882a593Smuzhiyun pc->ctx.cap3 = readl(pc->mmio_base + CAP3);
266*4882a593Smuzhiyun pm_runtime_put_sync(pc->chip.dev);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
ecap_pwm_restore_context(struct ecap_pwm_chip * pc)269*4882a593Smuzhiyun static void ecap_pwm_restore_context(struct ecap_pwm_chip *pc)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun writel(pc->ctx.cap3, pc->mmio_base + CAP3);
272*4882a593Smuzhiyun writel(pc->ctx.cap4, pc->mmio_base + CAP4);
273*4882a593Smuzhiyun writew(pc->ctx.ecctl2, pc->mmio_base + ECCTL2);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
ecap_pwm_suspend(struct device * dev)276*4882a593Smuzhiyun static int ecap_pwm_suspend(struct device *dev)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun struct ecap_pwm_chip *pc = dev_get_drvdata(dev);
279*4882a593Smuzhiyun struct pwm_device *pwm = pc->chip.pwms;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun ecap_pwm_save_context(pc);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* Disable explicitly if PWM is running */
284*4882a593Smuzhiyun if (pwm_is_enabled(pwm))
285*4882a593Smuzhiyun pm_runtime_put_sync(dev);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun return 0;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
ecap_pwm_resume(struct device * dev)290*4882a593Smuzhiyun static int ecap_pwm_resume(struct device *dev)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun struct ecap_pwm_chip *pc = dev_get_drvdata(dev);
293*4882a593Smuzhiyun struct pwm_device *pwm = pc->chip.pwms;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* Enable explicitly if PWM was running */
296*4882a593Smuzhiyun if (pwm_is_enabled(pwm))
297*4882a593Smuzhiyun pm_runtime_get_sync(dev);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun ecap_pwm_restore_context(pc);
300*4882a593Smuzhiyun return 0;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun #endif
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(ecap_pwm_pm_ops, ecap_pwm_suspend, ecap_pwm_resume);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun static struct platform_driver ecap_pwm_driver = {
307*4882a593Smuzhiyun .driver = {
308*4882a593Smuzhiyun .name = "ecap",
309*4882a593Smuzhiyun .of_match_table = ecap_of_match,
310*4882a593Smuzhiyun .pm = &ecap_pwm_pm_ops,
311*4882a593Smuzhiyun },
312*4882a593Smuzhiyun .probe = ecap_pwm_probe,
313*4882a593Smuzhiyun .remove = ecap_pwm_remove,
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun module_platform_driver(ecap_pwm_driver);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun MODULE_DESCRIPTION("ECAP PWM driver");
318*4882a593Smuzhiyun MODULE_AUTHOR("Texas Instruments");
319*4882a593Smuzhiyun MODULE_LICENSE("GPL");
320